qla_fw.h 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * QLogic Fibre Channel HBA Driver
  4. * Copyright (c) 2003-2014 QLogic Corporation
  5. */
  6. #ifndef __QLA_FW_H
  7. #define __QLA_FW_H
  8. #include <linux/nvme.h>
  9. #include <linux/nvme-fc.h>
  10. #include "qla_dsd.h"
  11. #define MBS_CHECKSUM_ERROR 0x4010
  12. #define MBS_INVALID_PRODUCT_KEY 0x4020
  13. /*
  14. * Firmware Options.
  15. */
  16. #define FO1_ENABLE_PUREX BIT_10
  17. #define FO1_DISABLE_LED_CTRL BIT_6
  18. #define FO1_ENABLE_8016 BIT_0
  19. #define FO2_ENABLE_SEL_CLASS2 BIT_5
  20. #define FO3_NO_ABTS_ON_LINKDOWN BIT_14
  21. #define FO3_HOLD_STS_IOCB BIT_12
  22. /*
  23. * Port Database structure definition for ISP 24xx.
  24. */
  25. #define PDO_FORCE_ADISC BIT_1
  26. #define PDO_FORCE_PLOGI BIT_0
  27. struct buffer_credit_24xx {
  28. u32 parameter[28];
  29. };
  30. #define PORT_DATABASE_24XX_SIZE 64
  31. struct port_database_24xx {
  32. uint16_t flags;
  33. #define PDF_TASK_RETRY_ID BIT_14
  34. #define PDF_FC_TAPE BIT_7
  35. #define PDF_ACK0_CAPABLE BIT_6
  36. #define PDF_FCP2_CONF BIT_5
  37. #define PDF_CLASS_2 BIT_4
  38. #define PDF_HARD_ADDR BIT_1
  39. /*
  40. * for NVMe, the login_state field has been
  41. * split into nibbles.
  42. * The lower nibble is for FCP.
  43. * The upper nibble is for NVMe.
  44. */
  45. uint8_t current_login_state;
  46. uint8_t last_login_state;
  47. #define PDS_PLOGI_PENDING 0x03
  48. #define PDS_PLOGI_COMPLETE 0x04
  49. #define PDS_PRLI_PENDING 0x05
  50. #define PDS_PRLI_COMPLETE 0x06
  51. #define PDS_PORT_UNAVAILABLE 0x07
  52. #define PDS_PRLO_PENDING 0x09
  53. #define PDS_LOGO_PENDING 0x11
  54. #define PDS_PRLI2_PENDING 0x12
  55. uint8_t hard_address[3];
  56. uint8_t reserved_1;
  57. uint8_t port_id[3];
  58. uint8_t sequence_id;
  59. uint16_t port_timer;
  60. uint16_t nport_handle; /* N_PORT handle. */
  61. uint16_t receive_data_size;
  62. uint16_t reserved_2;
  63. uint8_t prli_svc_param_word_0[2]; /* Big endian */
  64. /* Bits 15-0 of word 0 */
  65. uint8_t prli_svc_param_word_3[2]; /* Big endian */
  66. /* Bits 15-0 of word 3 */
  67. uint8_t port_name[WWN_SIZE];
  68. uint8_t node_name[WWN_SIZE];
  69. uint8_t reserved_3[2];
  70. uint16_t nvme_first_burst_size;
  71. uint16_t prli_nvme_svc_param_word_0; /* Bits 15-0 of word 0 */
  72. uint16_t prli_nvme_svc_param_word_3; /* Bits 15-0 of word 3 */
  73. uint8_t secure_login;
  74. uint8_t reserved_4[14];
  75. };
  76. /*
  77. * MB 75h returns a list of DB entries similar to port_database_24xx(64B).
  78. * However, in this case it returns 1st 40 bytes.
  79. */
  80. struct get_name_list_extended {
  81. __le16 flags;
  82. u8 current_login_state;
  83. u8 last_login_state;
  84. u8 hard_address[3];
  85. u8 reserved_1;
  86. u8 port_id[3];
  87. u8 sequence_id;
  88. __le16 port_timer;
  89. __le16 nport_handle; /* N_PORT handle. */
  90. __le16 receive_data_size;
  91. __le16 reserved_2;
  92. /* PRLI SVC Param are Big endian */
  93. u8 prli_svc_param_word_0[2]; /* Bits 15-0 of word 0 */
  94. u8 prli_svc_param_word_3[2]; /* Bits 15-0 of word 3 */
  95. u8 port_name[WWN_SIZE];
  96. u8 node_name[WWN_SIZE];
  97. };
  98. /* MB 75h: This is the short version of the database */
  99. struct get_name_list {
  100. u8 port_node_name[WWN_SIZE]; /* B7 most sig, B0 least sig */
  101. __le16 nport_handle;
  102. u8 reserved;
  103. };
  104. struct vp_database_24xx {
  105. uint16_t vp_status;
  106. uint8_t options;
  107. uint8_t id;
  108. uint8_t port_name[WWN_SIZE];
  109. uint8_t node_name[WWN_SIZE];
  110. uint16_t port_id_low;
  111. uint16_t port_id_high;
  112. };
  113. struct nvram_24xx {
  114. /* NVRAM header. */
  115. uint8_t id[4];
  116. __le16 nvram_version;
  117. uint16_t reserved_0;
  118. /* Firmware Initialization Control Block. */
  119. __le16 version;
  120. uint16_t reserved_1;
  121. __le16 frame_payload_size;
  122. __le16 execution_throttle;
  123. __le16 exchange_count;
  124. __le16 hard_address;
  125. uint8_t port_name[WWN_SIZE];
  126. uint8_t node_name[WWN_SIZE];
  127. __le16 login_retry_count;
  128. __le16 link_down_on_nos;
  129. __le16 interrupt_delay_timer;
  130. __le16 login_timeout;
  131. __le32 firmware_options_1;
  132. __le32 firmware_options_2;
  133. __le32 firmware_options_3;
  134. /* Offset 56. */
  135. /*
  136. * BIT 0 = Control Enable
  137. * BIT 1-15 =
  138. *
  139. * BIT 0-7 = Reserved
  140. * BIT 8-10 = Output Swing 1G
  141. * BIT 11-13 = Output Emphasis 1G
  142. * BIT 14-15 = Reserved
  143. *
  144. * BIT 0-7 = Reserved
  145. * BIT 8-10 = Output Swing 2G
  146. * BIT 11-13 = Output Emphasis 2G
  147. * BIT 14-15 = Reserved
  148. *
  149. * BIT 0-7 = Reserved
  150. * BIT 8-10 = Output Swing 4G
  151. * BIT 11-13 = Output Emphasis 4G
  152. * BIT 14-15 = Reserved
  153. */
  154. __le16 seriallink_options[4];
  155. uint16_t reserved_2[16];
  156. /* Offset 96. */
  157. uint16_t reserved_3[16];
  158. /* PCIe table entries. */
  159. uint16_t reserved_4[16];
  160. /* Offset 160. */
  161. uint16_t reserved_5[16];
  162. /* Offset 192. */
  163. uint16_t reserved_6[16];
  164. /* Offset 224. */
  165. uint16_t reserved_7[16];
  166. /*
  167. * BIT 0 = Enable spinup delay
  168. * BIT 1 = Disable BIOS
  169. * BIT 2 = Enable Memory Map BIOS
  170. * BIT 3 = Enable Selectable Boot
  171. * BIT 4 = Disable RISC code load
  172. * BIT 5 = Disable Serdes
  173. * BIT 6 =
  174. * BIT 7 =
  175. *
  176. * BIT 8 =
  177. * BIT 9 =
  178. * BIT 10 = Enable lip full login
  179. * BIT 11 = Enable target reset
  180. * BIT 12 =
  181. * BIT 13 =
  182. * BIT 14 =
  183. * BIT 15 = Enable alternate WWN
  184. *
  185. * BIT 16-31 =
  186. */
  187. __le32 host_p;
  188. uint8_t alternate_port_name[WWN_SIZE];
  189. uint8_t alternate_node_name[WWN_SIZE];
  190. uint8_t boot_port_name[WWN_SIZE];
  191. __le16 boot_lun_number;
  192. uint16_t reserved_8;
  193. uint8_t alt1_boot_port_name[WWN_SIZE];
  194. __le16 alt1_boot_lun_number;
  195. uint16_t reserved_9;
  196. uint8_t alt2_boot_port_name[WWN_SIZE];
  197. __le16 alt2_boot_lun_number;
  198. uint16_t reserved_10;
  199. uint8_t alt3_boot_port_name[WWN_SIZE];
  200. __le16 alt3_boot_lun_number;
  201. uint16_t reserved_11;
  202. /*
  203. * BIT 0 = Selective Login
  204. * BIT 1 = Alt-Boot Enable
  205. * BIT 2 = Reserved
  206. * BIT 3 = Boot Order List
  207. * BIT 4 = Reserved
  208. * BIT 5 = Selective LUN
  209. * BIT 6 = Reserved
  210. * BIT 7-31 =
  211. */
  212. __le32 efi_parameters;
  213. uint8_t reset_delay;
  214. uint8_t reserved_12;
  215. uint16_t reserved_13;
  216. __le16 boot_id_number;
  217. uint16_t reserved_14;
  218. __le16 max_luns_per_target;
  219. uint16_t reserved_15;
  220. __le16 port_down_retry_count;
  221. __le16 link_down_timeout;
  222. /* FCode parameters. */
  223. __le16 fcode_parameter;
  224. uint16_t reserved_16[3];
  225. /* Offset 352. */
  226. uint8_t prev_drv_ver_major;
  227. uint8_t prev_drv_ver_submajob;
  228. uint8_t prev_drv_ver_minor;
  229. uint8_t prev_drv_ver_subminor;
  230. __le16 prev_bios_ver_major;
  231. __le16 prev_bios_ver_minor;
  232. __le16 prev_efi_ver_major;
  233. __le16 prev_efi_ver_minor;
  234. __le16 prev_fw_ver_major;
  235. uint8_t prev_fw_ver_minor;
  236. uint8_t prev_fw_ver_subminor;
  237. uint16_t reserved_17[8];
  238. /* Offset 384. */
  239. uint16_t reserved_18[16];
  240. /* Offset 416. */
  241. uint16_t reserved_19[16];
  242. /* Offset 448. */
  243. uint16_t reserved_20[16];
  244. /* Offset 480. */
  245. uint8_t model_name[16];
  246. uint16_t reserved_21[2];
  247. /* Offset 500. */
  248. /* HW Parameter Block. */
  249. uint16_t pcie_table_sig;
  250. uint16_t pcie_table_offset;
  251. uint16_t subsystem_vendor_id;
  252. uint16_t subsystem_device_id;
  253. __le32 checksum;
  254. };
  255. /*
  256. * ISP Initialization Control Block.
  257. * Little endian except where noted.
  258. */
  259. #define ICB_VERSION 1
  260. struct init_cb_24xx {
  261. __le16 version;
  262. uint16_t reserved_1;
  263. __le16 frame_payload_size;
  264. __le16 execution_throttle;
  265. __le16 exchange_count;
  266. __le16 hard_address;
  267. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  268. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  269. __le16 response_q_inpointer;
  270. __le16 request_q_outpointer;
  271. __le16 login_retry_count;
  272. __le16 prio_request_q_outpointer;
  273. __le16 response_q_length;
  274. __le16 request_q_length;
  275. __le16 link_down_on_nos; /* Milliseconds. */
  276. __le16 prio_request_q_length;
  277. __le64 request_q_address __packed;
  278. __le64 response_q_address __packed;
  279. __le64 prio_request_q_address __packed;
  280. __le16 msix;
  281. __le16 msix_atio;
  282. uint8_t reserved_2[4];
  283. __le16 atio_q_inpointer;
  284. __le16 atio_q_length;
  285. __le64 atio_q_address __packed;
  286. __le16 interrupt_delay_timer; /* 100us increments. */
  287. __le16 login_timeout;
  288. /*
  289. * BIT 0 = Enable Hard Loop Id
  290. * BIT 1 = Enable Fairness
  291. * BIT 2 = Enable Full-Duplex
  292. * BIT 3 = Reserved
  293. * BIT 4 = Enable Target Mode
  294. * BIT 5 = Disable Initiator Mode
  295. * BIT 6 = Acquire FA-WWN
  296. * BIT 7 = Enable D-port Diagnostics
  297. *
  298. * BIT 8 = Reserved
  299. * BIT 9 = Non Participating LIP
  300. * BIT 10 = Descending Loop ID Search
  301. * BIT 11 = Acquire Loop ID in LIPA
  302. * BIT 12 = Reserved
  303. * BIT 13 = Full Login after LIP
  304. * BIT 14 = Node Name Option
  305. * BIT 15-31 = Reserved
  306. */
  307. __le32 firmware_options_1;
  308. /*
  309. * BIT 0 = Operation Mode bit 0
  310. * BIT 1 = Operation Mode bit 1
  311. * BIT 2 = Operation Mode bit 2
  312. * BIT 3 = Operation Mode bit 3
  313. * BIT 4 = Connection Options bit 0
  314. * BIT 5 = Connection Options bit 1
  315. * BIT 6 = Connection Options bit 2
  316. * BIT 7 = Enable Non part on LIHA failure
  317. *
  318. * BIT 8 = Enable Class 2
  319. * BIT 9 = Enable ACK0
  320. * BIT 10 = Reserved
  321. * BIT 11 = Enable FC-SP Security
  322. * BIT 12 = FC Tape Enable
  323. * BIT 13 = Reserved
  324. * BIT 14 = Enable Target PRLI Control
  325. * BIT 15-31 = Reserved
  326. */
  327. __le32 firmware_options_2;
  328. /*
  329. * BIT 0 = Reserved
  330. * BIT 1 = Soft ID only
  331. * BIT 2 = Reserved
  332. * BIT 3 = Reserved
  333. * BIT 4 = FCP RSP Payload bit 0
  334. * BIT 5 = FCP RSP Payload bit 1
  335. * BIT 6 = Enable Receive Out-of-Order data frame handling
  336. * BIT 7 = Disable Automatic PLOGI on Local Loop
  337. *
  338. * BIT 8 = Reserved
  339. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  340. * BIT 10 = Reserved
  341. * BIT 11 = Reserved
  342. * BIT 12 = Reserved
  343. * BIT 13 = Data Rate bit 0
  344. * BIT 14 = Data Rate bit 1
  345. * BIT 15 = Data Rate bit 2
  346. * BIT 16 = Enable 75 ohm Termination Select
  347. * BIT 17-28 = Reserved
  348. * BIT 29 = Enable response queue 0 in index shadowing
  349. * BIT 30 = Enable request queue 0 out index shadowing
  350. * BIT 31 = Reserved
  351. */
  352. __le32 firmware_options_3;
  353. __le16 qos;
  354. __le16 rid;
  355. uint8_t reserved_3[20];
  356. };
  357. /*
  358. * ISP queue - command entry structure definition.
  359. */
  360. #define COMMAND_BIDIRECTIONAL 0x75
  361. struct cmd_bidir {
  362. uint8_t entry_type; /* Entry type. */
  363. uint8_t entry_count; /* Entry count. */
  364. uint8_t sys_define; /* System defined */
  365. uint8_t entry_status; /* Entry status. */
  366. uint32_t handle; /* System handle. */
  367. __le16 nport_handle; /* N_PORT handle. */
  368. __le16 timeout; /* Command timeout. */
  369. __le16 wr_dseg_count; /* Write Data segment count. */
  370. __le16 rd_dseg_count; /* Read Data segment count. */
  371. struct scsi_lun lun; /* FCP LUN (BE). */
  372. __le16 control_flags; /* Control flags. */
  373. #define BD_WRAP_BACK BIT_3
  374. #define BD_READ_DATA BIT_1
  375. #define BD_WRITE_DATA BIT_0
  376. __le16 fcp_cmnd_dseg_len; /* Data segment length. */
  377. __le64 fcp_cmnd_dseg_address __packed;/* Data segment address. */
  378. uint16_t reserved[2]; /* Reserved */
  379. __le32 rd_byte_count; /* Total Byte count Read. */
  380. __le32 wr_byte_count; /* Total Byte count write. */
  381. uint8_t port_id[3]; /* PortID of destination port.*/
  382. uint8_t vp_index;
  383. struct dsd64 fcp_dsd;
  384. };
  385. #define COMMAND_TYPE_6 0x48 /* Command Type 6 entry */
  386. struct cmd_type_6 {
  387. uint8_t entry_type; /* Entry type. */
  388. uint8_t entry_count; /* Entry count. */
  389. uint8_t sys_define; /* System defined. */
  390. uint8_t entry_status; /* Entry Status. */
  391. uint32_t handle; /* System handle. */
  392. __le16 nport_handle; /* N_PORT handle. */
  393. __le16 timeout; /* Command timeout. */
  394. __le16 dseg_count; /* Data segment count. */
  395. __le16 fcp_rsp_dsd_len; /* FCP_RSP DSD length. */
  396. struct scsi_lun lun; /* FCP LUN (BE). */
  397. __le16 control_flags; /* Control flags. */
  398. #define CF_NEW_SA BIT_12
  399. #define CF_EN_EDIF BIT_9
  400. #define CF_ADDITIONAL_PARAM_BLK BIT_8
  401. #define CF_DIF_SEG_DESCR_ENABLE BIT_3
  402. #define CF_DATA_SEG_DESCR_ENABLE BIT_2
  403. #define CF_READ_DATA BIT_1
  404. #define CF_WRITE_DATA BIT_0
  405. __le16 fcp_cmnd_dseg_len; /* Data segment length. */
  406. /* Data segment address. */
  407. __le64 fcp_cmnd_dseg_address __packed;
  408. /* Data segment address. */
  409. __le64 fcp_rsp_dseg_address __packed;
  410. __le32 byte_count; /* Total byte count. */
  411. uint8_t port_id[3]; /* PortID of destination port. */
  412. uint8_t vp_index;
  413. struct dsd64 fcp_dsd;
  414. };
  415. #define COMMAND_TYPE_7 0x18 /* Command Type 7 entry */
  416. struct cmd_type_7 {
  417. uint8_t entry_type; /* Entry type. */
  418. uint8_t entry_count; /* Entry count. */
  419. uint8_t sys_define; /* System defined. */
  420. uint8_t entry_status; /* Entry Status. */
  421. uint32_t handle; /* System handle. */
  422. __le16 nport_handle; /* N_PORT handle. */
  423. __le16 timeout; /* Command timeout. */
  424. #define FW_MAX_TIMEOUT 0x1999
  425. __le16 dseg_count; /* Data segment count. */
  426. uint16_t reserved_1;
  427. struct scsi_lun lun; /* FCP LUN (BE). */
  428. __le16 task_mgmt_flags; /* Task management flags. */
  429. #define TMF_CLEAR_ACA BIT_14
  430. #define TMF_TARGET_RESET BIT_13
  431. #define TMF_LUN_RESET BIT_12
  432. #define TMF_CLEAR_TASK_SET BIT_10
  433. #define TMF_ABORT_TASK_SET BIT_9
  434. #define TMF_DSD_LIST_ENABLE BIT_2
  435. #define TMF_READ_DATA BIT_1
  436. #define TMF_WRITE_DATA BIT_0
  437. uint8_t task;
  438. #define TSK_SIMPLE 0
  439. #define TSK_HEAD_OF_QUEUE 1
  440. #define TSK_ORDERED 2
  441. #define TSK_ACA 4
  442. #define TSK_UNTAGGED 5
  443. uint8_t crn;
  444. uint8_t fcp_cdb[MAX_CMDSZ]; /* SCSI command words. */
  445. __le32 byte_count; /* Total byte count. */
  446. uint8_t port_id[3]; /* PortID of destination port. */
  447. uint8_t vp_index;
  448. struct dsd64 dsd;
  449. };
  450. #define COMMAND_TYPE_CRC_2 0x6A /* Command Type CRC_2 (Type 6)
  451. * (T10-DIF) */
  452. struct cmd_type_crc_2 {
  453. uint8_t entry_type; /* Entry type. */
  454. uint8_t entry_count; /* Entry count. */
  455. uint8_t sys_define; /* System defined. */
  456. uint8_t entry_status; /* Entry Status. */
  457. uint32_t handle; /* System handle. */
  458. __le16 nport_handle; /* N_PORT handle. */
  459. __le16 timeout; /* Command timeout. */
  460. __le16 dseg_count; /* Data segment count. */
  461. __le16 fcp_rsp_dseg_len; /* FCP_RSP DSD length. */
  462. struct scsi_lun lun; /* FCP LUN (BE). */
  463. __le16 control_flags; /* Control flags. */
  464. __le16 fcp_cmnd_dseg_len; /* Data segment length. */
  465. __le64 fcp_cmnd_dseg_address __packed;
  466. /* Data segment address. */
  467. __le64 fcp_rsp_dseg_address __packed;
  468. __le32 byte_count; /* Total byte count. */
  469. uint8_t port_id[3]; /* PortID of destination port. */
  470. uint8_t vp_index;
  471. __le64 crc_context_address __packed; /* Data segment address. */
  472. __le16 crc_context_len; /* Data segment length. */
  473. uint16_t reserved_1; /* MUST be set to 0. */
  474. };
  475. /*
  476. * ISP queue - status entry structure definition.
  477. */
  478. #define STATUS_TYPE 0x03 /* Status entry. */
  479. struct sts_entry_24xx {
  480. uint8_t entry_type; /* Entry type. */
  481. uint8_t entry_count; /* Entry count. */
  482. uint8_t sys_define; /* System defined. */
  483. uint8_t entry_status; /* Entry Status. */
  484. uint32_t handle; /* System handle. */
  485. __le16 comp_status; /* Completion status. */
  486. __le16 ox_id; /* OX_ID used by the firmware. */
  487. __le32 residual_len; /* FW calc residual transfer length. */
  488. union {
  489. __le16 reserved_1;
  490. __le16 nvme_rsp_pyld_len;
  491. __le16 edif_sa_index; /* edif sa_index used for initiator read data */
  492. };
  493. __le16 state_flags; /* State flags. */
  494. #define SF_TRANSFERRED_DATA BIT_11
  495. #define SF_NVME_ERSP BIT_6
  496. #define SF_FCP_RSP_DMA BIT_0
  497. __le16 status_qualifier;
  498. __le16 scsi_status; /* SCSI status. */
  499. #define SS_CONFIRMATION_REQ BIT_12
  500. __le32 rsp_residual_count; /* FCP RSP residual count. */
  501. __le32 sense_len; /* FCP SENSE length. */
  502. union {
  503. struct {
  504. __le32 rsp_data_len; /* FCP response data length */
  505. uint8_t data[28]; /* FCP rsp/sense information */
  506. };
  507. struct nvme_fc_ersp_iu nvme_ersp;
  508. uint8_t nvme_ersp_data[32];
  509. };
  510. /*
  511. * If DIF Error is set in comp_status, these additional fields are
  512. * defined:
  513. *
  514. * !!! NOTE: Firmware sends expected/actual DIF data in big endian
  515. * format; but all of the "data" field gets swab32-d in the beginning
  516. * of qla2x00_status_entry().
  517. *
  518. * &data[10] : uint8_t report_runt_bg[2]; - computed guard
  519. * &data[12] : uint8_t actual_dif[8]; - DIF Data received
  520. * &data[20] : uint8_t expected_dif[8]; - DIF Data computed
  521. */
  522. };
  523. /*
  524. * Status entry completion status
  525. */
  526. #define CS_DATA_REASSEMBLY_ERROR 0x11 /* Data Reassembly Error.. */
  527. #define CS_ABTS_BY_TARGET 0x13 /* Target send ABTS to abort IOCB. */
  528. #define CS_FW_RESOURCE 0x2C /* Firmware Resource Unavailable. */
  529. #define CS_TASK_MGMT_OVERRUN 0x30 /* Task management overrun (8+). */
  530. #define CS_ABORT_BY_TARGET 0x47 /* Abort By Target. */
  531. /*
  532. * ISP queue - marker entry structure definition.
  533. */
  534. #define MARKER_TYPE 0x04 /* Marker entry. */
  535. struct mrk_entry_24xx {
  536. uint8_t entry_type; /* Entry type. */
  537. uint8_t entry_count; /* Entry count. */
  538. uint8_t handle_count; /* Handle count. */
  539. uint8_t entry_status; /* Entry Status. */
  540. uint32_t handle; /* System handle. */
  541. __le16 nport_handle; /* N_PORT handle. */
  542. uint8_t modifier; /* Modifier (7-0). */
  543. #define MK_SYNC_ID_LUN 0 /* Synchronize ID/LUN */
  544. #define MK_SYNC_ID 1 /* Synchronize ID */
  545. #define MK_SYNC_ALL 2 /* Synchronize all ID/LUN */
  546. uint8_t reserved_1;
  547. uint8_t reserved_2;
  548. uint8_t vp_index;
  549. uint16_t reserved_3;
  550. uint8_t lun[8]; /* FCP LUN (BE). */
  551. uint8_t reserved_4[40];
  552. };
  553. /*
  554. * ISP queue - CT Pass-Through entry structure definition.
  555. */
  556. #define CT_IOCB_TYPE 0x29 /* CT Pass-Through IOCB entry */
  557. struct ct_entry_24xx {
  558. uint8_t entry_type; /* Entry type. */
  559. uint8_t entry_count; /* Entry count. */
  560. uint8_t sys_define; /* System Defined. */
  561. uint8_t entry_status; /* Entry Status. */
  562. uint32_t handle; /* System handle. */
  563. __le16 comp_status; /* Completion status. */
  564. __le16 nport_handle; /* N_PORT handle. */
  565. __le16 cmd_dsd_count;
  566. uint8_t vp_index;
  567. uint8_t reserved_1;
  568. __le16 timeout; /* Command timeout. */
  569. uint16_t reserved_2;
  570. __le16 rsp_dsd_count;
  571. uint8_t reserved_3[10];
  572. __le32 rsp_byte_count;
  573. __le32 cmd_byte_count;
  574. struct dsd64 dsd[2];
  575. };
  576. #define PURX_ELS_HEADER_SIZE 0x18
  577. /*
  578. * ISP queue - PUREX IOCB entry structure definition
  579. */
  580. #define PUREX_IOCB_TYPE 0x51 /* CT Pass Through IOCB entry */
  581. struct purex_entry_24xx {
  582. uint8_t entry_type; /* Entry type. */
  583. uint8_t entry_count; /* Entry count. */
  584. uint8_t sys_define; /* System defined. */
  585. uint8_t entry_status; /* Entry Status. */
  586. __le16 reserved1;
  587. uint8_t vp_idx;
  588. uint8_t reserved2;
  589. __le16 status_flags;
  590. __le16 nport_handle;
  591. __le16 frame_size;
  592. __le16 trunc_frame_size;
  593. __le32 rx_xchg_addr;
  594. uint8_t d_id[3];
  595. uint8_t r_ctl;
  596. uint8_t s_id[3];
  597. uint8_t cs_ctl;
  598. uint8_t f_ctl[3];
  599. uint8_t type;
  600. __le16 seq_cnt;
  601. uint8_t df_ctl;
  602. uint8_t seq_id;
  603. __le16 rx_id;
  604. __le16 ox_id;
  605. __le32 param;
  606. uint8_t els_frame_payload[20];
  607. };
  608. /*
  609. * ISP queue - ELS Pass-Through entry structure definition.
  610. */
  611. #define ELS_IOCB_TYPE 0x53 /* ELS Pass-Through IOCB entry */
  612. struct els_entry_24xx {
  613. uint8_t entry_type; /* Entry type. */
  614. uint8_t entry_count; /* Entry count. */
  615. uint8_t sys_define; /* System Defined. */
  616. uint8_t entry_status; /* Entry Status. */
  617. uint32_t handle; /* System handle. */
  618. __le16 comp_status; /* response only */
  619. __le16 nport_handle;
  620. __le16 tx_dsd_count;
  621. uint8_t vp_index;
  622. uint8_t sof_type;
  623. #define EST_SOFI3 (1 << 4)
  624. #define EST_SOFI2 (3 << 4)
  625. __le32 rx_xchg_address; /* Receive exchange address. */
  626. __le16 rx_dsd_count;
  627. uint8_t opcode;
  628. uint8_t reserved_2;
  629. uint8_t d_id[3];
  630. uint8_t s_id[3];
  631. __le16 control_flags; /* Control flags. */
  632. #define ECF_PAYLOAD_DESCR_MASK (BIT_15|BIT_14|BIT_13)
  633. #define EPD_ELS_COMMAND (0 << 13)
  634. #define EPD_ELS_ACC (1 << 13)
  635. #define EPD_ELS_RJT (2 << 13)
  636. #define EPD_RX_XCHG (3 << 13) /* terminate exchange */
  637. #define ECF_CLR_PASSTHRU_PEND BIT_12
  638. #define ECF_INCL_FRAME_HDR BIT_11
  639. #define ECF_SEC_LOGIN BIT_3
  640. union {
  641. struct {
  642. __le32 rx_byte_count;
  643. __le32 tx_byte_count;
  644. __le64 tx_address __packed; /* DSD 0 address. */
  645. __le32 tx_len; /* DSD 0 length. */
  646. __le64 rx_address __packed; /* DSD 1 address. */
  647. __le32 rx_len; /* DSD 1 length. */
  648. };
  649. struct {
  650. __le32 total_byte_count;
  651. __le32 error_subcode_1;
  652. __le32 error_subcode_2;
  653. __le32 error_subcode_3;
  654. };
  655. };
  656. };
  657. struct els_sts_entry_24xx {
  658. uint8_t entry_type; /* Entry type. */
  659. uint8_t entry_count; /* Entry count. */
  660. uint8_t sys_define; /* System Defined. */
  661. uint8_t entry_status; /* Entry Status. */
  662. __le32 handle; /* System handle. */
  663. __le16 comp_status;
  664. __le16 nport_handle; /* N_PORT handle. */
  665. __le16 reserved_1;
  666. uint8_t vp_index;
  667. uint8_t sof_type;
  668. __le32 rx_xchg_address; /* Receive exchange address. */
  669. __le16 reserved_2;
  670. uint8_t opcode;
  671. uint8_t reserved_3;
  672. uint8_t d_id[3];
  673. uint8_t s_id[3];
  674. __le16 control_flags; /* Control flags. */
  675. __le32 total_byte_count;
  676. __le32 error_subcode_1;
  677. __le32 error_subcode_2;
  678. __le32 error_subcode_3;
  679. __le32 reserved_4[4];
  680. };
  681. /*
  682. * ISP queue - Mailbox Command entry structure definition.
  683. */
  684. #define MBX_IOCB_TYPE 0x39
  685. struct mbx_entry_24xx {
  686. uint8_t entry_type; /* Entry type. */
  687. uint8_t entry_count; /* Entry count. */
  688. uint8_t handle_count; /* Handle count. */
  689. uint8_t entry_status; /* Entry Status. */
  690. uint32_t handle; /* System handle. */
  691. uint16_t mbx[28];
  692. };
  693. #define LOGINOUT_PORT_IOCB_TYPE 0x52 /* Login/Logout Port entry. */
  694. struct logio_entry_24xx {
  695. uint8_t entry_type; /* Entry type. */
  696. uint8_t entry_count; /* Entry count. */
  697. uint8_t sys_define; /* System defined. */
  698. uint8_t entry_status; /* Entry Status. */
  699. uint32_t handle; /* System handle. */
  700. __le16 comp_status; /* Completion status. */
  701. #define CS_LOGIO_ERROR 0x31 /* Login/Logout IOCB error. */
  702. __le16 nport_handle; /* N_PORT handle. */
  703. __le16 control_flags; /* Control flags. */
  704. /* Modifiers. */
  705. #define LCF_INCLUDE_SNS BIT_10 /* Include SNS (FFFFFC) during LOGO. */
  706. #define LCF_FCP2_OVERRIDE BIT_9 /* Set/Reset word 3 of PRLI. */
  707. #define LCF_CLASS_2 BIT_8 /* Enable class 2 during PLOGI. */
  708. #define LCF_FREE_NPORT BIT_7 /* Release NPORT handle after LOGO. */
  709. #define LCF_COMMON_FEAT BIT_7 /* PLOGI - Set Common Features Field */
  710. #define LCF_EXPL_LOGO BIT_6 /* Perform an explicit LOGO. */
  711. #define LCF_NVME_PRLI BIT_6 /* Perform NVME FC4 PRLI */
  712. #define LCF_SKIP_PRLI BIT_5 /* Skip PRLI after PLOGI. */
  713. #define LCF_IMPL_LOGO_ALL BIT_5 /* Implicit LOGO to all ports. */
  714. #define LCF_COND_PLOGI BIT_4 /* PLOGI only if not logged-in. */
  715. #define LCF_IMPL_LOGO BIT_4 /* Perform an implicit LOGO. */
  716. #define LCF_IMPL_PRLO BIT_4 /* Perform an implicit PRLO. */
  717. /* Commands. */
  718. #define LCF_COMMAND_PLOGI 0x00 /* PLOGI. */
  719. #define LCF_COMMAND_PRLI 0x01 /* PRLI. */
  720. #define LCF_COMMAND_PDISC 0x02 /* PDISC. */
  721. #define LCF_COMMAND_ADISC 0x03 /* ADISC. */
  722. #define LCF_COMMAND_LOGO 0x08 /* LOGO. */
  723. #define LCF_COMMAND_PRLO 0x09 /* PRLO. */
  724. #define LCF_COMMAND_TPRLO 0x0A /* TPRLO. */
  725. uint8_t vp_index;
  726. uint8_t reserved_1;
  727. uint8_t port_id[3]; /* PortID of destination port. */
  728. uint8_t rsp_size; /* Response size in 32bit words. */
  729. __le32 io_parameter[11]; /* General I/O parameters. */
  730. #define LIO_COMM_FEAT_FCSP BIT_21
  731. #define LIO_COMM_FEAT_CIO BIT_31
  732. #define LSC_SCODE_NOLINK 0x01
  733. #define LSC_SCODE_NOIOCB 0x02
  734. #define LSC_SCODE_NOXCB 0x03
  735. #define LSC_SCODE_CMD_FAILED 0x04
  736. #define LSC_SCODE_NOFABRIC 0x05
  737. #define LSC_SCODE_FW_NOT_READY 0x07
  738. #define LSC_SCODE_NOT_LOGGED_IN 0x09
  739. #define LSC_SCODE_NOPCB 0x0A
  740. #define LSC_SCODE_ELS_REJECT 0x18
  741. #define LSC_SCODE_CMD_PARAM_ERR 0x19
  742. #define LSC_SCODE_PORTID_USED 0x1A
  743. #define LSC_SCODE_NPORT_USED 0x1B
  744. #define LSC_SCODE_NONPORT 0x1C
  745. #define LSC_SCODE_LOGGED_IN 0x1D
  746. #define LSC_SCODE_NOFLOGI_ACC 0x1F
  747. };
  748. #define TSK_MGMT_IOCB_TYPE 0x14
  749. struct tsk_mgmt_entry {
  750. uint8_t entry_type; /* Entry type. */
  751. uint8_t entry_count; /* Entry count. */
  752. uint8_t handle_count; /* Handle count. */
  753. uint8_t entry_status; /* Entry Status. */
  754. uint32_t handle; /* System handle. */
  755. __le16 nport_handle; /* N_PORT handle. */
  756. uint16_t reserved_1;
  757. __le16 delay; /* Activity delay in seconds. */
  758. __le16 timeout; /* Command timeout. */
  759. struct scsi_lun lun; /* FCP LUN (BE). */
  760. __le32 control_flags; /* Control Flags. */
  761. #define TCF_NOTMCMD_TO_TARGET BIT_31
  762. #define TCF_LUN_RESET BIT_4
  763. #define TCF_ABORT_TASK_SET BIT_3
  764. #define TCF_CLEAR_TASK_SET BIT_2
  765. #define TCF_TARGET_RESET BIT_1
  766. #define TCF_CLEAR_ACA BIT_0
  767. uint8_t reserved_2[20];
  768. uint8_t port_id[3]; /* PortID of destination port. */
  769. uint8_t vp_index;
  770. uint8_t reserved_3[12];
  771. };
  772. #define ABORT_IOCB_TYPE 0x33
  773. struct abort_entry_24xx {
  774. uint8_t entry_type; /* Entry type. */
  775. uint8_t entry_count; /* Entry count. */
  776. uint8_t handle_count; /* Handle count. */
  777. uint8_t entry_status; /* Entry Status. */
  778. uint32_t handle; /* System handle. */
  779. union {
  780. __le16 nport_handle; /* N_PORT handle. */
  781. __le16 comp_status; /* Completion status. */
  782. };
  783. __le16 options; /* Options. */
  784. #define AOF_NO_ABTS BIT_0 /* Do not send any ABTS. */
  785. #define AOF_NO_RRQ BIT_1 /* Do not send RRQ. */
  786. #define AOF_ABTS_TIMEOUT BIT_2 /* Disable logout on ABTS timeout. */
  787. #define AOF_ABTS_RTY_CNT BIT_3 /* Use driver specified retry count. */
  788. #define AOF_RSP_TIMEOUT BIT_4 /* Use specified response timeout. */
  789. uint32_t handle_to_abort; /* System handle to abort. */
  790. __le16 req_que_no;
  791. uint8_t reserved_1[30];
  792. uint8_t port_id[3]; /* PortID of destination port. */
  793. uint8_t vp_index;
  794. u8 reserved_2[4];
  795. union {
  796. struct {
  797. __le16 abts_rty_cnt;
  798. __le16 rsp_timeout;
  799. } drv;
  800. struct {
  801. u8 ba_rjt_vendorUnique;
  802. u8 ba_rjt_reasonCodeExpl;
  803. u8 ba_rjt_reasonCode;
  804. u8 reserved_3;
  805. } fw;
  806. };
  807. u8 reserved_4[4];
  808. };
  809. #define ABTS_RCV_TYPE 0x54
  810. #define ABTS_RSP_TYPE 0x55
  811. struct abts_entry_24xx {
  812. uint8_t entry_type;
  813. uint8_t entry_count;
  814. uint8_t handle_count;
  815. uint8_t entry_status;
  816. __le32 handle; /* type 0x55 only */
  817. __le16 comp_status; /* type 0x55 only */
  818. __le16 nport_handle; /* type 0x54 only */
  819. __le16 control_flags; /* type 0x55 only */
  820. uint8_t vp_idx;
  821. uint8_t sof_type; /* sof_type is upper nibble */
  822. __le32 rx_xch_addr;
  823. uint8_t d_id[3];
  824. uint8_t r_ctl;
  825. uint8_t s_id[3];
  826. uint8_t cs_ctl;
  827. uint8_t f_ctl[3];
  828. uint8_t type;
  829. __le16 seq_cnt;
  830. uint8_t df_ctl;
  831. uint8_t seq_id;
  832. __le16 rx_id;
  833. __le16 ox_id;
  834. __le32 param;
  835. union {
  836. struct {
  837. __le32 subcode3;
  838. __le32 rsvd;
  839. __le32 subcode1;
  840. __le32 subcode2;
  841. } error;
  842. struct {
  843. __le16 rsrvd1;
  844. uint8_t last_seq_id;
  845. uint8_t seq_id_valid;
  846. __le16 aborted_rx_id;
  847. __le16 aborted_ox_id;
  848. __le16 high_seq_cnt;
  849. __le16 low_seq_cnt;
  850. } ba_acc;
  851. struct {
  852. uint8_t vendor_unique;
  853. uint8_t explanation;
  854. uint8_t reason;
  855. } ba_rjt;
  856. } payload;
  857. __le32 rx_xch_addr_to_abort;
  858. } __packed;
  859. /* ABTS payload explanation values */
  860. #define BA_RJT_EXP_NO_ADDITIONAL 0
  861. #define BA_RJT_EXP_INV_OX_RX_ID 3
  862. #define BA_RJT_EXP_SEQ_ABORTED 5
  863. /* ABTS payload reason values */
  864. #define BA_RJT_RSN_INV_CMD_CODE 1
  865. #define BA_RJT_RSN_LOGICAL_ERROR 3
  866. #define BA_RJT_RSN_LOGICAL_BUSY 5
  867. #define BA_RJT_RSN_PROTOCOL_ERROR 7
  868. #define BA_RJT_RSN_UNABLE_TO_PERFORM 9
  869. #define BA_RJT_RSN_VENDOR_SPECIFIC 0xff
  870. /* FC_F values */
  871. #define FC_TYPE_BLD 0x000 /* Basic link data */
  872. #define FC_F_CTL_RSP_CNTXT 0x800000 /* Responder of exchange */
  873. #define FC_F_CTL_LAST_SEQ 0x100000 /* Last sequence */
  874. #define FC_F_CTL_END_SEQ 0x80000 /* Last sequence */
  875. #define FC_F_CTL_SEQ_INIT 0x010000 /* Sequence initiative */
  876. #define FC_ROUTING_BLD 0x80 /* Basic link data frame */
  877. #define FC_R_CTL_BLD_BA_ACC 0x04 /* BA_ACC (basic accept) */
  878. /*
  879. * ISP I/O Register Set structure definitions.
  880. */
  881. struct device_reg_24xx {
  882. __le32 flash_addr; /* Flash/NVRAM BIOS address. */
  883. #define FARX_DATA_FLAG BIT_31
  884. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  885. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  886. #define FARX_ACCESS_NVRAM_CONF 0x7FFF0000
  887. #define FARX_ACCESS_NVRAM_DATA 0x7FFE0000
  888. #define FA_NVRAM_FUNC0_ADDR 0x80
  889. #define FA_NVRAM_FUNC1_ADDR 0x180
  890. #define FA_NVRAM_VPD_SIZE 0x200
  891. #define FA_NVRAM_VPD0_ADDR 0x00
  892. #define FA_NVRAM_VPD1_ADDR 0x100
  893. #define FA_BOOT_CODE_ADDR 0x00000
  894. /*
  895. * RISC code begins at offset 512KB
  896. * within flash. Consisting of two
  897. * contiguous RISC code segments.
  898. */
  899. #define FA_RISC_CODE_ADDR 0x20000
  900. #define FA_RISC_CODE_SEGMENTS 2
  901. #define FA_FLASH_DESCR_ADDR_24 0x11000
  902. #define FA_FLASH_LAYOUT_ADDR_24 0x11400
  903. #define FA_NPIV_CONF0_ADDR_24 0x16000
  904. #define FA_NPIV_CONF1_ADDR_24 0x17000
  905. #define FA_FW_AREA_ADDR 0x40000
  906. #define FA_VPD_NVRAM_ADDR 0x48000
  907. #define FA_FEATURE_ADDR 0x4C000
  908. #define FA_FLASH_DESCR_ADDR 0x50000
  909. #define FA_FLASH_LAYOUT_ADDR 0x50400
  910. #define FA_HW_EVENT0_ADDR 0x54000
  911. #define FA_HW_EVENT1_ADDR 0x54400
  912. #define FA_HW_EVENT_SIZE 0x200
  913. #define FA_HW_EVENT_ENTRY_SIZE 4
  914. #define FA_NPIV_CONF0_ADDR 0x5C000
  915. #define FA_NPIV_CONF1_ADDR 0x5D000
  916. #define FA_FCP_PRIO0_ADDR 0x10000
  917. #define FA_FCP_PRIO1_ADDR 0x12000
  918. /*
  919. * Flash Error Log Event Codes.
  920. */
  921. #define HW_EVENT_RESET_ERR 0xF00B
  922. #define HW_EVENT_ISP_ERR 0xF020
  923. #define HW_EVENT_PARITY_ERR 0xF022
  924. #define HW_EVENT_NVRAM_CHKSUM_ERR 0xF023
  925. #define HW_EVENT_FLASH_FW_ERR 0xF024
  926. __le32 flash_data; /* Flash/NVRAM BIOS data. */
  927. __le32 ctrl_status; /* Control/Status. */
  928. #define CSRX_FLASH_ACCESS_ERROR BIT_18 /* Flash/NVRAM Access Error. */
  929. #define CSRX_DMA_ACTIVE BIT_17 /* DMA Active status. */
  930. #define CSRX_DMA_SHUTDOWN BIT_16 /* DMA Shutdown control status. */
  931. #define CSRX_FUNCTION BIT_15 /* Function number. */
  932. /* PCI-X Bus Mode. */
  933. #define CSRX_PCIX_BUS_MODE_MASK (BIT_11|BIT_10|BIT_9|BIT_8)
  934. #define PBM_PCI_33MHZ (0 << 8)
  935. #define PBM_PCIX_M1_66MHZ (1 << 8)
  936. #define PBM_PCIX_M1_100MHZ (2 << 8)
  937. #define PBM_PCIX_M1_133MHZ (3 << 8)
  938. #define PBM_PCIX_M2_66MHZ (5 << 8)
  939. #define PBM_PCIX_M2_100MHZ (6 << 8)
  940. #define PBM_PCIX_M2_133MHZ (7 << 8)
  941. #define PBM_PCI_66MHZ (8 << 8)
  942. /* Max Write Burst byte count. */
  943. #define CSRX_MAX_WRT_BURST_MASK (BIT_5|BIT_4)
  944. #define MWB_512_BYTES (0 << 4)
  945. #define MWB_1024_BYTES (1 << 4)
  946. #define MWB_2048_BYTES (2 << 4)
  947. #define MWB_4096_BYTES (3 << 4)
  948. #define CSRX_64BIT_SLOT BIT_2 /* PCI 64-Bit Bus Slot. */
  949. #define CSRX_FLASH_ENABLE BIT_1 /* Flash BIOS Read/Write enable. */
  950. #define CSRX_ISP_SOFT_RESET BIT_0 /* ISP soft reset. */
  951. __le32 ictrl; /* Interrupt control. */
  952. #define ICRX_EN_RISC_INT BIT_3 /* Enable RISC interrupts on PCI. */
  953. __le32 istatus; /* Interrupt status. */
  954. #define ISRX_RISC_INT BIT_3 /* RISC interrupt. */
  955. __le32 unused_1[2]; /* Gap. */
  956. /* Request Queue. */
  957. __le32 req_q_in; /* In-Pointer. */
  958. __le32 req_q_out; /* Out-Pointer. */
  959. /* Response Queue. */
  960. __le32 rsp_q_in; /* In-Pointer. */
  961. __le32 rsp_q_out; /* Out-Pointer. */
  962. /* Priority Request Queue. */
  963. __le32 preq_q_in; /* In-Pointer. */
  964. __le32 preq_q_out; /* Out-Pointer. */
  965. __le32 unused_2[2]; /* Gap. */
  966. /* ATIO Queue. */
  967. __le32 atio_q_in; /* In-Pointer. */
  968. __le32 atio_q_out; /* Out-Pointer. */
  969. __le32 host_status;
  970. #define HSRX_RISC_INT BIT_15 /* RISC to Host interrupt. */
  971. #define HSRX_RISC_PAUSED BIT_8 /* RISC Paused. */
  972. __le32 hccr; /* Host command & control register. */
  973. /* HCCR statuses. */
  974. #define HCCRX_HOST_INT BIT_6 /* Host to RISC interrupt bit. */
  975. #define HCCRX_RISC_RESET BIT_5 /* RISC Reset mode bit. */
  976. /* HCCR commands. */
  977. /* NOOP. */
  978. #define HCCRX_NOOP 0x00000000
  979. /* Set RISC Reset. */
  980. #define HCCRX_SET_RISC_RESET 0x10000000
  981. /* Clear RISC Reset. */
  982. #define HCCRX_CLR_RISC_RESET 0x20000000
  983. /* Set RISC Pause. */
  984. #define HCCRX_SET_RISC_PAUSE 0x30000000
  985. /* Releases RISC Pause. */
  986. #define HCCRX_REL_RISC_PAUSE 0x40000000
  987. /* Set HOST to RISC interrupt. */
  988. #define HCCRX_SET_HOST_INT 0x50000000
  989. /* Clear HOST to RISC interrupt. */
  990. #define HCCRX_CLR_HOST_INT 0x60000000
  991. /* Clear RISC to PCI interrupt. */
  992. #define HCCRX_CLR_RISC_INT 0xA0000000
  993. __le32 gpiod; /* GPIO Data register. */
  994. /* LED update mask. */
  995. #define GPDX_LED_UPDATE_MASK (BIT_20|BIT_19|BIT_18)
  996. /* Data update mask. */
  997. #define GPDX_DATA_UPDATE_MASK (BIT_17|BIT_16)
  998. /* Data update mask. */
  999. #define GPDX_DATA_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  1000. /* LED control mask. */
  1001. #define GPDX_LED_COLOR_MASK (BIT_4|BIT_3|BIT_2)
  1002. /* LED bit values. Color names as
  1003. * referenced in fw spec.
  1004. */
  1005. #define GPDX_LED_YELLOW_ON BIT_2
  1006. #define GPDX_LED_GREEN_ON BIT_3
  1007. #define GPDX_LED_AMBER_ON BIT_4
  1008. /* Data in/out. */
  1009. #define GPDX_DATA_INOUT (BIT_1|BIT_0)
  1010. __le32 gpioe; /* GPIO Enable register. */
  1011. /* Enable update mask. */
  1012. #define GPEX_ENABLE_UPDATE_MASK (BIT_17|BIT_16)
  1013. /* Enable update mask. */
  1014. #define GPEX_ENABLE_UPDATE_2_MASK (BIT_28|BIT_27|BIT_26|BIT_17|BIT_16)
  1015. /* Enable. */
  1016. #define GPEX_ENABLE (BIT_1|BIT_0)
  1017. __le32 iobase_addr; /* I/O Bus Base Address register. */
  1018. __le32 unused_3[10]; /* Gap. */
  1019. __le16 mailbox0;
  1020. __le16 mailbox1;
  1021. __le16 mailbox2;
  1022. __le16 mailbox3;
  1023. __le16 mailbox4;
  1024. __le16 mailbox5;
  1025. __le16 mailbox6;
  1026. __le16 mailbox7;
  1027. __le16 mailbox8;
  1028. __le16 mailbox9;
  1029. __le16 mailbox10;
  1030. __le16 mailbox11;
  1031. __le16 mailbox12;
  1032. __le16 mailbox13;
  1033. __le16 mailbox14;
  1034. __le16 mailbox15;
  1035. __le16 mailbox16;
  1036. __le16 mailbox17;
  1037. __le16 mailbox18;
  1038. __le16 mailbox19;
  1039. __le16 mailbox20;
  1040. __le16 mailbox21;
  1041. __le16 mailbox22;
  1042. __le16 mailbox23;
  1043. __le16 mailbox24;
  1044. __le16 mailbox25;
  1045. __le16 mailbox26;
  1046. __le16 mailbox27;
  1047. __le16 mailbox28;
  1048. __le16 mailbox29;
  1049. __le16 mailbox30;
  1050. __le16 mailbox31;
  1051. __le32 iobase_window;
  1052. __le32 iobase_c4;
  1053. __le32 iobase_c8;
  1054. __le32 unused_4_1[6]; /* Gap. */
  1055. __le32 iobase_q;
  1056. __le32 unused_5[2]; /* Gap. */
  1057. __le32 iobase_select;
  1058. __le32 unused_6[2]; /* Gap. */
  1059. __le32 iobase_sdata;
  1060. };
  1061. /* RISC-RISC semaphore register PCI offet */
  1062. #define RISC_REGISTER_BASE_OFFSET 0x7010
  1063. #define RISC_REGISTER_WINDOW_OFFSET 0x6
  1064. /* RISC-RISC semaphore/flag register (risc address 0x7016) */
  1065. #define RISC_SEMAPHORE 0x1UL
  1066. #define RISC_SEMAPHORE_WE (RISC_SEMAPHORE << 16)
  1067. #define RISC_SEMAPHORE_CLR (RISC_SEMAPHORE_WE | 0x0UL)
  1068. #define RISC_SEMAPHORE_SET (RISC_SEMAPHORE_WE | RISC_SEMAPHORE)
  1069. #define RISC_SEMAPHORE_FORCE 0x8000UL
  1070. #define RISC_SEMAPHORE_FORCE_WE (RISC_SEMAPHORE_FORCE << 16)
  1071. #define RISC_SEMAPHORE_FORCE_CLR (RISC_SEMAPHORE_FORCE_WE | 0x0UL)
  1072. #define RISC_SEMAPHORE_FORCE_SET \
  1073. (RISC_SEMAPHORE_FORCE_WE | RISC_SEMAPHORE_FORCE)
  1074. /* RISC semaphore timeouts (ms) */
  1075. #define TIMEOUT_SEMAPHORE 2500
  1076. #define TIMEOUT_SEMAPHORE_FORCE 2000
  1077. #define TIMEOUT_TOTAL_ELAPSED 4500
  1078. /* Trace Control *************************************************************/
  1079. #define TC_AEN_DISABLE 0
  1080. #define TC_EFT_ENABLE 4
  1081. #define TC_EFT_DISABLE 5
  1082. #define TC_FCE_ENABLE 8
  1083. #define TC_FCE_OPTIONS 0
  1084. #define TC_FCE_DEFAULT_RX_SIZE 2112
  1085. #define TC_FCE_DEFAULT_TX_SIZE 2112
  1086. #define TC_FCE_DISABLE 9
  1087. #define TC_FCE_DISABLE_TRACE BIT_0
  1088. /* MID Support ***************************************************************/
  1089. #define MIN_MULTI_ID_FABRIC 64 /* Must be power-of-2. */
  1090. #define MAX_MULTI_ID_FABRIC 256 /* ... */
  1091. struct mid_conf_entry_24xx {
  1092. uint16_t reserved_1;
  1093. /*
  1094. * BIT 0 = Enable Hard Loop Id
  1095. * BIT 1 = Acquire Loop ID in LIPA
  1096. * BIT 2 = ID not Acquired
  1097. * BIT 3 = Enable VP
  1098. * BIT 4 = Enable Initiator Mode
  1099. * BIT 5 = Disable Target Mode
  1100. * BIT 6-7 = Reserved
  1101. */
  1102. uint8_t options;
  1103. uint8_t hard_address;
  1104. uint8_t port_name[WWN_SIZE];
  1105. uint8_t node_name[WWN_SIZE];
  1106. };
  1107. struct mid_init_cb_24xx {
  1108. struct init_cb_24xx init_cb;
  1109. __le16 count;
  1110. __le16 options;
  1111. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  1112. };
  1113. struct mid_db_entry_24xx {
  1114. uint16_t status;
  1115. #define MDBS_NON_PARTIC BIT_3
  1116. #define MDBS_ID_ACQUIRED BIT_1
  1117. #define MDBS_ENABLED BIT_0
  1118. uint8_t options;
  1119. uint8_t hard_address;
  1120. uint8_t port_name[WWN_SIZE];
  1121. uint8_t node_name[WWN_SIZE];
  1122. uint8_t port_id[3];
  1123. uint8_t reserved_1;
  1124. };
  1125. /*
  1126. * Virtual Port Control IOCB
  1127. */
  1128. #define VP_CTRL_IOCB_TYPE 0x30 /* Virtual Port Control entry. */
  1129. struct vp_ctrl_entry_24xx {
  1130. uint8_t entry_type; /* Entry type. */
  1131. uint8_t entry_count; /* Entry count. */
  1132. uint8_t sys_define; /* System defined. */
  1133. uint8_t entry_status; /* Entry Status. */
  1134. uint32_t handle; /* System handle. */
  1135. __le16 vp_idx_failed;
  1136. __le16 comp_status; /* Completion status. */
  1137. #define CS_VCE_IOCB_ERROR 0x01 /* Error processing IOCB */
  1138. #define CS_VCE_ACQ_ID_ERROR 0x02 /* Error while acquireing ID. */
  1139. #define CS_VCE_BUSY 0x05 /* Firmware not ready to accept cmd. */
  1140. __le16 command;
  1141. #define VCE_COMMAND_ENABLE_VPS 0x00 /* Enable VPs. */
  1142. #define VCE_COMMAND_DISABLE_VPS 0x08 /* Disable VPs. */
  1143. #define VCE_COMMAND_DISABLE_VPS_REINIT 0x09 /* Disable VPs and reinit link. */
  1144. #define VCE_COMMAND_DISABLE_VPS_LOGO 0x0a /* Disable VPs and LOGO ports. */
  1145. #define VCE_COMMAND_DISABLE_VPS_LOGO_ALL 0x0b /* Disable VPs and LOGO ports. */
  1146. __le16 vp_count;
  1147. uint8_t vp_idx_map[16];
  1148. __le16 flags;
  1149. __le16 id;
  1150. uint16_t reserved_4;
  1151. __le16 hopct;
  1152. uint8_t reserved_5[24];
  1153. };
  1154. /*
  1155. * Modify Virtual Port Configuration IOCB
  1156. */
  1157. #define VP_CONFIG_IOCB_TYPE 0x31 /* Virtual Port Config entry. */
  1158. struct vp_config_entry_24xx {
  1159. uint8_t entry_type; /* Entry type. */
  1160. uint8_t entry_count; /* Entry count. */
  1161. uint8_t handle_count;
  1162. uint8_t entry_status; /* Entry Status. */
  1163. uint32_t handle; /* System handle. */
  1164. __le16 flags;
  1165. #define CS_VF_BIND_VPORTS_TO_VF BIT_0
  1166. #define CS_VF_SET_QOS_OF_VPORTS BIT_1
  1167. #define CS_VF_SET_HOPS_OF_VPORTS BIT_2
  1168. __le16 comp_status; /* Completion status. */
  1169. #define CS_VCT_STS_ERROR 0x01 /* Specified VPs were not disabled. */
  1170. #define CS_VCT_CNT_ERROR 0x02 /* Invalid VP count. */
  1171. #define CS_VCT_ERROR 0x03 /* Unknown error. */
  1172. #define CS_VCT_IDX_ERROR 0x02 /* Invalid VP index. */
  1173. #define CS_VCT_BUSY 0x05 /* Firmware not ready to accept cmd. */
  1174. uint8_t command;
  1175. #define VCT_COMMAND_MOD_VPS 0x00 /* Modify VP configurations. */
  1176. #define VCT_COMMAND_MOD_ENABLE_VPS 0x01 /* Modify configuration & enable VPs. */
  1177. uint8_t vp_count;
  1178. uint8_t vp_index1;
  1179. uint8_t vp_index2;
  1180. uint8_t options_idx1;
  1181. uint8_t hard_address_idx1;
  1182. uint16_t reserved_vp1;
  1183. uint8_t port_name_idx1[WWN_SIZE];
  1184. uint8_t node_name_idx1[WWN_SIZE];
  1185. uint8_t options_idx2;
  1186. uint8_t hard_address_idx2;
  1187. uint16_t reserved_vp2;
  1188. uint8_t port_name_idx2[WWN_SIZE];
  1189. uint8_t node_name_idx2[WWN_SIZE];
  1190. __le16 id;
  1191. uint16_t reserved_4;
  1192. __le16 hopct;
  1193. uint8_t reserved_5[2];
  1194. };
  1195. #define VP_RPT_ID_IOCB_TYPE 0x32 /* Report ID Acquisition entry. */
  1196. enum VP_STATUS {
  1197. VP_STAT_COMPL,
  1198. VP_STAT_FAIL,
  1199. VP_STAT_ID_CHG,
  1200. VP_STAT_SNS_TO, /* timeout */
  1201. VP_STAT_SNS_RJT,
  1202. VP_STAT_SCR_TO, /* timeout */
  1203. VP_STAT_SCR_RJT,
  1204. };
  1205. enum VP_FLAGS {
  1206. VP_FLAGS_CON_FLOOP = 1,
  1207. VP_FLAGS_CON_P2P = 2,
  1208. VP_FLAGS_CON_FABRIC = 3,
  1209. VP_FLAGS_NAME_VALID = BIT_5,
  1210. };
  1211. struct vp_rpt_id_entry_24xx {
  1212. uint8_t entry_type; /* Entry type. */
  1213. uint8_t entry_count; /* Entry count. */
  1214. uint8_t sys_define; /* System defined. */
  1215. uint8_t entry_status; /* Entry Status. */
  1216. __le32 resv1;
  1217. uint8_t vp_acquired;
  1218. uint8_t vp_setup;
  1219. uint8_t vp_idx; /* Format 0=reserved */
  1220. uint8_t vp_status; /* Format 0=reserved */
  1221. uint8_t port_id[3];
  1222. uint8_t format;
  1223. union {
  1224. struct _f0 {
  1225. /* format 0 loop */
  1226. uint8_t vp_idx_map[16];
  1227. uint8_t reserved_4[32];
  1228. } f0;
  1229. struct _f1 {
  1230. /* format 1 fabric */
  1231. uint8_t vpstat1_subcode; /* vp_status=1 subcode */
  1232. uint8_t flags;
  1233. #define TOPO_MASK 0xE
  1234. #define TOPO_FL 0x2
  1235. #define TOPO_N2N 0x4
  1236. #define TOPO_F 0x6
  1237. uint16_t fip_flags;
  1238. uint8_t rsv2[12];
  1239. uint8_t ls_rjt_vendor;
  1240. uint8_t ls_rjt_explanation;
  1241. uint8_t ls_rjt_reason;
  1242. uint8_t rsv3[5];
  1243. uint8_t port_name[8];
  1244. uint8_t node_name[8];
  1245. uint16_t bbcr;
  1246. uint8_t reserved_5[6];
  1247. } f1;
  1248. struct _f2 { /* format 2: N2N direct connect */
  1249. uint8_t vpstat1_subcode;
  1250. uint8_t flags;
  1251. uint16_t fip_flags;
  1252. uint8_t rsv2[12];
  1253. uint8_t ls_rjt_vendor;
  1254. uint8_t ls_rjt_explanation;
  1255. uint8_t ls_rjt_reason;
  1256. uint8_t rsv3[5];
  1257. uint8_t port_name[8];
  1258. uint8_t node_name[8];
  1259. uint16_t bbcr;
  1260. uint8_t reserved_5[2];
  1261. uint8_t remote_nport_id[4];
  1262. } f2;
  1263. } u;
  1264. };
  1265. #define VF_EVFP_IOCB_TYPE 0x26 /* Exchange Virtual Fabric Parameters entry. */
  1266. struct vf_evfp_entry_24xx {
  1267. uint8_t entry_type; /* Entry type. */
  1268. uint8_t entry_count; /* Entry count. */
  1269. uint8_t sys_define; /* System defined. */
  1270. uint8_t entry_status; /* Entry Status. */
  1271. uint32_t handle; /* System handle. */
  1272. __le16 comp_status; /* Completion status. */
  1273. __le16 timeout; /* timeout */
  1274. __le16 adim_tagging_mode;
  1275. __le16 vfport_id;
  1276. uint32_t exch_addr;
  1277. __le16 nport_handle; /* N_PORT handle. */
  1278. __le16 control_flags;
  1279. uint32_t io_parameter_0;
  1280. uint32_t io_parameter_1;
  1281. __le64 tx_address __packed; /* Data segment 0 address. */
  1282. uint32_t tx_len; /* Data segment 0 length. */
  1283. __le64 rx_address __packed; /* Data segment 1 address. */
  1284. uint32_t rx_len; /* Data segment 1 length. */
  1285. };
  1286. /* END MID Support ***********************************************************/
  1287. /* Flash Description Table ***************************************************/
  1288. struct qla_fdt_layout {
  1289. uint8_t sig[4];
  1290. __le16 version;
  1291. __le16 len;
  1292. __le16 checksum;
  1293. uint8_t unused1[2];
  1294. uint8_t model[16];
  1295. __le16 man_id;
  1296. __le16 id;
  1297. uint8_t flags;
  1298. uint8_t erase_cmd;
  1299. uint8_t alt_erase_cmd;
  1300. uint8_t wrt_enable_cmd;
  1301. uint8_t wrt_enable_bits;
  1302. uint8_t wrt_sts_reg_cmd;
  1303. uint8_t unprotect_sec_cmd;
  1304. uint8_t read_man_id_cmd;
  1305. __le32 block_size;
  1306. __le32 alt_block_size;
  1307. __le32 flash_size;
  1308. __le32 wrt_enable_data;
  1309. uint8_t read_id_addr_len;
  1310. uint8_t wrt_disable_bits;
  1311. uint8_t read_dev_id_len;
  1312. uint8_t chip_erase_cmd;
  1313. __le16 read_timeout;
  1314. uint8_t protect_sec_cmd;
  1315. uint8_t unused2[65];
  1316. };
  1317. /* Flash Layout Table ********************************************************/
  1318. struct qla_flt_location {
  1319. uint8_t sig[4];
  1320. __le16 start_lo;
  1321. __le16 start_hi;
  1322. uint8_t version;
  1323. uint8_t unused[5];
  1324. __le16 checksum;
  1325. };
  1326. #define FLT_REG_FW 0x01
  1327. #define FLT_REG_BOOT_CODE 0x07
  1328. #define FLT_REG_VPD_0 0x14
  1329. #define FLT_REG_NVRAM_0 0x15
  1330. #define FLT_REG_VPD_1 0x16
  1331. #define FLT_REG_NVRAM_1 0x17
  1332. #define FLT_REG_VPD_2 0xD4
  1333. #define FLT_REG_NVRAM_2 0xD5
  1334. #define FLT_REG_VPD_3 0xD6
  1335. #define FLT_REG_NVRAM_3 0xD7
  1336. #define FLT_REG_FDT 0x1a
  1337. #define FLT_REG_FLT 0x1c
  1338. #define FLT_REG_HW_EVENT_0 0x1d
  1339. #define FLT_REG_HW_EVENT_1 0x1f
  1340. #define FLT_REG_NPIV_CONF_0 0x29
  1341. #define FLT_REG_NPIV_CONF_1 0x2a
  1342. #define FLT_REG_GOLD_FW 0x2f
  1343. #define FLT_REG_FCP_PRIO_0 0x87
  1344. #define FLT_REG_FCP_PRIO_1 0x88
  1345. #define FLT_REG_CNA_FW 0x97
  1346. #define FLT_REG_BOOT_CODE_8044 0xA2
  1347. #define FLT_REG_FCOE_FW 0xA4
  1348. #define FLT_REG_FCOE_NVRAM_0 0xAA
  1349. #define FLT_REG_FCOE_NVRAM_1 0xAC
  1350. /* 27xx */
  1351. #define FLT_REG_IMG_PRI_27XX 0x95
  1352. #define FLT_REG_IMG_SEC_27XX 0x96
  1353. #define FLT_REG_FW_SEC_27XX 0x02
  1354. #define FLT_REG_BOOTLOAD_SEC_27XX 0x9
  1355. #define FLT_REG_VPD_SEC_27XX_0 0x50
  1356. #define FLT_REG_VPD_SEC_27XX_1 0x52
  1357. #define FLT_REG_VPD_SEC_27XX_2 0xD8
  1358. #define FLT_REG_VPD_SEC_27XX_3 0xDA
  1359. #define FLT_REG_NVME_PARAMS_27XX 0x21
  1360. /* 28xx */
  1361. #define FLT_REG_AUX_IMG_PRI_28XX 0x125
  1362. #define FLT_REG_AUX_IMG_SEC_28XX 0x126
  1363. #define FLT_REG_VPD_SEC_28XX_0 0x10C
  1364. #define FLT_REG_VPD_SEC_28XX_1 0x10E
  1365. #define FLT_REG_VPD_SEC_28XX_2 0x110
  1366. #define FLT_REG_VPD_SEC_28XX_3 0x112
  1367. #define FLT_REG_NVRAM_SEC_28XX_0 0x10D
  1368. #define FLT_REG_NVRAM_SEC_28XX_1 0x10F
  1369. #define FLT_REG_NVRAM_SEC_28XX_2 0x111
  1370. #define FLT_REG_NVRAM_SEC_28XX_3 0x113
  1371. #define FLT_REG_MPI_PRI_28XX 0xD3
  1372. #define FLT_REG_MPI_SEC_28XX 0xF0
  1373. #define FLT_REG_PEP_PRI_28XX 0xD1
  1374. #define FLT_REG_PEP_SEC_28XX 0xF1
  1375. #define FLT_REG_NVME_PARAMS_PRI_28XX 0x14E
  1376. #define FLT_REG_NVME_PARAMS_SEC_28XX 0x179
  1377. struct qla_flt_region {
  1378. __le16 code;
  1379. uint8_t attribute;
  1380. uint8_t reserved;
  1381. __le32 size;
  1382. __le32 start;
  1383. __le32 end;
  1384. };
  1385. struct qla_flt_header {
  1386. __le16 version;
  1387. __le16 length;
  1388. __le16 checksum;
  1389. __le16 unused;
  1390. struct qla_flt_region region[];
  1391. };
  1392. #define FLT_REGION_SIZE 16
  1393. #define FLT_MAX_REGIONS 0xFF
  1394. #define FLT_REGIONS_SIZE (FLT_REGION_SIZE * FLT_MAX_REGIONS)
  1395. /* Flash NPIV Configuration Table ********************************************/
  1396. struct qla_npiv_header {
  1397. uint8_t sig[2];
  1398. __le16 version;
  1399. __le16 entries;
  1400. __le16 unused[4];
  1401. __le16 checksum;
  1402. };
  1403. struct qla_npiv_entry {
  1404. __le16 flags;
  1405. __le16 vf_id;
  1406. uint8_t q_qos;
  1407. uint8_t f_qos;
  1408. __le16 unused1;
  1409. uint8_t port_name[WWN_SIZE];
  1410. uint8_t node_name[WWN_SIZE];
  1411. };
  1412. /* 84XX Support **************************************************************/
  1413. #define MBA_ISP84XX_ALERT 0x800f /* Alert Notification. */
  1414. #define A84_PANIC_RECOVERY 0x1
  1415. #define A84_OP_LOGIN_COMPLETE 0x2
  1416. #define A84_DIAG_LOGIN_COMPLETE 0x3
  1417. #define A84_GOLD_LOGIN_COMPLETE 0x4
  1418. #define MBC_ISP84XX_RESET 0x3a /* Reset. */
  1419. #define FSTATE_REMOTE_FC_DOWN BIT_0
  1420. #define FSTATE_NSL_LINK_DOWN BIT_1
  1421. #define FSTATE_IS_DIAG_FW BIT_2
  1422. #define FSTATE_LOGGED_IN BIT_3
  1423. #define FSTATE_WAITING_FOR_VERIFY BIT_4
  1424. #define VERIFY_CHIP_IOCB_TYPE 0x1B
  1425. struct verify_chip_entry_84xx {
  1426. uint8_t entry_type;
  1427. uint8_t entry_count;
  1428. uint8_t sys_defined;
  1429. uint8_t entry_status;
  1430. uint32_t handle;
  1431. __le16 options;
  1432. #define VCO_DONT_UPDATE_FW BIT_0
  1433. #define VCO_FORCE_UPDATE BIT_1
  1434. #define VCO_DONT_RESET_UPDATE BIT_2
  1435. #define VCO_DIAG_FW BIT_3
  1436. #define VCO_END_OF_DATA BIT_14
  1437. #define VCO_ENABLE_DSD BIT_15
  1438. __le16 reserved_1;
  1439. __le16 data_seg_cnt;
  1440. __le16 reserved_2[3];
  1441. __le32 fw_ver;
  1442. __le32 exchange_address;
  1443. __le32 reserved_3[3];
  1444. __le32 fw_size;
  1445. __le32 fw_seq_size;
  1446. __le32 relative_offset;
  1447. struct dsd64 dsd;
  1448. };
  1449. struct verify_chip_rsp_84xx {
  1450. uint8_t entry_type;
  1451. uint8_t entry_count;
  1452. uint8_t sys_defined;
  1453. uint8_t entry_status;
  1454. uint32_t handle;
  1455. __le16 comp_status;
  1456. #define CS_VCS_CHIP_FAILURE 0x3
  1457. #define CS_VCS_BAD_EXCHANGE 0x8
  1458. #define CS_VCS_SEQ_COMPLETEi 0x40
  1459. __le16 failure_code;
  1460. #define VFC_CHECKSUM_ERROR 0x1
  1461. #define VFC_INVALID_LEN 0x2
  1462. #define VFC_ALREADY_IN_PROGRESS 0x8
  1463. __le16 reserved_1[4];
  1464. __le32 fw_ver;
  1465. __le32 exchange_address;
  1466. __le32 reserved_2[6];
  1467. };
  1468. #define ACCESS_CHIP_IOCB_TYPE 0x2B
  1469. struct access_chip_84xx {
  1470. uint8_t entry_type;
  1471. uint8_t entry_count;
  1472. uint8_t sys_defined;
  1473. uint8_t entry_status;
  1474. uint32_t handle;
  1475. __le16 options;
  1476. #define ACO_DUMP_MEMORY 0x0
  1477. #define ACO_LOAD_MEMORY 0x1
  1478. #define ACO_CHANGE_CONFIG_PARAM 0x2
  1479. #define ACO_REQUEST_INFO 0x3
  1480. __le16 reserved1;
  1481. __le16 dseg_count;
  1482. __le16 reserved2[3];
  1483. __le32 parameter1;
  1484. __le32 parameter2;
  1485. __le32 parameter3;
  1486. __le32 reserved3[3];
  1487. __le32 total_byte_cnt;
  1488. __le32 reserved4;
  1489. struct dsd64 dsd;
  1490. };
  1491. struct access_chip_rsp_84xx {
  1492. uint8_t entry_type;
  1493. uint8_t entry_count;
  1494. uint8_t sys_defined;
  1495. uint8_t entry_status;
  1496. uint32_t handle;
  1497. __le16 comp_status;
  1498. __le16 failure_code;
  1499. __le32 residual_count;
  1500. __le32 reserved[12];
  1501. };
  1502. /* 81XX Support **************************************************************/
  1503. #define MBA_DCBX_START 0x8016
  1504. #define MBA_DCBX_COMPLETE 0x8030
  1505. #define MBA_FCF_CONF_ERR 0x8031
  1506. #define MBA_DCBX_PARAM_UPDATE 0x8032
  1507. #define MBA_IDC_COMPLETE 0x8100
  1508. #define MBA_IDC_NOTIFY 0x8101
  1509. #define MBA_IDC_TIME_EXT 0x8102
  1510. #define MBC_IDC_ACK 0x101
  1511. #define MBC_RESTART_MPI_FW 0x3d
  1512. #define MBC_FLASH_ACCESS_CTRL 0x3e /* Control flash access. */
  1513. #define MBC_GET_XGMAC_STATS 0x7a
  1514. #define MBC_GET_DCBX_PARAMS 0x51
  1515. /*
  1516. * ISP83xx mailbox commands
  1517. */
  1518. #define MBC_WRITE_REMOTE_REG 0x0001 /* Write remote register */
  1519. #define MBC_READ_REMOTE_REG 0x0009 /* Read remote register */
  1520. #define MBC_RESTART_NIC_FIRMWARE 0x003d /* Restart NIC firmware */
  1521. #define MBC_SET_ACCESS_CONTROL 0x003e /* Access control command */
  1522. /* Flash access control option field bit definitions */
  1523. #define FAC_OPT_FORCE_SEMAPHORE BIT_15
  1524. #define FAC_OPT_REQUESTOR_ID BIT_14
  1525. #define FAC_OPT_CMD_SUBCODE 0xff
  1526. /* Flash access control command subcodes */
  1527. #define FAC_OPT_CMD_WRITE_PROTECT 0x00
  1528. #define FAC_OPT_CMD_WRITE_ENABLE 0x01
  1529. #define FAC_OPT_CMD_ERASE_SECTOR 0x02
  1530. #define FAC_OPT_CMD_LOCK_SEMAPHORE 0x03
  1531. #define FAC_OPT_CMD_UNLOCK_SEMAPHORE 0x04
  1532. #define FAC_OPT_CMD_GET_SECTOR_SIZE 0x05
  1533. /* enhanced features bit definitions */
  1534. #define NEF_LR_DIST_ENABLE BIT_0
  1535. /* LR Distance bit positions */
  1536. #define LR_DIST_NV_POS 2
  1537. #define LR_DIST_NV_MASK 0xf
  1538. #define LR_DIST_FW_POS 12
  1539. /* FAC semaphore defines */
  1540. #define FAC_SEMAPHORE_UNLOCK 0
  1541. #define FAC_SEMAPHORE_LOCK 1
  1542. struct nvram_81xx {
  1543. /* NVRAM header. */
  1544. uint8_t id[4];
  1545. __le16 nvram_version;
  1546. __le16 reserved_0;
  1547. /* Firmware Initialization Control Block. */
  1548. __le16 version;
  1549. __le16 reserved_1;
  1550. __le16 frame_payload_size;
  1551. __le16 execution_throttle;
  1552. __le16 exchange_count;
  1553. __le16 reserved_2;
  1554. uint8_t port_name[WWN_SIZE];
  1555. uint8_t node_name[WWN_SIZE];
  1556. __le16 login_retry_count;
  1557. __le16 reserved_3;
  1558. __le16 interrupt_delay_timer;
  1559. __le16 login_timeout;
  1560. __le32 firmware_options_1;
  1561. __le32 firmware_options_2;
  1562. __le32 firmware_options_3;
  1563. __le16 reserved_4[4];
  1564. /* Offset 64. */
  1565. uint8_t enode_mac[6];
  1566. __le16 reserved_5[5];
  1567. /* Offset 80. */
  1568. __le16 reserved_6[24];
  1569. /* Offset 128. */
  1570. __le16 ex_version;
  1571. uint8_t prio_fcf_matching_flags;
  1572. uint8_t reserved_6_1[3];
  1573. __le16 pri_fcf_vlan_id;
  1574. uint8_t pri_fcf_fabric_name[8];
  1575. __le16 reserved_6_2[7];
  1576. uint8_t spma_mac_addr[6];
  1577. __le16 reserved_6_3[14];
  1578. /* Offset 192. */
  1579. uint8_t min_supported_speed;
  1580. uint8_t reserved_7_0;
  1581. __le16 reserved_7[31];
  1582. /*
  1583. * BIT 0 = Enable spinup delay
  1584. * BIT 1 = Disable BIOS
  1585. * BIT 2 = Enable Memory Map BIOS
  1586. * BIT 3 = Enable Selectable Boot
  1587. * BIT 4 = Disable RISC code load
  1588. * BIT 5 = Disable Serdes
  1589. * BIT 6 = Opt boot mode
  1590. * BIT 7 = Interrupt enable
  1591. *
  1592. * BIT 8 = EV Control enable
  1593. * BIT 9 = Enable lip reset
  1594. * BIT 10 = Enable lip full login
  1595. * BIT 11 = Enable target reset
  1596. * BIT 12 = Stop firmware
  1597. * BIT 13 = Enable nodename option
  1598. * BIT 14 = Default WWPN valid
  1599. * BIT 15 = Enable alternate WWN
  1600. *
  1601. * BIT 16 = CLP LUN string
  1602. * BIT 17 = CLP Target string
  1603. * BIT 18 = CLP BIOS enable string
  1604. * BIT 19 = CLP Serdes string
  1605. * BIT 20 = CLP WWPN string
  1606. * BIT 21 = CLP WWNN string
  1607. * BIT 22 =
  1608. * BIT 23 =
  1609. * BIT 24 = Keep WWPN
  1610. * BIT 25 = Temp WWPN
  1611. * BIT 26-31 =
  1612. */
  1613. __le32 host_p;
  1614. uint8_t alternate_port_name[WWN_SIZE];
  1615. uint8_t alternate_node_name[WWN_SIZE];
  1616. uint8_t boot_port_name[WWN_SIZE];
  1617. __le16 boot_lun_number;
  1618. __le16 reserved_8;
  1619. uint8_t alt1_boot_port_name[WWN_SIZE];
  1620. __le16 alt1_boot_lun_number;
  1621. __le16 reserved_9;
  1622. uint8_t alt2_boot_port_name[WWN_SIZE];
  1623. __le16 alt2_boot_lun_number;
  1624. __le16 reserved_10;
  1625. uint8_t alt3_boot_port_name[WWN_SIZE];
  1626. __le16 alt3_boot_lun_number;
  1627. __le16 reserved_11;
  1628. /*
  1629. * BIT 0 = Selective Login
  1630. * BIT 1 = Alt-Boot Enable
  1631. * BIT 2 = Reserved
  1632. * BIT 3 = Boot Order List
  1633. * BIT 4 = Reserved
  1634. * BIT 5 = Selective LUN
  1635. * BIT 6 = Reserved
  1636. * BIT 7-31 =
  1637. */
  1638. __le32 efi_parameters;
  1639. uint8_t reset_delay;
  1640. uint8_t reserved_12;
  1641. __le16 reserved_13;
  1642. __le16 boot_id_number;
  1643. __le16 reserved_14;
  1644. __le16 max_luns_per_target;
  1645. __le16 reserved_15;
  1646. __le16 port_down_retry_count;
  1647. __le16 link_down_timeout;
  1648. /* FCode parameters. */
  1649. __le16 fcode_parameter;
  1650. __le16 reserved_16[3];
  1651. /* Offset 352. */
  1652. uint8_t reserved_17[4];
  1653. __le16 reserved_18[5];
  1654. uint8_t reserved_19[2];
  1655. __le16 reserved_20[8];
  1656. /* Offset 384. */
  1657. uint8_t reserved_21[16];
  1658. __le16 reserved_22[3];
  1659. /* Offset 406 (0x196) Enhanced Features
  1660. * BIT 0 = Extended BB credits for LR
  1661. * BIT 1 = Virtual Fabric Enable
  1662. * BIT 2-5 = Distance Support if BIT 0 is on
  1663. * BIT 6 = Prefer FCP
  1664. * BIT 7 = SCM Disabled if BIT is set (1)
  1665. * BIT 8-15 = Unused
  1666. */
  1667. uint16_t enhanced_features;
  1668. uint16_t reserved_24[4];
  1669. /* Offset 416. */
  1670. __le16 reserved_25[32];
  1671. /* Offset 480. */
  1672. uint8_t model_name[16];
  1673. /* Offset 496. */
  1674. __le16 feature_mask_l;
  1675. __le16 feature_mask_h;
  1676. __le16 reserved_26[2];
  1677. __le16 subsystem_vendor_id;
  1678. __le16 subsystem_device_id;
  1679. __le32 checksum;
  1680. };
  1681. /*
  1682. * ISP Initialization Control Block.
  1683. * Little endian except where noted.
  1684. */
  1685. #define ICB_VERSION 1
  1686. struct init_cb_81xx {
  1687. __le16 version;
  1688. __le16 reserved_1;
  1689. __le16 frame_payload_size;
  1690. __le16 execution_throttle;
  1691. __le16 exchange_count;
  1692. __le16 reserved_2;
  1693. uint8_t port_name[WWN_SIZE]; /* Big endian. */
  1694. uint8_t node_name[WWN_SIZE]; /* Big endian. */
  1695. __le16 response_q_inpointer;
  1696. __le16 request_q_outpointer;
  1697. __le16 login_retry_count;
  1698. __le16 prio_request_q_outpointer;
  1699. __le16 response_q_length;
  1700. __le16 request_q_length;
  1701. __le16 reserved_3;
  1702. __le16 prio_request_q_length;
  1703. __le64 request_q_address __packed;
  1704. __le64 response_q_address __packed;
  1705. __le64 prio_request_q_address __packed;
  1706. uint8_t reserved_4[8];
  1707. __le16 atio_q_inpointer;
  1708. __le16 atio_q_length;
  1709. __le64 atio_q_address __packed;
  1710. __le16 interrupt_delay_timer; /* 100us increments. */
  1711. __le16 login_timeout;
  1712. /*
  1713. * BIT 0-3 = Reserved
  1714. * BIT 4 = Enable Target Mode
  1715. * BIT 5 = Disable Initiator Mode
  1716. * BIT 6 = Reserved
  1717. * BIT 7 = Reserved
  1718. *
  1719. * BIT 8-13 = Reserved
  1720. * BIT 14 = Node Name Option
  1721. * BIT 15-31 = Reserved
  1722. */
  1723. __le32 firmware_options_1;
  1724. /*
  1725. * BIT 0 = Operation Mode bit 0
  1726. * BIT 1 = Operation Mode bit 1
  1727. * BIT 2 = Operation Mode bit 2
  1728. * BIT 3 = Operation Mode bit 3
  1729. * BIT 4-7 = Reserved
  1730. *
  1731. * BIT 8 = Enable Class 2
  1732. * BIT 9 = Enable ACK0
  1733. * BIT 10 = Reserved
  1734. * BIT 11 = Enable FC-SP Security
  1735. * BIT 12 = FC Tape Enable
  1736. * BIT 13 = Reserved
  1737. * BIT 14 = Enable Target PRLI Control
  1738. * BIT 15-31 = Reserved
  1739. */
  1740. __le32 firmware_options_2;
  1741. /*
  1742. * BIT 0-3 = Reserved
  1743. * BIT 4 = FCP RSP Payload bit 0
  1744. * BIT 5 = FCP RSP Payload bit 1
  1745. * BIT 6 = Enable Receive Out-of-Order data frame handling
  1746. * BIT 7 = Reserved
  1747. *
  1748. * BIT 8 = Reserved
  1749. * BIT 9 = Enable Out-of-Order FCP_XFER_RDY relative offset handling
  1750. * BIT 10-16 = Reserved
  1751. * BIT 17 = Enable multiple FCFs
  1752. * BIT 18-20 = MAC addressing mode
  1753. * BIT 21-25 = Ethernet data rate
  1754. * BIT 26 = Enable ethernet header rx IOCB for ATIO q
  1755. * BIT 27 = Enable ethernet header rx IOCB for response q
  1756. * BIT 28 = SPMA selection bit 0
  1757. * BIT 28 = SPMA selection bit 1
  1758. * BIT 30-31 = Reserved
  1759. */
  1760. __le32 firmware_options_3;
  1761. uint8_t reserved_5[8];
  1762. uint8_t enode_mac[6];
  1763. uint8_t reserved_6[10];
  1764. };
  1765. struct mid_init_cb_81xx {
  1766. struct init_cb_81xx init_cb;
  1767. uint16_t count;
  1768. uint16_t options;
  1769. struct mid_conf_entry_24xx entries[MAX_MULTI_ID_FABRIC];
  1770. };
  1771. struct ex_init_cb_81xx {
  1772. uint16_t ex_version;
  1773. uint8_t prio_fcf_matching_flags;
  1774. uint8_t reserved_1[3];
  1775. uint16_t pri_fcf_vlan_id;
  1776. uint8_t pri_fcf_fabric_name[8];
  1777. uint16_t reserved_2[7];
  1778. uint8_t spma_mac_addr[6];
  1779. uint16_t reserved_3[14];
  1780. };
  1781. #define FARX_ACCESS_FLASH_CONF_81XX 0x7FFD0000
  1782. #define FARX_ACCESS_FLASH_DATA_81XX 0x7F800000
  1783. #define FARX_ACCESS_FLASH_CONF_28XX 0x7FFD0000
  1784. #define FARX_ACCESS_FLASH_DATA_28XX 0x7F7D0000
  1785. /* FCP priority config defines *************************************/
  1786. /* operations */
  1787. #define QLFC_FCP_PRIO_DISABLE 0x0
  1788. #define QLFC_FCP_PRIO_ENABLE 0x1
  1789. #define QLFC_FCP_PRIO_GET_CONFIG 0x2
  1790. #define QLFC_FCP_PRIO_SET_CONFIG 0x3
  1791. struct qla_fcp_prio_entry {
  1792. uint16_t flags; /* Describes parameter(s) in FCP */
  1793. /* priority entry that are valid */
  1794. #define FCP_PRIO_ENTRY_VALID 0x1
  1795. #define FCP_PRIO_ENTRY_TAG_VALID 0x2
  1796. #define FCP_PRIO_ENTRY_SPID_VALID 0x4
  1797. #define FCP_PRIO_ENTRY_DPID_VALID 0x8
  1798. #define FCP_PRIO_ENTRY_LUNB_VALID 0x10
  1799. #define FCP_PRIO_ENTRY_LUNE_VALID 0x20
  1800. #define FCP_PRIO_ENTRY_SWWN_VALID 0x40
  1801. #define FCP_PRIO_ENTRY_DWWN_VALID 0x80
  1802. uint8_t tag; /* Priority value */
  1803. uint8_t reserved; /* Reserved for future use */
  1804. uint32_t src_pid; /* Src port id. high order byte */
  1805. /* unused; -1 (wild card) */
  1806. uint32_t dst_pid; /* Src port id. high order byte */
  1807. /* unused; -1 (wild card) */
  1808. uint16_t lun_beg; /* 1st lun num of lun range. */
  1809. /* -1 (wild card) */
  1810. uint16_t lun_end; /* 2nd lun num of lun range. */
  1811. /* -1 (wild card) */
  1812. uint8_t src_wwpn[8]; /* Source WWPN: -1 (wild card) */
  1813. uint8_t dst_wwpn[8]; /* Destination WWPN: -1 (wild card) */
  1814. };
  1815. struct qla_fcp_prio_cfg {
  1816. uint8_t signature[4]; /* "HQOS" signature of config data */
  1817. uint16_t version; /* 1: Initial version */
  1818. uint16_t length; /* config data size in num bytes */
  1819. uint16_t checksum; /* config data bytes checksum */
  1820. uint16_t num_entries; /* Number of entries */
  1821. uint16_t size_of_entry; /* Size of each entry in num bytes */
  1822. uint8_t attributes; /* enable/disable, persistence */
  1823. #define FCP_PRIO_ATTR_DISABLE 0x0
  1824. #define FCP_PRIO_ATTR_ENABLE 0x1
  1825. #define FCP_PRIO_ATTR_PERSIST 0x2
  1826. uint8_t reserved; /* Reserved for future use */
  1827. #define FCP_PRIO_CFG_HDR_SIZE offsetof(struct qla_fcp_prio_cfg, entry)
  1828. struct qla_fcp_prio_entry entry[1023]; /* fcp priority entries */
  1829. uint8_t reserved2[16];
  1830. };
  1831. #define FCP_PRIO_CFG_SIZE (32*1024) /* fcp prio data per port*/
  1832. /* 25XX Support ****************************************************/
  1833. #define FA_FCP_PRIO0_ADDR_25 0x3C000
  1834. #define FA_FCP_PRIO1_ADDR_25 0x3E000
  1835. /* 81XX Flash locations -- occupies second 2MB region. */
  1836. #define FA_BOOT_CODE_ADDR_81 0x80000
  1837. #define FA_RISC_CODE_ADDR_81 0xA0000
  1838. #define FA_FW_AREA_ADDR_81 0xC0000
  1839. #define FA_VPD_NVRAM_ADDR_81 0xD0000
  1840. #define FA_VPD0_ADDR_81 0xD0000
  1841. #define FA_VPD1_ADDR_81 0xD0400
  1842. #define FA_NVRAM0_ADDR_81 0xD0080
  1843. #define FA_NVRAM1_ADDR_81 0xD0180
  1844. #define FA_FEATURE_ADDR_81 0xD4000
  1845. #define FA_FLASH_DESCR_ADDR_81 0xD8000
  1846. #define FA_FLASH_LAYOUT_ADDR_81 0xD8400
  1847. #define FA_HW_EVENT0_ADDR_81 0xDC000
  1848. #define FA_HW_EVENT1_ADDR_81 0xDC400
  1849. #define FA_NPIV_CONF0_ADDR_81 0xD1000
  1850. #define FA_NPIV_CONF1_ADDR_81 0xD2000
  1851. /* 83XX Flash locations -- occupies second 8MB region. */
  1852. #define FA_FLASH_LAYOUT_ADDR_83 (0x3F1000/4)
  1853. #define FA_FLASH_LAYOUT_ADDR_28 (0x11000/4)
  1854. #define NVRAM_DUAL_FCP_NVME_FLAG_OFFSET 0x196
  1855. #endif