mvumi.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Marvell UMI head file
  4. *
  5. * Copyright 2011 Marvell. <[email protected]>
  6. */
  7. #ifndef MVUMI_H
  8. #define MVUMI_H
  9. #define MAX_BASE_ADDRESS 6
  10. #define VER_MAJOR 1
  11. #define VER_MINOR 1
  12. #define VER_OEM 0
  13. #define VER_BUILD 1500
  14. #define MV_DRIVER_NAME "mvumi"
  15. #define PCI_DEVICE_ID_MARVELL_MV9143 0x9143
  16. #define PCI_DEVICE_ID_MARVELL_MV9580 0x9580
  17. #define MVUMI_INTERNAL_CMD_WAIT_TIME 45
  18. #define MVUMI_INQUIRY_LENGTH 44
  19. #define MVUMI_INQUIRY_UUID_OFF 36
  20. #define MVUMI_INQUIRY_UUID_LEN 8
  21. #define IS_DMA64 (sizeof(dma_addr_t) == 8)
  22. enum mvumi_qc_result {
  23. MV_QUEUE_COMMAND_RESULT_SENT = 0,
  24. MV_QUEUE_COMMAND_RESULT_NO_RESOURCE,
  25. };
  26. struct mvumi_hw_regs {
  27. /* For CPU */
  28. void *main_int_cause_reg;
  29. void *enpointa_mask_reg;
  30. void *enpointb_mask_reg;
  31. void *rstoutn_en_reg;
  32. void *ctrl_sts_reg;
  33. void *rstoutn_mask_reg;
  34. void *sys_soft_rst_reg;
  35. /* For Doorbell */
  36. void *pciea_to_arm_drbl_reg;
  37. void *arm_to_pciea_drbl_reg;
  38. void *arm_to_pciea_mask_reg;
  39. void *pciea_to_arm_msg0;
  40. void *pciea_to_arm_msg1;
  41. void *arm_to_pciea_msg0;
  42. void *arm_to_pciea_msg1;
  43. /* reset register */
  44. void *reset_request;
  45. void *reset_enable;
  46. /* For Message Unit */
  47. void *inb_list_basel;
  48. void *inb_list_baseh;
  49. void *inb_aval_count_basel;
  50. void *inb_aval_count_baseh;
  51. void *inb_write_pointer;
  52. void *inb_read_pointer;
  53. void *outb_list_basel;
  54. void *outb_list_baseh;
  55. void *outb_copy_basel;
  56. void *outb_copy_baseh;
  57. void *outb_copy_pointer;
  58. void *outb_read_pointer;
  59. void *inb_isr_cause;
  60. void *outb_isr_cause;
  61. void *outb_coal_cfg;
  62. void *outb_coal_timeout;
  63. /* Bit setting for HW */
  64. u32 int_comaout;
  65. u32 int_comaerr;
  66. u32 int_dl_cpu2pciea;
  67. u32 int_mu;
  68. u32 int_drbl_int_mask;
  69. u32 int_main_int_mask;
  70. u32 cl_pointer_toggle;
  71. u32 cl_slot_num_mask;
  72. u32 clic_irq;
  73. u32 clic_in_err;
  74. u32 clic_out_err;
  75. };
  76. struct mvumi_dyn_list_entry {
  77. u32 src_low_addr;
  78. u32 src_high_addr;
  79. u32 if_length;
  80. u32 reserve;
  81. };
  82. #define SCSI_CMD_MARVELL_SPECIFIC 0xE1
  83. #define CDB_CORE_MODULE 0x1
  84. #define CDB_CORE_SHUTDOWN 0xB
  85. enum {
  86. DRBL_HANDSHAKE = 1 << 0,
  87. DRBL_SOFT_RESET = 1 << 1,
  88. DRBL_BUS_CHANGE = 1 << 2,
  89. DRBL_EVENT_NOTIFY = 1 << 3,
  90. DRBL_MU_RESET = 1 << 4,
  91. DRBL_HANDSHAKE_ISR = DRBL_HANDSHAKE,
  92. /*
  93. * Command flag is the flag for the CDB command itself
  94. */
  95. /* 1-non data; 0-data command */
  96. CMD_FLAG_NON_DATA = 1 << 0,
  97. CMD_FLAG_DMA = 1 << 1,
  98. CMD_FLAG_PIO = 1 << 2,
  99. /* 1-host read data */
  100. CMD_FLAG_DATA_IN = 1 << 3,
  101. /* 1-host write data */
  102. CMD_FLAG_DATA_OUT = 1 << 4,
  103. CMD_FLAG_PRDT_IN_HOST = 1 << 5,
  104. };
  105. #define APICDB0_EVENT 0xF4
  106. #define APICDB1_EVENT_GETEVENT 0
  107. #define APICDB1_HOST_GETEVENT 1
  108. #define MAX_EVENTS_RETURNED 6
  109. #define DEVICE_OFFLINE 0
  110. #define DEVICE_ONLINE 1
  111. struct mvumi_hotplug_event {
  112. u16 size;
  113. u8 dummy[2];
  114. u8 bitmap[];
  115. };
  116. struct mvumi_driver_event {
  117. u32 time_stamp;
  118. u32 sequence_no;
  119. u32 event_id;
  120. u8 severity;
  121. u8 param_count;
  122. u16 device_id;
  123. u32 params[4];
  124. u8 sense_data_length;
  125. u8 Reserved1;
  126. u8 sense_data[30];
  127. };
  128. struct mvumi_event_req {
  129. unsigned char count;
  130. unsigned char reserved[3];
  131. struct mvumi_driver_event events[MAX_EVENTS_RETURNED];
  132. };
  133. struct mvumi_events_wq {
  134. struct work_struct work_q;
  135. struct mvumi_hba *mhba;
  136. unsigned int event;
  137. void *param;
  138. };
  139. #define HS_CAPABILITY_SUPPORT_COMPACT_SG (1U << 4)
  140. #define HS_CAPABILITY_SUPPORT_PRD_HOST (1U << 5)
  141. #define HS_CAPABILITY_SUPPORT_DYN_SRC (1U << 6)
  142. #define HS_CAPABILITY_NEW_PAGE_IO_DEPTH_DEF (1U << 14)
  143. #define MVUMI_MAX_SG_ENTRY 32
  144. #define SGD_EOT (1L << 27)
  145. #define SGD_EOT_CP (1L << 22)
  146. struct mvumi_sgl {
  147. u32 baseaddr_l;
  148. u32 baseaddr_h;
  149. u32 flags;
  150. u32 size;
  151. };
  152. struct mvumi_compact_sgl {
  153. u32 baseaddr_l;
  154. u32 baseaddr_h;
  155. u32 flags;
  156. };
  157. #define GET_COMPACT_SGD_SIZE(sgd) \
  158. ((((struct mvumi_compact_sgl *)(sgd))->flags) & 0x3FFFFFL)
  159. #define SET_COMPACT_SGD_SIZE(sgd, sz) do { \
  160. (((struct mvumi_compact_sgl *)(sgd))->flags) &= ~0x3FFFFFL; \
  161. (((struct mvumi_compact_sgl *)(sgd))->flags) |= (sz); \
  162. } while (0)
  163. #define sgd_getsz(_mhba, sgd, sz) do { \
  164. if (_mhba->hba_capability & HS_CAPABILITY_SUPPORT_COMPACT_SG) \
  165. (sz) = GET_COMPACT_SGD_SIZE(sgd); \
  166. else \
  167. (sz) = (sgd)->size; \
  168. } while (0)
  169. #define sgd_setsz(_mhba, sgd, sz) do { \
  170. if (_mhba->hba_capability & HS_CAPABILITY_SUPPORT_COMPACT_SG) \
  171. SET_COMPACT_SGD_SIZE(sgd, sz); \
  172. else \
  173. (sgd)->size = (sz); \
  174. } while (0)
  175. #define sgd_inc(_mhba, sgd) do { \
  176. if (_mhba->hba_capability & HS_CAPABILITY_SUPPORT_COMPACT_SG) \
  177. sgd = (struct mvumi_sgl *)(((unsigned char *) (sgd)) + 12); \
  178. else \
  179. sgd = (struct mvumi_sgl *)(((unsigned char *) (sgd)) + 16); \
  180. } while (0)
  181. struct mvumi_res {
  182. struct list_head entry;
  183. dma_addr_t bus_addr;
  184. void *virt_addr;
  185. unsigned int size;
  186. unsigned short type; /* enum Resource_Type */
  187. };
  188. /* Resource type */
  189. enum resource_type {
  190. RESOURCE_CACHED_MEMORY = 0,
  191. RESOURCE_UNCACHED_MEMORY
  192. };
  193. struct mvumi_sense_data {
  194. u8 error_code:7;
  195. u8 valid:1;
  196. u8 segment_number;
  197. u8 sense_key:4;
  198. u8 reserved:1;
  199. u8 incorrect_length:1;
  200. u8 end_of_media:1;
  201. u8 file_mark:1;
  202. u8 information[4];
  203. u8 additional_sense_length;
  204. u8 command_specific_information[4];
  205. u8 additional_sense_code;
  206. u8 additional_sense_code_qualifier;
  207. u8 field_replaceable_unit_code;
  208. u8 sense_key_specific[3];
  209. };
  210. /* Request initiator must set the status to REQ_STATUS_PENDING. */
  211. #define REQ_STATUS_PENDING 0x80
  212. struct mvumi_cmd {
  213. struct list_head queue_pointer;
  214. struct mvumi_msg_frame *frame;
  215. dma_addr_t frame_phys;
  216. struct scsi_cmnd *scmd;
  217. atomic_t sync_cmd;
  218. void *data_buf;
  219. unsigned short request_id;
  220. unsigned char cmd_status;
  221. };
  222. struct mvumi_cmd_priv {
  223. struct mvumi_cmd *cmd_priv;
  224. };
  225. static inline struct mvumi_cmd_priv *mvumi_priv(struct scsi_cmnd *cmd)
  226. {
  227. return scsi_cmd_priv(cmd);
  228. }
  229. /*
  230. * the function type of the in bound frame
  231. */
  232. #define CL_FUN_SCSI_CMD 0x1
  233. struct mvumi_msg_frame {
  234. u16 device_id;
  235. u16 tag;
  236. u8 cmd_flag;
  237. u8 req_function;
  238. u8 cdb_length;
  239. u8 sg_counts;
  240. u32 data_transfer_length;
  241. u16 request_id;
  242. u16 reserved1;
  243. u8 cdb[MAX_COMMAND_SIZE];
  244. u32 payload[1];
  245. };
  246. /*
  247. * the respond flag for data_payload of the out bound frame
  248. */
  249. #define CL_RSP_FLAG_NODATA 0x0
  250. #define CL_RSP_FLAG_SENSEDATA 0x1
  251. struct mvumi_rsp_frame {
  252. u16 device_id;
  253. u16 tag;
  254. u8 req_status;
  255. u8 rsp_flag; /* Indicates the type of Data_Payload.*/
  256. u16 request_id;
  257. u32 payload[1];
  258. };
  259. struct mvumi_ob_data {
  260. struct list_head list;
  261. unsigned char data[];
  262. };
  263. struct version_info {
  264. u32 ver_major;
  265. u32 ver_minor;
  266. u32 ver_oem;
  267. u32 ver_build;
  268. };
  269. #define FW_MAX_DELAY 30
  270. #define MVUMI_FW_BUSY (1U << 0)
  271. #define MVUMI_FW_ATTACH (1U << 1)
  272. #define MVUMI_FW_ALLOC (1U << 2)
  273. /*
  274. * State is the state of the MU
  275. */
  276. #define FW_STATE_IDLE 0
  277. #define FW_STATE_STARTING 1
  278. #define FW_STATE_HANDSHAKING 2
  279. #define FW_STATE_STARTED 3
  280. #define FW_STATE_ABORT 4
  281. #define HANDSHAKE_SIGNATURE 0x5A5A5A5AL
  282. #define HANDSHAKE_READYSTATE 0x55AA5AA5L
  283. #define HANDSHAKE_DONESTATE 0x55AAA55AL
  284. /* HandShake Status definition */
  285. #define HS_STATUS_OK 1
  286. #define HS_STATUS_ERR 2
  287. #define HS_STATUS_INVALID 3
  288. /* HandShake State/Cmd definition */
  289. #define HS_S_START 1
  290. #define HS_S_RESET 2
  291. #define HS_S_PAGE_ADDR 3
  292. #define HS_S_QUERY_PAGE 4
  293. #define HS_S_SEND_PAGE 5
  294. #define HS_S_END 6
  295. #define HS_S_ABORT 7
  296. #define HS_PAGE_VERIFY_SIZE 128
  297. #define HS_GET_STATE(a) (a & 0xFFFF)
  298. #define HS_GET_STATUS(a) ((a & 0xFFFF0000) >> 16)
  299. #define HS_SET_STATE(a, b) (a |= (b & 0xFFFF))
  300. #define HS_SET_STATUS(a, b) (a |= ((b & 0xFFFF) << 16))
  301. /* handshake frame */
  302. struct mvumi_hs_frame {
  303. u16 size;
  304. /* host information */
  305. u8 host_type;
  306. u8 reserved_1[1];
  307. struct version_info host_ver; /* bios or driver version */
  308. /* controller information */
  309. u32 system_io_bus;
  310. u32 slot_number;
  311. u32 intr_level;
  312. u32 intr_vector;
  313. /* communication list configuration */
  314. u32 ib_baseaddr_l;
  315. u32 ib_baseaddr_h;
  316. u32 ob_baseaddr_l;
  317. u32 ob_baseaddr_h;
  318. u8 ib_entry_size;
  319. u8 ob_entry_size;
  320. u8 ob_depth;
  321. u8 ib_depth;
  322. /* system time */
  323. u64 seconds_since1970;
  324. };
  325. struct mvumi_hs_header {
  326. u8 page_code;
  327. u8 checksum;
  328. u16 frame_length;
  329. u32 frame_content[1];
  330. };
  331. /*
  332. * the page code type of the handshake header
  333. */
  334. #define HS_PAGE_FIRM_CAP 0x1
  335. #define HS_PAGE_HOST_INFO 0x2
  336. #define HS_PAGE_FIRM_CTL 0x3
  337. #define HS_PAGE_CL_INFO 0x4
  338. #define HS_PAGE_TOTAL 0x5
  339. #define HSP_SIZE(i) sizeof(struct mvumi_hs_page##i)
  340. #define HSP_MAX_SIZE ({ \
  341. int size, m1, m2; \
  342. m1 = max(HSP_SIZE(1), HSP_SIZE(3)); \
  343. m2 = max(HSP_SIZE(2), HSP_SIZE(4)); \
  344. size = max(m1, m2); \
  345. size; \
  346. })
  347. /* The format of the page code for Firmware capability */
  348. struct mvumi_hs_page1 {
  349. u8 pagecode;
  350. u8 checksum;
  351. u16 frame_length;
  352. u16 number_of_ports;
  353. u16 max_devices_support;
  354. u16 max_io_support;
  355. u16 umi_ver;
  356. u32 max_transfer_size;
  357. struct version_info fw_ver;
  358. u8 cl_in_max_entry_size;
  359. u8 cl_out_max_entry_size;
  360. u8 cl_inout_list_depth;
  361. u8 total_pages;
  362. u16 capability;
  363. u16 reserved1;
  364. };
  365. /* The format of the page code for Host information */
  366. struct mvumi_hs_page2 {
  367. u8 pagecode;
  368. u8 checksum;
  369. u16 frame_length;
  370. u8 host_type;
  371. u8 host_cap;
  372. u8 reserved[2];
  373. struct version_info host_ver;
  374. u32 system_io_bus;
  375. u32 slot_number;
  376. u32 intr_level;
  377. u32 intr_vector;
  378. u64 seconds_since1970;
  379. };
  380. /* The format of the page code for firmware control */
  381. struct mvumi_hs_page3 {
  382. u8 pagecode;
  383. u8 checksum;
  384. u16 frame_length;
  385. u16 control;
  386. u8 reserved[2];
  387. u32 host_bufferaddr_l;
  388. u32 host_bufferaddr_h;
  389. u32 host_eventaddr_l;
  390. u32 host_eventaddr_h;
  391. };
  392. struct mvumi_hs_page4 {
  393. u8 pagecode;
  394. u8 checksum;
  395. u16 frame_length;
  396. u32 ib_baseaddr_l;
  397. u32 ib_baseaddr_h;
  398. u32 ob_baseaddr_l;
  399. u32 ob_baseaddr_h;
  400. u8 ib_entry_size;
  401. u8 ob_entry_size;
  402. u8 ob_depth;
  403. u8 ib_depth;
  404. };
  405. struct mvumi_tag {
  406. unsigned short *stack;
  407. unsigned short top;
  408. unsigned short size;
  409. };
  410. struct mvumi_device {
  411. struct list_head list;
  412. struct scsi_device *sdev;
  413. u64 wwid;
  414. u8 dev_type;
  415. int id;
  416. };
  417. struct mvumi_hba {
  418. void *base_addr[MAX_BASE_ADDRESS];
  419. u32 pci_base[MAX_BASE_ADDRESS];
  420. void *mmio;
  421. struct list_head cmd_pool;
  422. struct Scsi_Host *shost;
  423. wait_queue_head_t int_cmd_wait_q;
  424. struct pci_dev *pdev;
  425. unsigned int unique_id;
  426. atomic_t fw_outstanding;
  427. struct mvumi_instance_template *instancet;
  428. void *ib_list;
  429. dma_addr_t ib_list_phys;
  430. void *ib_frame;
  431. dma_addr_t ib_frame_phys;
  432. void *ob_list;
  433. dma_addr_t ob_list_phys;
  434. void *ib_shadow;
  435. dma_addr_t ib_shadow_phys;
  436. void *ob_shadow;
  437. dma_addr_t ob_shadow_phys;
  438. void *handshake_page;
  439. dma_addr_t handshake_page_phys;
  440. unsigned int global_isr;
  441. unsigned int isr_status;
  442. unsigned short max_sge;
  443. unsigned short max_target_id;
  444. unsigned char *target_map;
  445. unsigned int max_io;
  446. unsigned int list_num_io;
  447. unsigned int ib_max_size;
  448. unsigned int ob_max_size;
  449. unsigned int ib_max_size_setting;
  450. unsigned int ob_max_size_setting;
  451. unsigned int max_transfer_size;
  452. unsigned char hba_total_pages;
  453. unsigned char fw_flag;
  454. unsigned char request_id_enabled;
  455. unsigned char eot_flag;
  456. unsigned short hba_capability;
  457. unsigned short io_seq;
  458. unsigned int ib_cur_slot;
  459. unsigned int ob_cur_slot;
  460. unsigned int fw_state;
  461. struct mutex sas_discovery_mutex;
  462. struct list_head ob_data_list;
  463. struct list_head free_ob_list;
  464. struct list_head res_list;
  465. struct list_head waiting_req_list;
  466. struct mvumi_tag tag_pool;
  467. struct mvumi_cmd **tag_cmd;
  468. struct mvumi_hw_regs *regs;
  469. struct mutex device_lock;
  470. struct list_head mhba_dev_list;
  471. struct list_head shost_dev_list;
  472. struct task_struct *dm_thread;
  473. atomic_t pnp_count;
  474. };
  475. struct mvumi_instance_template {
  476. void (*fire_cmd) (struct mvumi_hba *, struct mvumi_cmd *);
  477. void (*enable_intr) (struct mvumi_hba *);
  478. void (*disable_intr) (struct mvumi_hba *);
  479. int (*clear_intr) (void *);
  480. unsigned int (*read_fw_status_reg) (struct mvumi_hba *);
  481. unsigned int (*check_ib_list) (struct mvumi_hba *);
  482. int (*check_ob_list) (struct mvumi_hba *, unsigned int *,
  483. unsigned int *);
  484. int (*reset_host) (struct mvumi_hba *);
  485. };
  486. extern struct timezone sys_tz;
  487. #endif