mvumi.c 68 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Marvell UMI driver
  4. *
  5. * Copyright 2011 Marvell. <[email protected]>
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/moduleparam.h>
  10. #include <linux/init.h>
  11. #include <linux/device.h>
  12. #include <linux/pci.h>
  13. #include <linux/list.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/delay.h>
  17. #include <linux/ktime.h>
  18. #include <linux/blkdev.h>
  19. #include <linux/io.h>
  20. #include <scsi/scsi.h>
  21. #include <scsi/scsi_cmnd.h>
  22. #include <scsi/scsi_device.h>
  23. #include <scsi/scsi_host.h>
  24. #include <scsi/scsi_transport.h>
  25. #include <scsi/scsi_eh.h>
  26. #include <linux/uaccess.h>
  27. #include <linux/kthread.h>
  28. #include "mvumi.h"
  29. MODULE_LICENSE("GPL");
  30. MODULE_AUTHOR("[email protected]");
  31. MODULE_DESCRIPTION("Marvell UMI Driver");
  32. static const struct pci_device_id mvumi_pci_table[] = {
  33. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, PCI_DEVICE_ID_MARVELL_MV9143) },
  34. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL_EXT, PCI_DEVICE_ID_MARVELL_MV9580) },
  35. { 0 }
  36. };
  37. MODULE_DEVICE_TABLE(pci, mvumi_pci_table);
  38. static void tag_init(struct mvumi_tag *st, unsigned short size)
  39. {
  40. unsigned short i;
  41. BUG_ON(size != st->size);
  42. st->top = size;
  43. for (i = 0; i < size; i++)
  44. st->stack[i] = size - 1 - i;
  45. }
  46. static unsigned short tag_get_one(struct mvumi_hba *mhba, struct mvumi_tag *st)
  47. {
  48. BUG_ON(st->top <= 0);
  49. return st->stack[--st->top];
  50. }
  51. static void tag_release_one(struct mvumi_hba *mhba, struct mvumi_tag *st,
  52. unsigned short tag)
  53. {
  54. BUG_ON(st->top >= st->size);
  55. st->stack[st->top++] = tag;
  56. }
  57. static bool tag_is_empty(struct mvumi_tag *st)
  58. {
  59. if (st->top == 0)
  60. return true;
  61. else
  62. return false;
  63. }
  64. static void mvumi_unmap_pci_addr(struct pci_dev *dev, void **addr_array)
  65. {
  66. int i;
  67. for (i = 0; i < MAX_BASE_ADDRESS; i++)
  68. if ((pci_resource_flags(dev, i) & IORESOURCE_MEM) &&
  69. addr_array[i])
  70. pci_iounmap(dev, addr_array[i]);
  71. }
  72. static int mvumi_map_pci_addr(struct pci_dev *dev, void **addr_array)
  73. {
  74. int i;
  75. for (i = 0; i < MAX_BASE_ADDRESS; i++) {
  76. if (pci_resource_flags(dev, i) & IORESOURCE_MEM) {
  77. addr_array[i] = pci_iomap(dev, i, 0);
  78. if (!addr_array[i]) {
  79. dev_err(&dev->dev, "failed to map Bar[%d]\n",
  80. i);
  81. mvumi_unmap_pci_addr(dev, addr_array);
  82. return -ENOMEM;
  83. }
  84. } else
  85. addr_array[i] = NULL;
  86. dev_dbg(&dev->dev, "Bar %d : %p.\n", i, addr_array[i]);
  87. }
  88. return 0;
  89. }
  90. static struct mvumi_res *mvumi_alloc_mem_resource(struct mvumi_hba *mhba,
  91. enum resource_type type, unsigned int size)
  92. {
  93. struct mvumi_res *res = kzalloc(sizeof(*res), GFP_ATOMIC);
  94. if (!res) {
  95. dev_err(&mhba->pdev->dev,
  96. "Failed to allocate memory for resource manager.\n");
  97. return NULL;
  98. }
  99. switch (type) {
  100. case RESOURCE_CACHED_MEMORY:
  101. res->virt_addr = kzalloc(size, GFP_ATOMIC);
  102. if (!res->virt_addr) {
  103. dev_err(&mhba->pdev->dev,
  104. "unable to allocate memory,size = %d.\n", size);
  105. kfree(res);
  106. return NULL;
  107. }
  108. break;
  109. case RESOURCE_UNCACHED_MEMORY:
  110. size = round_up(size, 8);
  111. res->virt_addr = dma_alloc_coherent(&mhba->pdev->dev, size,
  112. &res->bus_addr,
  113. GFP_KERNEL);
  114. if (!res->virt_addr) {
  115. dev_err(&mhba->pdev->dev,
  116. "unable to allocate consistent mem,"
  117. "size = %d.\n", size);
  118. kfree(res);
  119. return NULL;
  120. }
  121. break;
  122. default:
  123. dev_err(&mhba->pdev->dev, "unknown resource type %d.\n", type);
  124. kfree(res);
  125. return NULL;
  126. }
  127. res->type = type;
  128. res->size = size;
  129. INIT_LIST_HEAD(&res->entry);
  130. list_add_tail(&res->entry, &mhba->res_list);
  131. return res;
  132. }
  133. static void mvumi_release_mem_resource(struct mvumi_hba *mhba)
  134. {
  135. struct mvumi_res *res, *tmp;
  136. list_for_each_entry_safe(res, tmp, &mhba->res_list, entry) {
  137. switch (res->type) {
  138. case RESOURCE_UNCACHED_MEMORY:
  139. dma_free_coherent(&mhba->pdev->dev, res->size,
  140. res->virt_addr, res->bus_addr);
  141. break;
  142. case RESOURCE_CACHED_MEMORY:
  143. kfree(res->virt_addr);
  144. break;
  145. default:
  146. dev_err(&mhba->pdev->dev,
  147. "unknown resource type %d\n", res->type);
  148. break;
  149. }
  150. list_del(&res->entry);
  151. kfree(res);
  152. }
  153. mhba->fw_flag &= ~MVUMI_FW_ALLOC;
  154. }
  155. /**
  156. * mvumi_make_sgl - Prepares SGL
  157. * @mhba: Adapter soft state
  158. * @scmd: SCSI command from the mid-layer
  159. * @sgl_p: SGL to be filled in
  160. * @sg_count: return the number of SG elements
  161. *
  162. * If successful, this function returns 0. otherwise, it returns -1.
  163. */
  164. static int mvumi_make_sgl(struct mvumi_hba *mhba, struct scsi_cmnd *scmd,
  165. void *sgl_p, unsigned char *sg_count)
  166. {
  167. struct scatterlist *sg;
  168. struct mvumi_sgl *m_sg = (struct mvumi_sgl *) sgl_p;
  169. unsigned int i;
  170. unsigned int sgnum = scsi_sg_count(scmd);
  171. dma_addr_t busaddr;
  172. *sg_count = dma_map_sg(&mhba->pdev->dev, scsi_sglist(scmd), sgnum,
  173. scmd->sc_data_direction);
  174. if (*sg_count > mhba->max_sge) {
  175. dev_err(&mhba->pdev->dev,
  176. "sg count[0x%x] is bigger than max sg[0x%x].\n",
  177. *sg_count, mhba->max_sge);
  178. dma_unmap_sg(&mhba->pdev->dev, scsi_sglist(scmd), sgnum,
  179. scmd->sc_data_direction);
  180. return -1;
  181. }
  182. scsi_for_each_sg(scmd, sg, *sg_count, i) {
  183. busaddr = sg_dma_address(sg);
  184. m_sg->baseaddr_l = cpu_to_le32(lower_32_bits(busaddr));
  185. m_sg->baseaddr_h = cpu_to_le32(upper_32_bits(busaddr));
  186. m_sg->flags = 0;
  187. sgd_setsz(mhba, m_sg, cpu_to_le32(sg_dma_len(sg)));
  188. if ((i + 1) == *sg_count)
  189. m_sg->flags |= 1U << mhba->eot_flag;
  190. sgd_inc(mhba, m_sg);
  191. }
  192. return 0;
  193. }
  194. static int mvumi_internal_cmd_sgl(struct mvumi_hba *mhba, struct mvumi_cmd *cmd,
  195. unsigned int size)
  196. {
  197. struct mvumi_sgl *m_sg;
  198. void *virt_addr;
  199. dma_addr_t phy_addr;
  200. if (size == 0)
  201. return 0;
  202. virt_addr = dma_alloc_coherent(&mhba->pdev->dev, size, &phy_addr,
  203. GFP_KERNEL);
  204. if (!virt_addr)
  205. return -1;
  206. m_sg = (struct mvumi_sgl *) &cmd->frame->payload[0];
  207. cmd->frame->sg_counts = 1;
  208. cmd->data_buf = virt_addr;
  209. m_sg->baseaddr_l = cpu_to_le32(lower_32_bits(phy_addr));
  210. m_sg->baseaddr_h = cpu_to_le32(upper_32_bits(phy_addr));
  211. m_sg->flags = 1U << mhba->eot_flag;
  212. sgd_setsz(mhba, m_sg, cpu_to_le32(size));
  213. return 0;
  214. }
  215. static struct mvumi_cmd *mvumi_create_internal_cmd(struct mvumi_hba *mhba,
  216. unsigned int buf_size)
  217. {
  218. struct mvumi_cmd *cmd;
  219. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  220. if (!cmd) {
  221. dev_err(&mhba->pdev->dev, "failed to create a internal cmd\n");
  222. return NULL;
  223. }
  224. INIT_LIST_HEAD(&cmd->queue_pointer);
  225. cmd->frame = dma_alloc_coherent(&mhba->pdev->dev, mhba->ib_max_size,
  226. &cmd->frame_phys, GFP_KERNEL);
  227. if (!cmd->frame) {
  228. dev_err(&mhba->pdev->dev, "failed to allocate memory for FW"
  229. " frame,size = %d.\n", mhba->ib_max_size);
  230. kfree(cmd);
  231. return NULL;
  232. }
  233. if (buf_size) {
  234. if (mvumi_internal_cmd_sgl(mhba, cmd, buf_size)) {
  235. dev_err(&mhba->pdev->dev, "failed to allocate memory"
  236. " for internal frame\n");
  237. dma_free_coherent(&mhba->pdev->dev, mhba->ib_max_size,
  238. cmd->frame, cmd->frame_phys);
  239. kfree(cmd);
  240. return NULL;
  241. }
  242. } else
  243. cmd->frame->sg_counts = 0;
  244. return cmd;
  245. }
  246. static void mvumi_delete_internal_cmd(struct mvumi_hba *mhba,
  247. struct mvumi_cmd *cmd)
  248. {
  249. struct mvumi_sgl *m_sg;
  250. unsigned int size;
  251. dma_addr_t phy_addr;
  252. if (cmd && cmd->frame) {
  253. if (cmd->frame->sg_counts) {
  254. m_sg = (struct mvumi_sgl *) &cmd->frame->payload[0];
  255. sgd_getsz(mhba, m_sg, size);
  256. phy_addr = (dma_addr_t) m_sg->baseaddr_l |
  257. (dma_addr_t) ((m_sg->baseaddr_h << 16) << 16);
  258. dma_free_coherent(&mhba->pdev->dev, size, cmd->data_buf,
  259. phy_addr);
  260. }
  261. dma_free_coherent(&mhba->pdev->dev, mhba->ib_max_size,
  262. cmd->frame, cmd->frame_phys);
  263. kfree(cmd);
  264. }
  265. }
  266. /**
  267. * mvumi_get_cmd - Get a command from the free pool
  268. * @mhba: Adapter soft state
  269. *
  270. * Returns a free command from the pool
  271. */
  272. static struct mvumi_cmd *mvumi_get_cmd(struct mvumi_hba *mhba)
  273. {
  274. struct mvumi_cmd *cmd = NULL;
  275. if (likely(!list_empty(&mhba->cmd_pool))) {
  276. cmd = list_entry((&mhba->cmd_pool)->next,
  277. struct mvumi_cmd, queue_pointer);
  278. list_del_init(&cmd->queue_pointer);
  279. } else
  280. dev_warn(&mhba->pdev->dev, "command pool is empty!\n");
  281. return cmd;
  282. }
  283. /**
  284. * mvumi_return_cmd - Return a cmd to free command pool
  285. * @mhba: Adapter soft state
  286. * @cmd: Command packet to be returned to free command pool
  287. */
  288. static inline void mvumi_return_cmd(struct mvumi_hba *mhba,
  289. struct mvumi_cmd *cmd)
  290. {
  291. cmd->scmd = NULL;
  292. list_add_tail(&cmd->queue_pointer, &mhba->cmd_pool);
  293. }
  294. /**
  295. * mvumi_free_cmds - Free all the cmds in the free cmd pool
  296. * @mhba: Adapter soft state
  297. */
  298. static void mvumi_free_cmds(struct mvumi_hba *mhba)
  299. {
  300. struct mvumi_cmd *cmd;
  301. while (!list_empty(&mhba->cmd_pool)) {
  302. cmd = list_first_entry(&mhba->cmd_pool, struct mvumi_cmd,
  303. queue_pointer);
  304. list_del(&cmd->queue_pointer);
  305. if (!(mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC))
  306. kfree(cmd->frame);
  307. kfree(cmd);
  308. }
  309. }
  310. /**
  311. * mvumi_alloc_cmds - Allocates the command packets
  312. * @mhba: Adapter soft state
  313. *
  314. */
  315. static int mvumi_alloc_cmds(struct mvumi_hba *mhba)
  316. {
  317. int i;
  318. struct mvumi_cmd *cmd;
  319. for (i = 0; i < mhba->max_io; i++) {
  320. cmd = kzalloc(sizeof(*cmd), GFP_KERNEL);
  321. if (!cmd)
  322. goto err_exit;
  323. INIT_LIST_HEAD(&cmd->queue_pointer);
  324. list_add_tail(&cmd->queue_pointer, &mhba->cmd_pool);
  325. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  326. cmd->frame = mhba->ib_frame + i * mhba->ib_max_size;
  327. cmd->frame_phys = mhba->ib_frame_phys
  328. + i * mhba->ib_max_size;
  329. } else
  330. cmd->frame = kzalloc(mhba->ib_max_size, GFP_KERNEL);
  331. if (!cmd->frame)
  332. goto err_exit;
  333. }
  334. return 0;
  335. err_exit:
  336. dev_err(&mhba->pdev->dev,
  337. "failed to allocate memory for cmd[0x%x].\n", i);
  338. while (!list_empty(&mhba->cmd_pool)) {
  339. cmd = list_first_entry(&mhba->cmd_pool, struct mvumi_cmd,
  340. queue_pointer);
  341. list_del(&cmd->queue_pointer);
  342. if (!(mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC))
  343. kfree(cmd->frame);
  344. kfree(cmd);
  345. }
  346. return -ENOMEM;
  347. }
  348. static unsigned int mvumi_check_ib_list_9143(struct mvumi_hba *mhba)
  349. {
  350. unsigned int ib_rp_reg;
  351. struct mvumi_hw_regs *regs = mhba->regs;
  352. ib_rp_reg = ioread32(mhba->regs->inb_read_pointer);
  353. if (unlikely(((ib_rp_reg & regs->cl_slot_num_mask) ==
  354. (mhba->ib_cur_slot & regs->cl_slot_num_mask)) &&
  355. ((ib_rp_reg & regs->cl_pointer_toggle)
  356. != (mhba->ib_cur_slot & regs->cl_pointer_toggle)))) {
  357. dev_warn(&mhba->pdev->dev, "no free slot to use.\n");
  358. return 0;
  359. }
  360. if (atomic_read(&mhba->fw_outstanding) >= mhba->max_io) {
  361. dev_warn(&mhba->pdev->dev, "firmware io overflow.\n");
  362. return 0;
  363. } else {
  364. return mhba->max_io - atomic_read(&mhba->fw_outstanding);
  365. }
  366. }
  367. static unsigned int mvumi_check_ib_list_9580(struct mvumi_hba *mhba)
  368. {
  369. unsigned int count;
  370. if (atomic_read(&mhba->fw_outstanding) >= (mhba->max_io - 1))
  371. return 0;
  372. count = ioread32(mhba->ib_shadow);
  373. if (count == 0xffff)
  374. return 0;
  375. return count;
  376. }
  377. static void mvumi_get_ib_list_entry(struct mvumi_hba *mhba, void **ib_entry)
  378. {
  379. unsigned int cur_ib_entry;
  380. cur_ib_entry = mhba->ib_cur_slot & mhba->regs->cl_slot_num_mask;
  381. cur_ib_entry++;
  382. if (cur_ib_entry >= mhba->list_num_io) {
  383. cur_ib_entry -= mhba->list_num_io;
  384. mhba->ib_cur_slot ^= mhba->regs->cl_pointer_toggle;
  385. }
  386. mhba->ib_cur_slot &= ~mhba->regs->cl_slot_num_mask;
  387. mhba->ib_cur_slot |= (cur_ib_entry & mhba->regs->cl_slot_num_mask);
  388. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  389. *ib_entry = mhba->ib_list + cur_ib_entry *
  390. sizeof(struct mvumi_dyn_list_entry);
  391. } else {
  392. *ib_entry = mhba->ib_list + cur_ib_entry * mhba->ib_max_size;
  393. }
  394. atomic_inc(&mhba->fw_outstanding);
  395. }
  396. static void mvumi_send_ib_list_entry(struct mvumi_hba *mhba)
  397. {
  398. iowrite32(0xffff, mhba->ib_shadow);
  399. iowrite32(mhba->ib_cur_slot, mhba->regs->inb_write_pointer);
  400. }
  401. static char mvumi_check_ob_frame(struct mvumi_hba *mhba,
  402. unsigned int cur_obf, struct mvumi_rsp_frame *p_outb_frame)
  403. {
  404. unsigned short tag, request_id;
  405. udelay(1);
  406. p_outb_frame = mhba->ob_list + cur_obf * mhba->ob_max_size;
  407. request_id = p_outb_frame->request_id;
  408. tag = p_outb_frame->tag;
  409. if (tag > mhba->tag_pool.size) {
  410. dev_err(&mhba->pdev->dev, "ob frame data error\n");
  411. return -1;
  412. }
  413. if (mhba->tag_cmd[tag] == NULL) {
  414. dev_err(&mhba->pdev->dev, "tag[0x%x] with NO command\n", tag);
  415. return -1;
  416. } else if (mhba->tag_cmd[tag]->request_id != request_id &&
  417. mhba->request_id_enabled) {
  418. dev_err(&mhba->pdev->dev, "request ID from FW:0x%x,"
  419. "cmd request ID:0x%x\n", request_id,
  420. mhba->tag_cmd[tag]->request_id);
  421. return -1;
  422. }
  423. return 0;
  424. }
  425. static int mvumi_check_ob_list_9143(struct mvumi_hba *mhba,
  426. unsigned int *cur_obf, unsigned int *assign_obf_end)
  427. {
  428. unsigned int ob_write, ob_write_shadow;
  429. struct mvumi_hw_regs *regs = mhba->regs;
  430. do {
  431. ob_write = ioread32(regs->outb_copy_pointer);
  432. ob_write_shadow = ioread32(mhba->ob_shadow);
  433. } while ((ob_write & regs->cl_slot_num_mask) != ob_write_shadow);
  434. *cur_obf = mhba->ob_cur_slot & mhba->regs->cl_slot_num_mask;
  435. *assign_obf_end = ob_write & mhba->regs->cl_slot_num_mask;
  436. if ((ob_write & regs->cl_pointer_toggle) !=
  437. (mhba->ob_cur_slot & regs->cl_pointer_toggle)) {
  438. *assign_obf_end += mhba->list_num_io;
  439. }
  440. return 0;
  441. }
  442. static int mvumi_check_ob_list_9580(struct mvumi_hba *mhba,
  443. unsigned int *cur_obf, unsigned int *assign_obf_end)
  444. {
  445. unsigned int ob_write;
  446. struct mvumi_hw_regs *regs = mhba->regs;
  447. ob_write = ioread32(regs->outb_read_pointer);
  448. ob_write = ioread32(regs->outb_copy_pointer);
  449. *cur_obf = mhba->ob_cur_slot & mhba->regs->cl_slot_num_mask;
  450. *assign_obf_end = ob_write & mhba->regs->cl_slot_num_mask;
  451. if (*assign_obf_end < *cur_obf)
  452. *assign_obf_end += mhba->list_num_io;
  453. else if (*assign_obf_end == *cur_obf)
  454. return -1;
  455. return 0;
  456. }
  457. static void mvumi_receive_ob_list_entry(struct mvumi_hba *mhba)
  458. {
  459. unsigned int cur_obf, assign_obf_end, i;
  460. struct mvumi_ob_data *ob_data;
  461. struct mvumi_rsp_frame *p_outb_frame;
  462. struct mvumi_hw_regs *regs = mhba->regs;
  463. if (mhba->instancet->check_ob_list(mhba, &cur_obf, &assign_obf_end))
  464. return;
  465. for (i = (assign_obf_end - cur_obf); i != 0; i--) {
  466. cur_obf++;
  467. if (cur_obf >= mhba->list_num_io) {
  468. cur_obf -= mhba->list_num_io;
  469. mhba->ob_cur_slot ^= regs->cl_pointer_toggle;
  470. }
  471. p_outb_frame = mhba->ob_list + cur_obf * mhba->ob_max_size;
  472. /* Copy pointer may point to entry in outbound list
  473. * before entry has valid data
  474. */
  475. if (unlikely(p_outb_frame->tag > mhba->tag_pool.size ||
  476. mhba->tag_cmd[p_outb_frame->tag] == NULL ||
  477. p_outb_frame->request_id !=
  478. mhba->tag_cmd[p_outb_frame->tag]->request_id))
  479. if (mvumi_check_ob_frame(mhba, cur_obf, p_outb_frame))
  480. continue;
  481. if (!list_empty(&mhba->ob_data_list)) {
  482. ob_data = (struct mvumi_ob_data *)
  483. list_first_entry(&mhba->ob_data_list,
  484. struct mvumi_ob_data, list);
  485. list_del_init(&ob_data->list);
  486. } else {
  487. ob_data = NULL;
  488. if (cur_obf == 0) {
  489. cur_obf = mhba->list_num_io - 1;
  490. mhba->ob_cur_slot ^= regs->cl_pointer_toggle;
  491. } else
  492. cur_obf -= 1;
  493. break;
  494. }
  495. memcpy(ob_data->data, p_outb_frame, mhba->ob_max_size);
  496. p_outb_frame->tag = 0xff;
  497. list_add_tail(&ob_data->list, &mhba->free_ob_list);
  498. }
  499. mhba->ob_cur_slot &= ~regs->cl_slot_num_mask;
  500. mhba->ob_cur_slot |= (cur_obf & regs->cl_slot_num_mask);
  501. iowrite32(mhba->ob_cur_slot, regs->outb_read_pointer);
  502. }
  503. static void mvumi_reset(struct mvumi_hba *mhba)
  504. {
  505. struct mvumi_hw_regs *regs = mhba->regs;
  506. iowrite32(0, regs->enpointa_mask_reg);
  507. if (ioread32(regs->arm_to_pciea_msg1) != HANDSHAKE_DONESTATE)
  508. return;
  509. iowrite32(DRBL_SOFT_RESET, regs->pciea_to_arm_drbl_reg);
  510. }
  511. static unsigned char mvumi_start(struct mvumi_hba *mhba);
  512. static int mvumi_wait_for_outstanding(struct mvumi_hba *mhba)
  513. {
  514. mhba->fw_state = FW_STATE_ABORT;
  515. mvumi_reset(mhba);
  516. if (mvumi_start(mhba))
  517. return FAILED;
  518. else
  519. return SUCCESS;
  520. }
  521. static int mvumi_wait_for_fw(struct mvumi_hba *mhba)
  522. {
  523. struct mvumi_hw_regs *regs = mhba->regs;
  524. u32 tmp;
  525. unsigned long before;
  526. before = jiffies;
  527. iowrite32(0, regs->enpointa_mask_reg);
  528. tmp = ioread32(regs->arm_to_pciea_msg1);
  529. while (tmp != HANDSHAKE_READYSTATE) {
  530. iowrite32(DRBL_MU_RESET, regs->pciea_to_arm_drbl_reg);
  531. if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
  532. dev_err(&mhba->pdev->dev,
  533. "FW reset failed [0x%x].\n", tmp);
  534. return FAILED;
  535. }
  536. msleep(500);
  537. rmb();
  538. tmp = ioread32(regs->arm_to_pciea_msg1);
  539. }
  540. return SUCCESS;
  541. }
  542. static void mvumi_backup_bar_addr(struct mvumi_hba *mhba)
  543. {
  544. unsigned char i;
  545. for (i = 0; i < MAX_BASE_ADDRESS; i++) {
  546. pci_read_config_dword(mhba->pdev, 0x10 + i * 4,
  547. &mhba->pci_base[i]);
  548. }
  549. }
  550. static void mvumi_restore_bar_addr(struct mvumi_hba *mhba)
  551. {
  552. unsigned char i;
  553. for (i = 0; i < MAX_BASE_ADDRESS; i++) {
  554. if (mhba->pci_base[i])
  555. pci_write_config_dword(mhba->pdev, 0x10 + i * 4,
  556. mhba->pci_base[i]);
  557. }
  558. }
  559. static int mvumi_pci_set_master(struct pci_dev *pdev)
  560. {
  561. int ret = 0;
  562. pci_set_master(pdev);
  563. if (IS_DMA64) {
  564. if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)))
  565. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  566. } else
  567. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  568. return ret;
  569. }
  570. static int mvumi_reset_host_9580(struct mvumi_hba *mhba)
  571. {
  572. mhba->fw_state = FW_STATE_ABORT;
  573. iowrite32(0, mhba->regs->reset_enable);
  574. iowrite32(0xf, mhba->regs->reset_request);
  575. iowrite32(0x10, mhba->regs->reset_enable);
  576. iowrite32(0x10, mhba->regs->reset_request);
  577. msleep(100);
  578. pci_disable_device(mhba->pdev);
  579. if (pci_enable_device(mhba->pdev)) {
  580. dev_err(&mhba->pdev->dev, "enable device failed\n");
  581. return FAILED;
  582. }
  583. if (mvumi_pci_set_master(mhba->pdev)) {
  584. dev_err(&mhba->pdev->dev, "set master failed\n");
  585. return FAILED;
  586. }
  587. mvumi_restore_bar_addr(mhba);
  588. if (mvumi_wait_for_fw(mhba) == FAILED)
  589. return FAILED;
  590. return mvumi_wait_for_outstanding(mhba);
  591. }
  592. static int mvumi_reset_host_9143(struct mvumi_hba *mhba)
  593. {
  594. return mvumi_wait_for_outstanding(mhba);
  595. }
  596. static int mvumi_host_reset(struct scsi_cmnd *scmd)
  597. {
  598. struct mvumi_hba *mhba;
  599. mhba = (struct mvumi_hba *) scmd->device->host->hostdata;
  600. scmd_printk(KERN_NOTICE, scmd, "RESET -%u cmd=%x retries=%x\n",
  601. scsi_cmd_to_rq(scmd)->tag, scmd->cmnd[0], scmd->retries);
  602. return mhba->instancet->reset_host(mhba);
  603. }
  604. static int mvumi_issue_blocked_cmd(struct mvumi_hba *mhba,
  605. struct mvumi_cmd *cmd)
  606. {
  607. unsigned long flags;
  608. cmd->cmd_status = REQ_STATUS_PENDING;
  609. if (atomic_read(&cmd->sync_cmd)) {
  610. dev_err(&mhba->pdev->dev,
  611. "last blocked cmd not finished, sync_cmd = %d\n",
  612. atomic_read(&cmd->sync_cmd));
  613. BUG_ON(1);
  614. return -1;
  615. }
  616. atomic_inc(&cmd->sync_cmd);
  617. spin_lock_irqsave(mhba->shost->host_lock, flags);
  618. mhba->instancet->fire_cmd(mhba, cmd);
  619. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  620. wait_event_timeout(mhba->int_cmd_wait_q,
  621. (cmd->cmd_status != REQ_STATUS_PENDING),
  622. MVUMI_INTERNAL_CMD_WAIT_TIME * HZ);
  623. /* command timeout */
  624. if (atomic_read(&cmd->sync_cmd)) {
  625. spin_lock_irqsave(mhba->shost->host_lock, flags);
  626. atomic_dec(&cmd->sync_cmd);
  627. if (mhba->tag_cmd[cmd->frame->tag]) {
  628. mhba->tag_cmd[cmd->frame->tag] = NULL;
  629. dev_warn(&mhba->pdev->dev, "TIMEOUT:release tag [%d]\n",
  630. cmd->frame->tag);
  631. tag_release_one(mhba, &mhba->tag_pool, cmd->frame->tag);
  632. }
  633. if (!list_empty(&cmd->queue_pointer)) {
  634. dev_warn(&mhba->pdev->dev,
  635. "TIMEOUT:A internal command doesn't send!\n");
  636. list_del_init(&cmd->queue_pointer);
  637. } else
  638. atomic_dec(&mhba->fw_outstanding);
  639. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  640. }
  641. return 0;
  642. }
  643. static void mvumi_release_fw(struct mvumi_hba *mhba)
  644. {
  645. mvumi_free_cmds(mhba);
  646. mvumi_release_mem_resource(mhba);
  647. mvumi_unmap_pci_addr(mhba->pdev, mhba->base_addr);
  648. dma_free_coherent(&mhba->pdev->dev, HSP_MAX_SIZE,
  649. mhba->handshake_page, mhba->handshake_page_phys);
  650. kfree(mhba->regs);
  651. pci_release_regions(mhba->pdev);
  652. }
  653. static unsigned char mvumi_flush_cache(struct mvumi_hba *mhba)
  654. {
  655. struct mvumi_cmd *cmd;
  656. struct mvumi_msg_frame *frame;
  657. unsigned char device_id, retry = 0;
  658. unsigned char bitcount = sizeof(unsigned char) * 8;
  659. for (device_id = 0; device_id < mhba->max_target_id; device_id++) {
  660. if (!(mhba->target_map[device_id / bitcount] &
  661. (1 << (device_id % bitcount))))
  662. continue;
  663. get_cmd: cmd = mvumi_create_internal_cmd(mhba, 0);
  664. if (!cmd) {
  665. if (retry++ >= 5) {
  666. dev_err(&mhba->pdev->dev, "failed to get memory"
  667. " for internal flush cache cmd for "
  668. "device %d", device_id);
  669. retry = 0;
  670. continue;
  671. } else
  672. goto get_cmd;
  673. }
  674. cmd->scmd = NULL;
  675. cmd->cmd_status = REQ_STATUS_PENDING;
  676. atomic_set(&cmd->sync_cmd, 0);
  677. frame = cmd->frame;
  678. frame->req_function = CL_FUN_SCSI_CMD;
  679. frame->device_id = device_id;
  680. frame->cmd_flag = CMD_FLAG_NON_DATA;
  681. frame->data_transfer_length = 0;
  682. frame->cdb_length = MAX_COMMAND_SIZE;
  683. memset(frame->cdb, 0, MAX_COMMAND_SIZE);
  684. frame->cdb[0] = SCSI_CMD_MARVELL_SPECIFIC;
  685. frame->cdb[1] = CDB_CORE_MODULE;
  686. frame->cdb[2] = CDB_CORE_SHUTDOWN;
  687. mvumi_issue_blocked_cmd(mhba, cmd);
  688. if (cmd->cmd_status != SAM_STAT_GOOD) {
  689. dev_err(&mhba->pdev->dev,
  690. "device %d flush cache failed, status=0x%x.\n",
  691. device_id, cmd->cmd_status);
  692. }
  693. mvumi_delete_internal_cmd(mhba, cmd);
  694. }
  695. return 0;
  696. }
  697. static unsigned char
  698. mvumi_calculate_checksum(struct mvumi_hs_header *p_header,
  699. unsigned short len)
  700. {
  701. unsigned char *ptr;
  702. unsigned char ret = 0, i;
  703. ptr = (unsigned char *) p_header->frame_content;
  704. for (i = 0; i < len; i++) {
  705. ret ^= *ptr;
  706. ptr++;
  707. }
  708. return ret;
  709. }
  710. static void mvumi_hs_build_page(struct mvumi_hba *mhba,
  711. struct mvumi_hs_header *hs_header)
  712. {
  713. struct mvumi_hs_page2 *hs_page2;
  714. struct mvumi_hs_page4 *hs_page4;
  715. struct mvumi_hs_page3 *hs_page3;
  716. u64 time;
  717. u64 local_time;
  718. switch (hs_header->page_code) {
  719. case HS_PAGE_HOST_INFO:
  720. hs_page2 = (struct mvumi_hs_page2 *) hs_header;
  721. hs_header->frame_length = sizeof(*hs_page2) - 4;
  722. memset(hs_header->frame_content, 0, hs_header->frame_length);
  723. hs_page2->host_type = 3; /* 3 mean linux*/
  724. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC)
  725. hs_page2->host_cap = 0x08;/* host dynamic source mode */
  726. hs_page2->host_ver.ver_major = VER_MAJOR;
  727. hs_page2->host_ver.ver_minor = VER_MINOR;
  728. hs_page2->host_ver.ver_oem = VER_OEM;
  729. hs_page2->host_ver.ver_build = VER_BUILD;
  730. hs_page2->system_io_bus = 0;
  731. hs_page2->slot_number = 0;
  732. hs_page2->intr_level = 0;
  733. hs_page2->intr_vector = 0;
  734. time = ktime_get_real_seconds();
  735. local_time = (time - (sys_tz.tz_minuteswest * 60));
  736. hs_page2->seconds_since1970 = local_time;
  737. hs_header->checksum = mvumi_calculate_checksum(hs_header,
  738. hs_header->frame_length);
  739. break;
  740. case HS_PAGE_FIRM_CTL:
  741. hs_page3 = (struct mvumi_hs_page3 *) hs_header;
  742. hs_header->frame_length = sizeof(*hs_page3) - 4;
  743. memset(hs_header->frame_content, 0, hs_header->frame_length);
  744. hs_header->checksum = mvumi_calculate_checksum(hs_header,
  745. hs_header->frame_length);
  746. break;
  747. case HS_PAGE_CL_INFO:
  748. hs_page4 = (struct mvumi_hs_page4 *) hs_header;
  749. hs_header->frame_length = sizeof(*hs_page4) - 4;
  750. memset(hs_header->frame_content, 0, hs_header->frame_length);
  751. hs_page4->ib_baseaddr_l = lower_32_bits(mhba->ib_list_phys);
  752. hs_page4->ib_baseaddr_h = upper_32_bits(mhba->ib_list_phys);
  753. hs_page4->ob_baseaddr_l = lower_32_bits(mhba->ob_list_phys);
  754. hs_page4->ob_baseaddr_h = upper_32_bits(mhba->ob_list_phys);
  755. hs_page4->ib_entry_size = mhba->ib_max_size_setting;
  756. hs_page4->ob_entry_size = mhba->ob_max_size_setting;
  757. if (mhba->hba_capability
  758. & HS_CAPABILITY_NEW_PAGE_IO_DEPTH_DEF) {
  759. hs_page4->ob_depth = find_first_bit((unsigned long *)
  760. &mhba->list_num_io,
  761. BITS_PER_LONG);
  762. hs_page4->ib_depth = find_first_bit((unsigned long *)
  763. &mhba->list_num_io,
  764. BITS_PER_LONG);
  765. } else {
  766. hs_page4->ob_depth = (u8) mhba->list_num_io;
  767. hs_page4->ib_depth = (u8) mhba->list_num_io;
  768. }
  769. hs_header->checksum = mvumi_calculate_checksum(hs_header,
  770. hs_header->frame_length);
  771. break;
  772. default:
  773. dev_err(&mhba->pdev->dev, "cannot build page, code[0x%x]\n",
  774. hs_header->page_code);
  775. break;
  776. }
  777. }
  778. /**
  779. * mvumi_init_data - Initialize requested date for FW
  780. * @mhba: Adapter soft state
  781. */
  782. static int mvumi_init_data(struct mvumi_hba *mhba)
  783. {
  784. struct mvumi_ob_data *ob_pool;
  785. struct mvumi_res *res_mgnt;
  786. unsigned int tmp_size, offset, i;
  787. void *virmem, *v;
  788. dma_addr_t p;
  789. if (mhba->fw_flag & MVUMI_FW_ALLOC)
  790. return 0;
  791. tmp_size = mhba->ib_max_size * mhba->max_io;
  792. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC)
  793. tmp_size += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
  794. tmp_size += 128 + mhba->ob_max_size * mhba->max_io;
  795. tmp_size += 8 + sizeof(u32)*2 + 16;
  796. res_mgnt = mvumi_alloc_mem_resource(mhba,
  797. RESOURCE_UNCACHED_MEMORY, tmp_size);
  798. if (!res_mgnt) {
  799. dev_err(&mhba->pdev->dev,
  800. "failed to allocate memory for inbound list\n");
  801. goto fail_alloc_dma_buf;
  802. }
  803. p = res_mgnt->bus_addr;
  804. v = res_mgnt->virt_addr;
  805. /* ib_list */
  806. offset = round_up(p, 128) - p;
  807. p += offset;
  808. v += offset;
  809. mhba->ib_list = v;
  810. mhba->ib_list_phys = p;
  811. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  812. v += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
  813. p += sizeof(struct mvumi_dyn_list_entry) * mhba->max_io;
  814. mhba->ib_frame = v;
  815. mhba->ib_frame_phys = p;
  816. }
  817. v += mhba->ib_max_size * mhba->max_io;
  818. p += mhba->ib_max_size * mhba->max_io;
  819. /* ib shadow */
  820. offset = round_up(p, 8) - p;
  821. p += offset;
  822. v += offset;
  823. mhba->ib_shadow = v;
  824. mhba->ib_shadow_phys = p;
  825. p += sizeof(u32)*2;
  826. v += sizeof(u32)*2;
  827. /* ob shadow */
  828. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580) {
  829. offset = round_up(p, 8) - p;
  830. p += offset;
  831. v += offset;
  832. mhba->ob_shadow = v;
  833. mhba->ob_shadow_phys = p;
  834. p += 8;
  835. v += 8;
  836. } else {
  837. offset = round_up(p, 4) - p;
  838. p += offset;
  839. v += offset;
  840. mhba->ob_shadow = v;
  841. mhba->ob_shadow_phys = p;
  842. p += 4;
  843. v += 4;
  844. }
  845. /* ob list */
  846. offset = round_up(p, 128) - p;
  847. p += offset;
  848. v += offset;
  849. mhba->ob_list = v;
  850. mhba->ob_list_phys = p;
  851. /* ob data pool */
  852. tmp_size = mhba->max_io * (mhba->ob_max_size + sizeof(*ob_pool));
  853. tmp_size = round_up(tmp_size, 8);
  854. res_mgnt = mvumi_alloc_mem_resource(mhba,
  855. RESOURCE_CACHED_MEMORY, tmp_size);
  856. if (!res_mgnt) {
  857. dev_err(&mhba->pdev->dev,
  858. "failed to allocate memory for outbound data buffer\n");
  859. goto fail_alloc_dma_buf;
  860. }
  861. virmem = res_mgnt->virt_addr;
  862. for (i = mhba->max_io; i != 0; i--) {
  863. ob_pool = (struct mvumi_ob_data *) virmem;
  864. list_add_tail(&ob_pool->list, &mhba->ob_data_list);
  865. virmem += mhba->ob_max_size + sizeof(*ob_pool);
  866. }
  867. tmp_size = sizeof(unsigned short) * mhba->max_io +
  868. sizeof(struct mvumi_cmd *) * mhba->max_io;
  869. tmp_size += round_up(mhba->max_target_id, sizeof(unsigned char) * 8) /
  870. (sizeof(unsigned char) * 8);
  871. res_mgnt = mvumi_alloc_mem_resource(mhba,
  872. RESOURCE_CACHED_MEMORY, tmp_size);
  873. if (!res_mgnt) {
  874. dev_err(&mhba->pdev->dev,
  875. "failed to allocate memory for tag and target map\n");
  876. goto fail_alloc_dma_buf;
  877. }
  878. virmem = res_mgnt->virt_addr;
  879. mhba->tag_pool.stack = virmem;
  880. mhba->tag_pool.size = mhba->max_io;
  881. tag_init(&mhba->tag_pool, mhba->max_io);
  882. virmem += sizeof(unsigned short) * mhba->max_io;
  883. mhba->tag_cmd = virmem;
  884. virmem += sizeof(struct mvumi_cmd *) * mhba->max_io;
  885. mhba->target_map = virmem;
  886. mhba->fw_flag |= MVUMI_FW_ALLOC;
  887. return 0;
  888. fail_alloc_dma_buf:
  889. mvumi_release_mem_resource(mhba);
  890. return -1;
  891. }
  892. static int mvumi_hs_process_page(struct mvumi_hba *mhba,
  893. struct mvumi_hs_header *hs_header)
  894. {
  895. struct mvumi_hs_page1 *hs_page1;
  896. unsigned char page_checksum;
  897. page_checksum = mvumi_calculate_checksum(hs_header,
  898. hs_header->frame_length);
  899. if (page_checksum != hs_header->checksum) {
  900. dev_err(&mhba->pdev->dev, "checksum error\n");
  901. return -1;
  902. }
  903. switch (hs_header->page_code) {
  904. case HS_PAGE_FIRM_CAP:
  905. hs_page1 = (struct mvumi_hs_page1 *) hs_header;
  906. mhba->max_io = hs_page1->max_io_support;
  907. mhba->list_num_io = hs_page1->cl_inout_list_depth;
  908. mhba->max_transfer_size = hs_page1->max_transfer_size;
  909. mhba->max_target_id = hs_page1->max_devices_support;
  910. mhba->hba_capability = hs_page1->capability;
  911. mhba->ib_max_size_setting = hs_page1->cl_in_max_entry_size;
  912. mhba->ib_max_size = (1 << hs_page1->cl_in_max_entry_size) << 2;
  913. mhba->ob_max_size_setting = hs_page1->cl_out_max_entry_size;
  914. mhba->ob_max_size = (1 << hs_page1->cl_out_max_entry_size) << 2;
  915. dev_dbg(&mhba->pdev->dev, "FW version:%d\n",
  916. hs_page1->fw_ver.ver_build);
  917. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_COMPACT_SG)
  918. mhba->eot_flag = 22;
  919. else
  920. mhba->eot_flag = 27;
  921. if (mhba->hba_capability & HS_CAPABILITY_NEW_PAGE_IO_DEPTH_DEF)
  922. mhba->list_num_io = 1 << hs_page1->cl_inout_list_depth;
  923. break;
  924. default:
  925. dev_err(&mhba->pdev->dev, "handshake: page code error\n");
  926. return -1;
  927. }
  928. return 0;
  929. }
  930. /**
  931. * mvumi_handshake - Move the FW to READY state
  932. * @mhba: Adapter soft state
  933. *
  934. * During the initialization, FW passes can potentially be in any one of
  935. * several possible states. If the FW in operational, waiting-for-handshake
  936. * states, driver must take steps to bring it to ready state. Otherwise, it
  937. * has to wait for the ready state.
  938. */
  939. static int mvumi_handshake(struct mvumi_hba *mhba)
  940. {
  941. unsigned int hs_state, tmp, hs_fun;
  942. struct mvumi_hs_header *hs_header;
  943. struct mvumi_hw_regs *regs = mhba->regs;
  944. if (mhba->fw_state == FW_STATE_STARTING)
  945. hs_state = HS_S_START;
  946. else {
  947. tmp = ioread32(regs->arm_to_pciea_msg0);
  948. hs_state = HS_GET_STATE(tmp);
  949. dev_dbg(&mhba->pdev->dev, "handshake state[0x%x].\n", hs_state);
  950. if (HS_GET_STATUS(tmp) != HS_STATUS_OK) {
  951. mhba->fw_state = FW_STATE_STARTING;
  952. return -1;
  953. }
  954. }
  955. hs_fun = 0;
  956. switch (hs_state) {
  957. case HS_S_START:
  958. mhba->fw_state = FW_STATE_HANDSHAKING;
  959. HS_SET_STATUS(hs_fun, HS_STATUS_OK);
  960. HS_SET_STATE(hs_fun, HS_S_RESET);
  961. iowrite32(HANDSHAKE_SIGNATURE, regs->pciea_to_arm_msg1);
  962. iowrite32(hs_fun, regs->pciea_to_arm_msg0);
  963. iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
  964. break;
  965. case HS_S_RESET:
  966. iowrite32(lower_32_bits(mhba->handshake_page_phys),
  967. regs->pciea_to_arm_msg1);
  968. iowrite32(upper_32_bits(mhba->handshake_page_phys),
  969. regs->arm_to_pciea_msg1);
  970. HS_SET_STATUS(hs_fun, HS_STATUS_OK);
  971. HS_SET_STATE(hs_fun, HS_S_PAGE_ADDR);
  972. iowrite32(hs_fun, regs->pciea_to_arm_msg0);
  973. iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
  974. break;
  975. case HS_S_PAGE_ADDR:
  976. case HS_S_QUERY_PAGE:
  977. case HS_S_SEND_PAGE:
  978. hs_header = (struct mvumi_hs_header *) mhba->handshake_page;
  979. if (hs_header->page_code == HS_PAGE_FIRM_CAP) {
  980. mhba->hba_total_pages =
  981. ((struct mvumi_hs_page1 *) hs_header)->total_pages;
  982. if (mhba->hba_total_pages == 0)
  983. mhba->hba_total_pages = HS_PAGE_TOTAL-1;
  984. }
  985. if (hs_state == HS_S_QUERY_PAGE) {
  986. if (mvumi_hs_process_page(mhba, hs_header)) {
  987. HS_SET_STATE(hs_fun, HS_S_ABORT);
  988. return -1;
  989. }
  990. if (mvumi_init_data(mhba)) {
  991. HS_SET_STATE(hs_fun, HS_S_ABORT);
  992. return -1;
  993. }
  994. } else if (hs_state == HS_S_PAGE_ADDR) {
  995. hs_header->page_code = 0;
  996. mhba->hba_total_pages = HS_PAGE_TOTAL-1;
  997. }
  998. if ((hs_header->page_code + 1) <= mhba->hba_total_pages) {
  999. hs_header->page_code++;
  1000. if (hs_header->page_code != HS_PAGE_FIRM_CAP) {
  1001. mvumi_hs_build_page(mhba, hs_header);
  1002. HS_SET_STATE(hs_fun, HS_S_SEND_PAGE);
  1003. } else
  1004. HS_SET_STATE(hs_fun, HS_S_QUERY_PAGE);
  1005. } else
  1006. HS_SET_STATE(hs_fun, HS_S_END);
  1007. HS_SET_STATUS(hs_fun, HS_STATUS_OK);
  1008. iowrite32(hs_fun, regs->pciea_to_arm_msg0);
  1009. iowrite32(DRBL_HANDSHAKE, regs->pciea_to_arm_drbl_reg);
  1010. break;
  1011. case HS_S_END:
  1012. /* Set communication list ISR */
  1013. tmp = ioread32(regs->enpointa_mask_reg);
  1014. tmp |= regs->int_comaout | regs->int_comaerr;
  1015. iowrite32(tmp, regs->enpointa_mask_reg);
  1016. iowrite32(mhba->list_num_io, mhba->ib_shadow);
  1017. /* Set InBound List Available count shadow */
  1018. iowrite32(lower_32_bits(mhba->ib_shadow_phys),
  1019. regs->inb_aval_count_basel);
  1020. iowrite32(upper_32_bits(mhba->ib_shadow_phys),
  1021. regs->inb_aval_count_baseh);
  1022. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143) {
  1023. /* Set OutBound List Available count shadow */
  1024. iowrite32((mhba->list_num_io-1) |
  1025. regs->cl_pointer_toggle,
  1026. mhba->ob_shadow);
  1027. iowrite32(lower_32_bits(mhba->ob_shadow_phys),
  1028. regs->outb_copy_basel);
  1029. iowrite32(upper_32_bits(mhba->ob_shadow_phys),
  1030. regs->outb_copy_baseh);
  1031. }
  1032. mhba->ib_cur_slot = (mhba->list_num_io - 1) |
  1033. regs->cl_pointer_toggle;
  1034. mhba->ob_cur_slot = (mhba->list_num_io - 1) |
  1035. regs->cl_pointer_toggle;
  1036. mhba->fw_state = FW_STATE_STARTED;
  1037. break;
  1038. default:
  1039. dev_err(&mhba->pdev->dev, "unknown handshake state [0x%x].\n",
  1040. hs_state);
  1041. return -1;
  1042. }
  1043. return 0;
  1044. }
  1045. static unsigned char mvumi_handshake_event(struct mvumi_hba *mhba)
  1046. {
  1047. unsigned int isr_status;
  1048. unsigned long before;
  1049. before = jiffies;
  1050. mvumi_handshake(mhba);
  1051. do {
  1052. isr_status = mhba->instancet->read_fw_status_reg(mhba);
  1053. if (mhba->fw_state == FW_STATE_STARTED)
  1054. return 0;
  1055. if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
  1056. dev_err(&mhba->pdev->dev,
  1057. "no handshake response at state 0x%x.\n",
  1058. mhba->fw_state);
  1059. dev_err(&mhba->pdev->dev,
  1060. "isr : global=0x%x,status=0x%x.\n",
  1061. mhba->global_isr, isr_status);
  1062. return -1;
  1063. }
  1064. rmb();
  1065. usleep_range(1000, 2000);
  1066. } while (!(isr_status & DRBL_HANDSHAKE_ISR));
  1067. return 0;
  1068. }
  1069. static unsigned char mvumi_check_handshake(struct mvumi_hba *mhba)
  1070. {
  1071. unsigned int tmp;
  1072. unsigned long before;
  1073. before = jiffies;
  1074. tmp = ioread32(mhba->regs->arm_to_pciea_msg1);
  1075. while ((tmp != HANDSHAKE_READYSTATE) && (tmp != HANDSHAKE_DONESTATE)) {
  1076. if (tmp != HANDSHAKE_READYSTATE)
  1077. iowrite32(DRBL_MU_RESET,
  1078. mhba->regs->pciea_to_arm_drbl_reg);
  1079. if (time_after(jiffies, before + FW_MAX_DELAY * HZ)) {
  1080. dev_err(&mhba->pdev->dev,
  1081. "invalid signature [0x%x].\n", tmp);
  1082. return -1;
  1083. }
  1084. usleep_range(1000, 2000);
  1085. rmb();
  1086. tmp = ioread32(mhba->regs->arm_to_pciea_msg1);
  1087. }
  1088. mhba->fw_state = FW_STATE_STARTING;
  1089. dev_dbg(&mhba->pdev->dev, "start firmware handshake...\n");
  1090. do {
  1091. if (mvumi_handshake_event(mhba)) {
  1092. dev_err(&mhba->pdev->dev,
  1093. "handshake failed at state 0x%x.\n",
  1094. mhba->fw_state);
  1095. return -1;
  1096. }
  1097. } while (mhba->fw_state != FW_STATE_STARTED);
  1098. dev_dbg(&mhba->pdev->dev, "firmware handshake done\n");
  1099. return 0;
  1100. }
  1101. static unsigned char mvumi_start(struct mvumi_hba *mhba)
  1102. {
  1103. unsigned int tmp;
  1104. struct mvumi_hw_regs *regs = mhba->regs;
  1105. /* clear Door bell */
  1106. tmp = ioread32(regs->arm_to_pciea_drbl_reg);
  1107. iowrite32(tmp, regs->arm_to_pciea_drbl_reg);
  1108. iowrite32(regs->int_drbl_int_mask, regs->arm_to_pciea_mask_reg);
  1109. tmp = ioread32(regs->enpointa_mask_reg) | regs->int_dl_cpu2pciea;
  1110. iowrite32(tmp, regs->enpointa_mask_reg);
  1111. msleep(100);
  1112. if (mvumi_check_handshake(mhba))
  1113. return -1;
  1114. return 0;
  1115. }
  1116. /**
  1117. * mvumi_complete_cmd - Completes a command
  1118. * @mhba: Adapter soft state
  1119. * @cmd: Command to be completed
  1120. * @ob_frame: Command response
  1121. */
  1122. static void mvumi_complete_cmd(struct mvumi_hba *mhba, struct mvumi_cmd *cmd,
  1123. struct mvumi_rsp_frame *ob_frame)
  1124. {
  1125. struct scsi_cmnd *scmd = cmd->scmd;
  1126. mvumi_priv(cmd->scmd)->cmd_priv = NULL;
  1127. scmd->result = ob_frame->req_status;
  1128. switch (ob_frame->req_status) {
  1129. case SAM_STAT_GOOD:
  1130. scmd->result |= DID_OK << 16;
  1131. break;
  1132. case SAM_STAT_BUSY:
  1133. scmd->result |= DID_BUS_BUSY << 16;
  1134. break;
  1135. case SAM_STAT_CHECK_CONDITION:
  1136. scmd->result |= (DID_OK << 16);
  1137. if (ob_frame->rsp_flag & CL_RSP_FLAG_SENSEDATA) {
  1138. memcpy(cmd->scmd->sense_buffer, ob_frame->payload,
  1139. sizeof(struct mvumi_sense_data));
  1140. }
  1141. break;
  1142. default:
  1143. scmd->result |= (DID_ABORT << 16);
  1144. break;
  1145. }
  1146. if (scsi_bufflen(scmd))
  1147. dma_unmap_sg(&mhba->pdev->dev, scsi_sglist(scmd),
  1148. scsi_sg_count(scmd),
  1149. scmd->sc_data_direction);
  1150. scsi_done(scmd);
  1151. mvumi_return_cmd(mhba, cmd);
  1152. }
  1153. static void mvumi_complete_internal_cmd(struct mvumi_hba *mhba,
  1154. struct mvumi_cmd *cmd,
  1155. struct mvumi_rsp_frame *ob_frame)
  1156. {
  1157. if (atomic_read(&cmd->sync_cmd)) {
  1158. cmd->cmd_status = ob_frame->req_status;
  1159. if ((ob_frame->req_status == SAM_STAT_CHECK_CONDITION) &&
  1160. (ob_frame->rsp_flag & CL_RSP_FLAG_SENSEDATA) &&
  1161. cmd->data_buf) {
  1162. memcpy(cmd->data_buf, ob_frame->payload,
  1163. sizeof(struct mvumi_sense_data));
  1164. }
  1165. atomic_dec(&cmd->sync_cmd);
  1166. wake_up(&mhba->int_cmd_wait_q);
  1167. }
  1168. }
  1169. static void mvumi_show_event(struct mvumi_hba *mhba,
  1170. struct mvumi_driver_event *ptr)
  1171. {
  1172. unsigned int i;
  1173. dev_warn(&mhba->pdev->dev,
  1174. "Event[0x%x] id[0x%x] severity[0x%x] device id[0x%x]\n",
  1175. ptr->sequence_no, ptr->event_id, ptr->severity, ptr->device_id);
  1176. if (ptr->param_count) {
  1177. printk(KERN_WARNING "Event param(len 0x%x): ",
  1178. ptr->param_count);
  1179. for (i = 0; i < ptr->param_count; i++)
  1180. printk(KERN_WARNING "0x%x ", ptr->params[i]);
  1181. printk(KERN_WARNING "\n");
  1182. }
  1183. if (ptr->sense_data_length) {
  1184. printk(KERN_WARNING "Event sense data(len 0x%x): ",
  1185. ptr->sense_data_length);
  1186. for (i = 0; i < ptr->sense_data_length; i++)
  1187. printk(KERN_WARNING "0x%x ", ptr->sense_data[i]);
  1188. printk(KERN_WARNING "\n");
  1189. }
  1190. }
  1191. static int mvumi_handle_hotplug(struct mvumi_hba *mhba, u16 devid, int status)
  1192. {
  1193. struct scsi_device *sdev;
  1194. int ret = -1;
  1195. if (status == DEVICE_OFFLINE) {
  1196. sdev = scsi_device_lookup(mhba->shost, 0, devid, 0);
  1197. if (sdev) {
  1198. dev_dbg(&mhba->pdev->dev, "remove disk %d-%d-%d.\n", 0,
  1199. sdev->id, 0);
  1200. scsi_remove_device(sdev);
  1201. scsi_device_put(sdev);
  1202. ret = 0;
  1203. } else
  1204. dev_err(&mhba->pdev->dev, " no disk[%d] to remove\n",
  1205. devid);
  1206. } else if (status == DEVICE_ONLINE) {
  1207. sdev = scsi_device_lookup(mhba->shost, 0, devid, 0);
  1208. if (!sdev) {
  1209. scsi_add_device(mhba->shost, 0, devid, 0);
  1210. dev_dbg(&mhba->pdev->dev, " add disk %d-%d-%d.\n", 0,
  1211. devid, 0);
  1212. ret = 0;
  1213. } else {
  1214. dev_err(&mhba->pdev->dev, " don't add disk %d-%d-%d.\n",
  1215. 0, devid, 0);
  1216. scsi_device_put(sdev);
  1217. }
  1218. }
  1219. return ret;
  1220. }
  1221. static u64 mvumi_inquiry(struct mvumi_hba *mhba,
  1222. unsigned int id, struct mvumi_cmd *cmd)
  1223. {
  1224. struct mvumi_msg_frame *frame;
  1225. u64 wwid = 0;
  1226. int cmd_alloc = 0;
  1227. int data_buf_len = 64;
  1228. if (!cmd) {
  1229. cmd = mvumi_create_internal_cmd(mhba, data_buf_len);
  1230. if (cmd)
  1231. cmd_alloc = 1;
  1232. else
  1233. return 0;
  1234. } else {
  1235. memset(cmd->data_buf, 0, data_buf_len);
  1236. }
  1237. cmd->scmd = NULL;
  1238. cmd->cmd_status = REQ_STATUS_PENDING;
  1239. atomic_set(&cmd->sync_cmd, 0);
  1240. frame = cmd->frame;
  1241. frame->device_id = (u16) id;
  1242. frame->cmd_flag = CMD_FLAG_DATA_IN;
  1243. frame->req_function = CL_FUN_SCSI_CMD;
  1244. frame->cdb_length = 6;
  1245. frame->data_transfer_length = MVUMI_INQUIRY_LENGTH;
  1246. memset(frame->cdb, 0, frame->cdb_length);
  1247. frame->cdb[0] = INQUIRY;
  1248. frame->cdb[4] = frame->data_transfer_length;
  1249. mvumi_issue_blocked_cmd(mhba, cmd);
  1250. if (cmd->cmd_status == SAM_STAT_GOOD) {
  1251. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143)
  1252. wwid = id + 1;
  1253. else
  1254. memcpy((void *)&wwid,
  1255. (cmd->data_buf + MVUMI_INQUIRY_UUID_OFF),
  1256. MVUMI_INQUIRY_UUID_LEN);
  1257. dev_dbg(&mhba->pdev->dev,
  1258. "inquiry device(0:%d:0) wwid(%llx)\n", id, wwid);
  1259. } else {
  1260. wwid = 0;
  1261. }
  1262. if (cmd_alloc)
  1263. mvumi_delete_internal_cmd(mhba, cmd);
  1264. return wwid;
  1265. }
  1266. static void mvumi_detach_devices(struct mvumi_hba *mhba)
  1267. {
  1268. struct mvumi_device *mv_dev = NULL , *dev_next;
  1269. struct scsi_device *sdev = NULL;
  1270. mutex_lock(&mhba->device_lock);
  1271. /* detach Hard Disk */
  1272. list_for_each_entry_safe(mv_dev, dev_next,
  1273. &mhba->shost_dev_list, list) {
  1274. mvumi_handle_hotplug(mhba, mv_dev->id, DEVICE_OFFLINE);
  1275. list_del_init(&mv_dev->list);
  1276. dev_dbg(&mhba->pdev->dev, "release device(0:%d:0) wwid(%llx)\n",
  1277. mv_dev->id, mv_dev->wwid);
  1278. kfree(mv_dev);
  1279. }
  1280. list_for_each_entry_safe(mv_dev, dev_next, &mhba->mhba_dev_list, list) {
  1281. list_del_init(&mv_dev->list);
  1282. dev_dbg(&mhba->pdev->dev, "release device(0:%d:0) wwid(%llx)\n",
  1283. mv_dev->id, mv_dev->wwid);
  1284. kfree(mv_dev);
  1285. }
  1286. /* detach virtual device */
  1287. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
  1288. sdev = scsi_device_lookup(mhba->shost, 0,
  1289. mhba->max_target_id - 1, 0);
  1290. if (sdev) {
  1291. scsi_remove_device(sdev);
  1292. scsi_device_put(sdev);
  1293. }
  1294. mutex_unlock(&mhba->device_lock);
  1295. }
  1296. static void mvumi_rescan_devices(struct mvumi_hba *mhba, int id)
  1297. {
  1298. struct scsi_device *sdev;
  1299. sdev = scsi_device_lookup(mhba->shost, 0, id, 0);
  1300. if (sdev) {
  1301. scsi_rescan_device(sdev);
  1302. scsi_device_put(sdev);
  1303. }
  1304. }
  1305. static int mvumi_match_devices(struct mvumi_hba *mhba, int id, u64 wwid)
  1306. {
  1307. struct mvumi_device *mv_dev = NULL;
  1308. list_for_each_entry(mv_dev, &mhba->shost_dev_list, list) {
  1309. if (mv_dev->wwid == wwid) {
  1310. if (mv_dev->id != id) {
  1311. dev_err(&mhba->pdev->dev,
  1312. "%s has same wwid[%llx] ,"
  1313. " but different id[%d %d]\n",
  1314. __func__, mv_dev->wwid, mv_dev->id, id);
  1315. return -1;
  1316. } else {
  1317. if (mhba->pdev->device ==
  1318. PCI_DEVICE_ID_MARVELL_MV9143)
  1319. mvumi_rescan_devices(mhba, id);
  1320. return 1;
  1321. }
  1322. }
  1323. }
  1324. return 0;
  1325. }
  1326. static void mvumi_remove_devices(struct mvumi_hba *mhba, int id)
  1327. {
  1328. struct mvumi_device *mv_dev = NULL, *dev_next;
  1329. list_for_each_entry_safe(mv_dev, dev_next,
  1330. &mhba->shost_dev_list, list) {
  1331. if (mv_dev->id == id) {
  1332. dev_dbg(&mhba->pdev->dev,
  1333. "detach device(0:%d:0) wwid(%llx) from HOST\n",
  1334. mv_dev->id, mv_dev->wwid);
  1335. mvumi_handle_hotplug(mhba, mv_dev->id, DEVICE_OFFLINE);
  1336. list_del_init(&mv_dev->list);
  1337. kfree(mv_dev);
  1338. }
  1339. }
  1340. }
  1341. static int mvumi_probe_devices(struct mvumi_hba *mhba)
  1342. {
  1343. int id, maxid;
  1344. u64 wwid = 0;
  1345. struct mvumi_device *mv_dev = NULL;
  1346. struct mvumi_cmd *cmd = NULL;
  1347. int found = 0;
  1348. cmd = mvumi_create_internal_cmd(mhba, 64);
  1349. if (!cmd)
  1350. return -1;
  1351. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9143)
  1352. maxid = mhba->max_target_id;
  1353. else
  1354. maxid = mhba->max_target_id - 1;
  1355. for (id = 0; id < maxid; id++) {
  1356. wwid = mvumi_inquiry(mhba, id, cmd);
  1357. if (!wwid) {
  1358. /* device no response, remove it */
  1359. mvumi_remove_devices(mhba, id);
  1360. } else {
  1361. /* device response, add it */
  1362. found = mvumi_match_devices(mhba, id, wwid);
  1363. if (!found) {
  1364. mvumi_remove_devices(mhba, id);
  1365. mv_dev = kzalloc(sizeof(struct mvumi_device),
  1366. GFP_KERNEL);
  1367. if (!mv_dev) {
  1368. dev_err(&mhba->pdev->dev,
  1369. "%s alloc mv_dev failed\n",
  1370. __func__);
  1371. continue;
  1372. }
  1373. mv_dev->id = id;
  1374. mv_dev->wwid = wwid;
  1375. mv_dev->sdev = NULL;
  1376. INIT_LIST_HEAD(&mv_dev->list);
  1377. list_add_tail(&mv_dev->list,
  1378. &mhba->mhba_dev_list);
  1379. dev_dbg(&mhba->pdev->dev,
  1380. "probe a new device(0:%d:0)"
  1381. " wwid(%llx)\n", id, mv_dev->wwid);
  1382. } else if (found == -1)
  1383. return -1;
  1384. else
  1385. continue;
  1386. }
  1387. }
  1388. if (cmd)
  1389. mvumi_delete_internal_cmd(mhba, cmd);
  1390. return 0;
  1391. }
  1392. static int mvumi_rescan_bus(void *data)
  1393. {
  1394. int ret = 0;
  1395. struct mvumi_hba *mhba = (struct mvumi_hba *) data;
  1396. struct mvumi_device *mv_dev = NULL , *dev_next;
  1397. while (!kthread_should_stop()) {
  1398. set_current_state(TASK_INTERRUPTIBLE);
  1399. if (!atomic_read(&mhba->pnp_count))
  1400. schedule();
  1401. msleep(1000);
  1402. atomic_set(&mhba->pnp_count, 0);
  1403. __set_current_state(TASK_RUNNING);
  1404. mutex_lock(&mhba->device_lock);
  1405. ret = mvumi_probe_devices(mhba);
  1406. if (!ret) {
  1407. list_for_each_entry_safe(mv_dev, dev_next,
  1408. &mhba->mhba_dev_list, list) {
  1409. if (mvumi_handle_hotplug(mhba, mv_dev->id,
  1410. DEVICE_ONLINE)) {
  1411. dev_err(&mhba->pdev->dev,
  1412. "%s add device(0:%d:0) failed"
  1413. "wwid(%llx) has exist\n",
  1414. __func__,
  1415. mv_dev->id, mv_dev->wwid);
  1416. list_del_init(&mv_dev->list);
  1417. kfree(mv_dev);
  1418. } else {
  1419. list_move_tail(&mv_dev->list,
  1420. &mhba->shost_dev_list);
  1421. }
  1422. }
  1423. }
  1424. mutex_unlock(&mhba->device_lock);
  1425. }
  1426. return 0;
  1427. }
  1428. static void mvumi_proc_msg(struct mvumi_hba *mhba,
  1429. struct mvumi_hotplug_event *param)
  1430. {
  1431. u16 size = param->size;
  1432. const unsigned long *ar_bitmap;
  1433. const unsigned long *re_bitmap;
  1434. int index;
  1435. if (mhba->fw_flag & MVUMI_FW_ATTACH) {
  1436. index = -1;
  1437. ar_bitmap = (const unsigned long *) param->bitmap;
  1438. re_bitmap = (const unsigned long *) &param->bitmap[size >> 3];
  1439. mutex_lock(&mhba->sas_discovery_mutex);
  1440. do {
  1441. index = find_next_zero_bit(ar_bitmap, size, index + 1);
  1442. if (index >= size)
  1443. break;
  1444. mvumi_handle_hotplug(mhba, index, DEVICE_ONLINE);
  1445. } while (1);
  1446. index = -1;
  1447. do {
  1448. index = find_next_zero_bit(re_bitmap, size, index + 1);
  1449. if (index >= size)
  1450. break;
  1451. mvumi_handle_hotplug(mhba, index, DEVICE_OFFLINE);
  1452. } while (1);
  1453. mutex_unlock(&mhba->sas_discovery_mutex);
  1454. }
  1455. }
  1456. static void mvumi_notification(struct mvumi_hba *mhba, u8 msg, void *buffer)
  1457. {
  1458. if (msg == APICDB1_EVENT_GETEVENT) {
  1459. int i, count;
  1460. struct mvumi_driver_event *param = NULL;
  1461. struct mvumi_event_req *er = buffer;
  1462. count = er->count;
  1463. if (count > MAX_EVENTS_RETURNED) {
  1464. dev_err(&mhba->pdev->dev, "event count[0x%x] is bigger"
  1465. " than max event count[0x%x].\n",
  1466. count, MAX_EVENTS_RETURNED);
  1467. return;
  1468. }
  1469. for (i = 0; i < count; i++) {
  1470. param = &er->events[i];
  1471. mvumi_show_event(mhba, param);
  1472. }
  1473. } else if (msg == APICDB1_HOST_GETEVENT) {
  1474. mvumi_proc_msg(mhba, buffer);
  1475. }
  1476. }
  1477. static int mvumi_get_event(struct mvumi_hba *mhba, unsigned char msg)
  1478. {
  1479. struct mvumi_cmd *cmd;
  1480. struct mvumi_msg_frame *frame;
  1481. cmd = mvumi_create_internal_cmd(mhba, 512);
  1482. if (!cmd)
  1483. return -1;
  1484. cmd->scmd = NULL;
  1485. cmd->cmd_status = REQ_STATUS_PENDING;
  1486. atomic_set(&cmd->sync_cmd, 0);
  1487. frame = cmd->frame;
  1488. frame->device_id = 0;
  1489. frame->cmd_flag = CMD_FLAG_DATA_IN;
  1490. frame->req_function = CL_FUN_SCSI_CMD;
  1491. frame->cdb_length = MAX_COMMAND_SIZE;
  1492. frame->data_transfer_length = sizeof(struct mvumi_event_req);
  1493. memset(frame->cdb, 0, MAX_COMMAND_SIZE);
  1494. frame->cdb[0] = APICDB0_EVENT;
  1495. frame->cdb[1] = msg;
  1496. mvumi_issue_blocked_cmd(mhba, cmd);
  1497. if (cmd->cmd_status != SAM_STAT_GOOD)
  1498. dev_err(&mhba->pdev->dev, "get event failed, status=0x%x.\n",
  1499. cmd->cmd_status);
  1500. else
  1501. mvumi_notification(mhba, cmd->frame->cdb[1], cmd->data_buf);
  1502. mvumi_delete_internal_cmd(mhba, cmd);
  1503. return 0;
  1504. }
  1505. static void mvumi_scan_events(struct work_struct *work)
  1506. {
  1507. struct mvumi_events_wq *mu_ev =
  1508. container_of(work, struct mvumi_events_wq, work_q);
  1509. mvumi_get_event(mu_ev->mhba, mu_ev->event);
  1510. kfree(mu_ev);
  1511. }
  1512. static void mvumi_launch_events(struct mvumi_hba *mhba, u32 isr_status)
  1513. {
  1514. struct mvumi_events_wq *mu_ev;
  1515. while (isr_status & (DRBL_BUS_CHANGE | DRBL_EVENT_NOTIFY)) {
  1516. if (isr_status & DRBL_BUS_CHANGE) {
  1517. atomic_inc(&mhba->pnp_count);
  1518. wake_up_process(mhba->dm_thread);
  1519. isr_status &= ~(DRBL_BUS_CHANGE);
  1520. continue;
  1521. }
  1522. mu_ev = kzalloc(sizeof(*mu_ev), GFP_ATOMIC);
  1523. if (mu_ev) {
  1524. INIT_WORK(&mu_ev->work_q, mvumi_scan_events);
  1525. mu_ev->mhba = mhba;
  1526. mu_ev->event = APICDB1_EVENT_GETEVENT;
  1527. isr_status &= ~(DRBL_EVENT_NOTIFY);
  1528. mu_ev->param = NULL;
  1529. schedule_work(&mu_ev->work_q);
  1530. }
  1531. }
  1532. }
  1533. static void mvumi_handle_clob(struct mvumi_hba *mhba)
  1534. {
  1535. struct mvumi_rsp_frame *ob_frame;
  1536. struct mvumi_cmd *cmd;
  1537. struct mvumi_ob_data *pool;
  1538. while (!list_empty(&mhba->free_ob_list)) {
  1539. pool = list_first_entry(&mhba->free_ob_list,
  1540. struct mvumi_ob_data, list);
  1541. list_del_init(&pool->list);
  1542. list_add_tail(&pool->list, &mhba->ob_data_list);
  1543. ob_frame = (struct mvumi_rsp_frame *) &pool->data[0];
  1544. cmd = mhba->tag_cmd[ob_frame->tag];
  1545. atomic_dec(&mhba->fw_outstanding);
  1546. mhba->tag_cmd[ob_frame->tag] = NULL;
  1547. tag_release_one(mhba, &mhba->tag_pool, ob_frame->tag);
  1548. if (cmd->scmd)
  1549. mvumi_complete_cmd(mhba, cmd, ob_frame);
  1550. else
  1551. mvumi_complete_internal_cmd(mhba, cmd, ob_frame);
  1552. }
  1553. mhba->instancet->fire_cmd(mhba, NULL);
  1554. }
  1555. static irqreturn_t mvumi_isr_handler(int irq, void *devp)
  1556. {
  1557. struct mvumi_hba *mhba = (struct mvumi_hba *) devp;
  1558. unsigned long flags;
  1559. spin_lock_irqsave(mhba->shost->host_lock, flags);
  1560. if (unlikely(mhba->instancet->clear_intr(mhba) || !mhba->global_isr)) {
  1561. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  1562. return IRQ_NONE;
  1563. }
  1564. if (mhba->global_isr & mhba->regs->int_dl_cpu2pciea) {
  1565. if (mhba->isr_status & (DRBL_BUS_CHANGE | DRBL_EVENT_NOTIFY))
  1566. mvumi_launch_events(mhba, mhba->isr_status);
  1567. if (mhba->isr_status & DRBL_HANDSHAKE_ISR) {
  1568. dev_warn(&mhba->pdev->dev, "enter handshake again!\n");
  1569. mvumi_handshake(mhba);
  1570. }
  1571. }
  1572. if (mhba->global_isr & mhba->regs->int_comaout)
  1573. mvumi_receive_ob_list_entry(mhba);
  1574. mhba->global_isr = 0;
  1575. mhba->isr_status = 0;
  1576. if (mhba->fw_state == FW_STATE_STARTED)
  1577. mvumi_handle_clob(mhba);
  1578. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  1579. return IRQ_HANDLED;
  1580. }
  1581. static enum mvumi_qc_result mvumi_send_command(struct mvumi_hba *mhba,
  1582. struct mvumi_cmd *cmd)
  1583. {
  1584. void *ib_entry;
  1585. struct mvumi_msg_frame *ib_frame;
  1586. unsigned int frame_len;
  1587. ib_frame = cmd->frame;
  1588. if (unlikely(mhba->fw_state != FW_STATE_STARTED)) {
  1589. dev_dbg(&mhba->pdev->dev, "firmware not ready.\n");
  1590. return MV_QUEUE_COMMAND_RESULT_NO_RESOURCE;
  1591. }
  1592. if (tag_is_empty(&mhba->tag_pool)) {
  1593. dev_dbg(&mhba->pdev->dev, "no free tag.\n");
  1594. return MV_QUEUE_COMMAND_RESULT_NO_RESOURCE;
  1595. }
  1596. mvumi_get_ib_list_entry(mhba, &ib_entry);
  1597. cmd->frame->tag = tag_get_one(mhba, &mhba->tag_pool);
  1598. cmd->frame->request_id = mhba->io_seq++;
  1599. cmd->request_id = cmd->frame->request_id;
  1600. mhba->tag_cmd[cmd->frame->tag] = cmd;
  1601. frame_len = sizeof(*ib_frame) - 4 +
  1602. ib_frame->sg_counts * sizeof(struct mvumi_sgl);
  1603. if (mhba->hba_capability & HS_CAPABILITY_SUPPORT_DYN_SRC) {
  1604. struct mvumi_dyn_list_entry *dle;
  1605. dle = ib_entry;
  1606. dle->src_low_addr =
  1607. cpu_to_le32(lower_32_bits(cmd->frame_phys));
  1608. dle->src_high_addr =
  1609. cpu_to_le32(upper_32_bits(cmd->frame_phys));
  1610. dle->if_length = (frame_len >> 2) & 0xFFF;
  1611. } else {
  1612. memcpy(ib_entry, ib_frame, frame_len);
  1613. }
  1614. return MV_QUEUE_COMMAND_RESULT_SENT;
  1615. }
  1616. static void mvumi_fire_cmd(struct mvumi_hba *mhba, struct mvumi_cmd *cmd)
  1617. {
  1618. unsigned short num_of_cl_sent = 0;
  1619. unsigned int count;
  1620. enum mvumi_qc_result result;
  1621. if (cmd)
  1622. list_add_tail(&cmd->queue_pointer, &mhba->waiting_req_list);
  1623. count = mhba->instancet->check_ib_list(mhba);
  1624. if (list_empty(&mhba->waiting_req_list) || !count)
  1625. return;
  1626. do {
  1627. cmd = list_first_entry(&mhba->waiting_req_list,
  1628. struct mvumi_cmd, queue_pointer);
  1629. list_del_init(&cmd->queue_pointer);
  1630. result = mvumi_send_command(mhba, cmd);
  1631. switch (result) {
  1632. case MV_QUEUE_COMMAND_RESULT_SENT:
  1633. num_of_cl_sent++;
  1634. break;
  1635. case MV_QUEUE_COMMAND_RESULT_NO_RESOURCE:
  1636. list_add(&cmd->queue_pointer, &mhba->waiting_req_list);
  1637. if (num_of_cl_sent > 0)
  1638. mvumi_send_ib_list_entry(mhba);
  1639. return;
  1640. }
  1641. } while (!list_empty(&mhba->waiting_req_list) && count--);
  1642. if (num_of_cl_sent > 0)
  1643. mvumi_send_ib_list_entry(mhba);
  1644. }
  1645. /**
  1646. * mvumi_enable_intr - Enables interrupts
  1647. * @mhba: Adapter soft state
  1648. */
  1649. static void mvumi_enable_intr(struct mvumi_hba *mhba)
  1650. {
  1651. unsigned int mask;
  1652. struct mvumi_hw_regs *regs = mhba->regs;
  1653. iowrite32(regs->int_drbl_int_mask, regs->arm_to_pciea_mask_reg);
  1654. mask = ioread32(regs->enpointa_mask_reg);
  1655. mask |= regs->int_dl_cpu2pciea | regs->int_comaout | regs->int_comaerr;
  1656. iowrite32(mask, regs->enpointa_mask_reg);
  1657. }
  1658. /**
  1659. * mvumi_disable_intr -Disables interrupt
  1660. * @mhba: Adapter soft state
  1661. */
  1662. static void mvumi_disable_intr(struct mvumi_hba *mhba)
  1663. {
  1664. unsigned int mask;
  1665. struct mvumi_hw_regs *regs = mhba->regs;
  1666. iowrite32(0, regs->arm_to_pciea_mask_reg);
  1667. mask = ioread32(regs->enpointa_mask_reg);
  1668. mask &= ~(regs->int_dl_cpu2pciea | regs->int_comaout |
  1669. regs->int_comaerr);
  1670. iowrite32(mask, regs->enpointa_mask_reg);
  1671. }
  1672. static int mvumi_clear_intr(void *extend)
  1673. {
  1674. struct mvumi_hba *mhba = (struct mvumi_hba *) extend;
  1675. unsigned int status, isr_status = 0, tmp = 0;
  1676. struct mvumi_hw_regs *regs = mhba->regs;
  1677. status = ioread32(regs->main_int_cause_reg);
  1678. if (!(status & regs->int_mu) || status == 0xFFFFFFFF)
  1679. return 1;
  1680. if (unlikely(status & regs->int_comaerr)) {
  1681. tmp = ioread32(regs->outb_isr_cause);
  1682. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580) {
  1683. if (tmp & regs->clic_out_err) {
  1684. iowrite32(tmp & regs->clic_out_err,
  1685. regs->outb_isr_cause);
  1686. }
  1687. } else {
  1688. if (tmp & (regs->clic_in_err | regs->clic_out_err))
  1689. iowrite32(tmp & (regs->clic_in_err |
  1690. regs->clic_out_err),
  1691. regs->outb_isr_cause);
  1692. }
  1693. status ^= mhba->regs->int_comaerr;
  1694. /* inbound or outbound parity error, command will timeout */
  1695. }
  1696. if (status & regs->int_comaout) {
  1697. tmp = ioread32(regs->outb_isr_cause);
  1698. if (tmp & regs->clic_irq)
  1699. iowrite32(tmp & regs->clic_irq, regs->outb_isr_cause);
  1700. }
  1701. if (status & regs->int_dl_cpu2pciea) {
  1702. isr_status = ioread32(regs->arm_to_pciea_drbl_reg);
  1703. if (isr_status)
  1704. iowrite32(isr_status, regs->arm_to_pciea_drbl_reg);
  1705. }
  1706. mhba->global_isr = status;
  1707. mhba->isr_status = isr_status;
  1708. return 0;
  1709. }
  1710. /**
  1711. * mvumi_read_fw_status_reg - returns the current FW status value
  1712. * @mhba: Adapter soft state
  1713. */
  1714. static unsigned int mvumi_read_fw_status_reg(struct mvumi_hba *mhba)
  1715. {
  1716. unsigned int status;
  1717. status = ioread32(mhba->regs->arm_to_pciea_drbl_reg);
  1718. if (status)
  1719. iowrite32(status, mhba->regs->arm_to_pciea_drbl_reg);
  1720. return status;
  1721. }
  1722. static struct mvumi_instance_template mvumi_instance_9143 = {
  1723. .fire_cmd = mvumi_fire_cmd,
  1724. .enable_intr = mvumi_enable_intr,
  1725. .disable_intr = mvumi_disable_intr,
  1726. .clear_intr = mvumi_clear_intr,
  1727. .read_fw_status_reg = mvumi_read_fw_status_reg,
  1728. .check_ib_list = mvumi_check_ib_list_9143,
  1729. .check_ob_list = mvumi_check_ob_list_9143,
  1730. .reset_host = mvumi_reset_host_9143,
  1731. };
  1732. static struct mvumi_instance_template mvumi_instance_9580 = {
  1733. .fire_cmd = mvumi_fire_cmd,
  1734. .enable_intr = mvumi_enable_intr,
  1735. .disable_intr = mvumi_disable_intr,
  1736. .clear_intr = mvumi_clear_intr,
  1737. .read_fw_status_reg = mvumi_read_fw_status_reg,
  1738. .check_ib_list = mvumi_check_ib_list_9580,
  1739. .check_ob_list = mvumi_check_ob_list_9580,
  1740. .reset_host = mvumi_reset_host_9580,
  1741. };
  1742. static int mvumi_slave_configure(struct scsi_device *sdev)
  1743. {
  1744. struct mvumi_hba *mhba;
  1745. unsigned char bitcount = sizeof(unsigned char) * 8;
  1746. mhba = (struct mvumi_hba *) sdev->host->hostdata;
  1747. if (sdev->id >= mhba->max_target_id)
  1748. return -EINVAL;
  1749. mhba->target_map[sdev->id / bitcount] |= (1 << (sdev->id % bitcount));
  1750. return 0;
  1751. }
  1752. /**
  1753. * mvumi_build_frame - Prepares a direct cdb (DCDB) command
  1754. * @mhba: Adapter soft state
  1755. * @scmd: SCSI command
  1756. * @cmd: Command to be prepared in
  1757. *
  1758. * This function prepares CDB commands. These are typcially pass-through
  1759. * commands to the devices.
  1760. */
  1761. static unsigned char mvumi_build_frame(struct mvumi_hba *mhba,
  1762. struct scsi_cmnd *scmd, struct mvumi_cmd *cmd)
  1763. {
  1764. struct mvumi_msg_frame *pframe;
  1765. cmd->scmd = scmd;
  1766. cmd->cmd_status = REQ_STATUS_PENDING;
  1767. pframe = cmd->frame;
  1768. pframe->device_id = ((unsigned short) scmd->device->id) |
  1769. (((unsigned short) scmd->device->lun) << 8);
  1770. pframe->cmd_flag = 0;
  1771. switch (scmd->sc_data_direction) {
  1772. case DMA_NONE:
  1773. pframe->cmd_flag |= CMD_FLAG_NON_DATA;
  1774. break;
  1775. case DMA_FROM_DEVICE:
  1776. pframe->cmd_flag |= CMD_FLAG_DATA_IN;
  1777. break;
  1778. case DMA_TO_DEVICE:
  1779. pframe->cmd_flag |= CMD_FLAG_DATA_OUT;
  1780. break;
  1781. case DMA_BIDIRECTIONAL:
  1782. default:
  1783. dev_warn(&mhba->pdev->dev, "unexpected data direction[%d] "
  1784. "cmd[0x%x]\n", scmd->sc_data_direction, scmd->cmnd[0]);
  1785. goto error;
  1786. }
  1787. pframe->cdb_length = scmd->cmd_len;
  1788. memcpy(pframe->cdb, scmd->cmnd, pframe->cdb_length);
  1789. pframe->req_function = CL_FUN_SCSI_CMD;
  1790. if (scsi_bufflen(scmd)) {
  1791. if (mvumi_make_sgl(mhba, scmd, &pframe->payload[0],
  1792. &pframe->sg_counts))
  1793. goto error;
  1794. pframe->data_transfer_length = scsi_bufflen(scmd);
  1795. } else {
  1796. pframe->sg_counts = 0;
  1797. pframe->data_transfer_length = 0;
  1798. }
  1799. return 0;
  1800. error:
  1801. scsi_build_sense(scmd, 0, ILLEGAL_REQUEST, 0x24, 0);
  1802. return -1;
  1803. }
  1804. /**
  1805. * mvumi_queue_command - Queue entry point
  1806. * @shost: Scsi host to queue command on
  1807. * @scmd: SCSI command to be queued
  1808. */
  1809. static int mvumi_queue_command(struct Scsi_Host *shost,
  1810. struct scsi_cmnd *scmd)
  1811. {
  1812. struct mvumi_cmd *cmd;
  1813. struct mvumi_hba *mhba;
  1814. unsigned long irq_flags;
  1815. spin_lock_irqsave(shost->host_lock, irq_flags);
  1816. mhba = (struct mvumi_hba *) shost->hostdata;
  1817. scmd->result = 0;
  1818. cmd = mvumi_get_cmd(mhba);
  1819. if (unlikely(!cmd)) {
  1820. spin_unlock_irqrestore(shost->host_lock, irq_flags);
  1821. return SCSI_MLQUEUE_HOST_BUSY;
  1822. }
  1823. if (unlikely(mvumi_build_frame(mhba, scmd, cmd)))
  1824. goto out_return_cmd;
  1825. cmd->scmd = scmd;
  1826. mvumi_priv(scmd)->cmd_priv = cmd;
  1827. mhba->instancet->fire_cmd(mhba, cmd);
  1828. spin_unlock_irqrestore(shost->host_lock, irq_flags);
  1829. return 0;
  1830. out_return_cmd:
  1831. mvumi_return_cmd(mhba, cmd);
  1832. scsi_done(scmd);
  1833. spin_unlock_irqrestore(shost->host_lock, irq_flags);
  1834. return 0;
  1835. }
  1836. static enum scsi_timeout_action mvumi_timed_out(struct scsi_cmnd *scmd)
  1837. {
  1838. struct mvumi_cmd *cmd = mvumi_priv(scmd)->cmd_priv;
  1839. struct Scsi_Host *host = scmd->device->host;
  1840. struct mvumi_hba *mhba = shost_priv(host);
  1841. unsigned long flags;
  1842. spin_lock_irqsave(mhba->shost->host_lock, flags);
  1843. if (mhba->tag_cmd[cmd->frame->tag]) {
  1844. mhba->tag_cmd[cmd->frame->tag] = NULL;
  1845. tag_release_one(mhba, &mhba->tag_pool, cmd->frame->tag);
  1846. }
  1847. if (!list_empty(&cmd->queue_pointer))
  1848. list_del_init(&cmd->queue_pointer);
  1849. else
  1850. atomic_dec(&mhba->fw_outstanding);
  1851. scmd->result = (DID_ABORT << 16);
  1852. mvumi_priv(scmd)->cmd_priv = NULL;
  1853. if (scsi_bufflen(scmd)) {
  1854. dma_unmap_sg(&mhba->pdev->dev, scsi_sglist(scmd),
  1855. scsi_sg_count(scmd),
  1856. scmd->sc_data_direction);
  1857. }
  1858. mvumi_return_cmd(mhba, cmd);
  1859. spin_unlock_irqrestore(mhba->shost->host_lock, flags);
  1860. return SCSI_EH_NOT_HANDLED;
  1861. }
  1862. static int
  1863. mvumi_bios_param(struct scsi_device *sdev, struct block_device *bdev,
  1864. sector_t capacity, int geom[])
  1865. {
  1866. int heads, sectors;
  1867. sector_t cylinders;
  1868. unsigned long tmp;
  1869. heads = 64;
  1870. sectors = 32;
  1871. tmp = heads * sectors;
  1872. cylinders = capacity;
  1873. sector_div(cylinders, tmp);
  1874. if (capacity >= 0x200000) {
  1875. heads = 255;
  1876. sectors = 63;
  1877. tmp = heads * sectors;
  1878. cylinders = capacity;
  1879. sector_div(cylinders, tmp);
  1880. }
  1881. geom[0] = heads;
  1882. geom[1] = sectors;
  1883. geom[2] = cylinders;
  1884. return 0;
  1885. }
  1886. static struct scsi_host_template mvumi_template = {
  1887. .module = THIS_MODULE,
  1888. .name = "Marvell Storage Controller",
  1889. .slave_configure = mvumi_slave_configure,
  1890. .queuecommand = mvumi_queue_command,
  1891. .eh_timed_out = mvumi_timed_out,
  1892. .eh_host_reset_handler = mvumi_host_reset,
  1893. .bios_param = mvumi_bios_param,
  1894. .dma_boundary = PAGE_SIZE - 1,
  1895. .this_id = -1,
  1896. .cmd_size = sizeof(struct mvumi_cmd_priv),
  1897. };
  1898. static int mvumi_cfg_hw_reg(struct mvumi_hba *mhba)
  1899. {
  1900. void *base = NULL;
  1901. struct mvumi_hw_regs *regs;
  1902. switch (mhba->pdev->device) {
  1903. case PCI_DEVICE_ID_MARVELL_MV9143:
  1904. mhba->mmio = mhba->base_addr[0];
  1905. base = mhba->mmio;
  1906. if (!mhba->regs) {
  1907. mhba->regs = kzalloc(sizeof(*regs), GFP_KERNEL);
  1908. if (mhba->regs == NULL)
  1909. return -ENOMEM;
  1910. }
  1911. regs = mhba->regs;
  1912. /* For Arm */
  1913. regs->ctrl_sts_reg = base + 0x20104;
  1914. regs->rstoutn_mask_reg = base + 0x20108;
  1915. regs->sys_soft_rst_reg = base + 0x2010C;
  1916. regs->main_int_cause_reg = base + 0x20200;
  1917. regs->enpointa_mask_reg = base + 0x2020C;
  1918. regs->rstoutn_en_reg = base + 0xF1400;
  1919. /* For Doorbell */
  1920. regs->pciea_to_arm_drbl_reg = base + 0x20400;
  1921. regs->arm_to_pciea_drbl_reg = base + 0x20408;
  1922. regs->arm_to_pciea_mask_reg = base + 0x2040C;
  1923. regs->pciea_to_arm_msg0 = base + 0x20430;
  1924. regs->pciea_to_arm_msg1 = base + 0x20434;
  1925. regs->arm_to_pciea_msg0 = base + 0x20438;
  1926. regs->arm_to_pciea_msg1 = base + 0x2043C;
  1927. /* For Message Unit */
  1928. regs->inb_aval_count_basel = base + 0x508;
  1929. regs->inb_aval_count_baseh = base + 0x50C;
  1930. regs->inb_write_pointer = base + 0x518;
  1931. regs->inb_read_pointer = base + 0x51C;
  1932. regs->outb_coal_cfg = base + 0x568;
  1933. regs->outb_copy_basel = base + 0x5B0;
  1934. regs->outb_copy_baseh = base + 0x5B4;
  1935. regs->outb_copy_pointer = base + 0x544;
  1936. regs->outb_read_pointer = base + 0x548;
  1937. regs->outb_isr_cause = base + 0x560;
  1938. regs->outb_coal_cfg = base + 0x568;
  1939. /* Bit setting for HW */
  1940. regs->int_comaout = 1 << 8;
  1941. regs->int_comaerr = 1 << 6;
  1942. regs->int_dl_cpu2pciea = 1 << 1;
  1943. regs->cl_pointer_toggle = 1 << 12;
  1944. regs->clic_irq = 1 << 1;
  1945. regs->clic_in_err = 1 << 8;
  1946. regs->clic_out_err = 1 << 12;
  1947. regs->cl_slot_num_mask = 0xFFF;
  1948. regs->int_drbl_int_mask = 0x3FFFFFFF;
  1949. regs->int_mu = regs->int_dl_cpu2pciea | regs->int_comaout |
  1950. regs->int_comaerr;
  1951. break;
  1952. case PCI_DEVICE_ID_MARVELL_MV9580:
  1953. mhba->mmio = mhba->base_addr[2];
  1954. base = mhba->mmio;
  1955. if (!mhba->regs) {
  1956. mhba->regs = kzalloc(sizeof(*regs), GFP_KERNEL);
  1957. if (mhba->regs == NULL)
  1958. return -ENOMEM;
  1959. }
  1960. regs = mhba->regs;
  1961. /* For Arm */
  1962. regs->ctrl_sts_reg = base + 0x20104;
  1963. regs->rstoutn_mask_reg = base + 0x1010C;
  1964. regs->sys_soft_rst_reg = base + 0x10108;
  1965. regs->main_int_cause_reg = base + 0x10200;
  1966. regs->enpointa_mask_reg = base + 0x1020C;
  1967. regs->rstoutn_en_reg = base + 0xF1400;
  1968. /* For Doorbell */
  1969. regs->pciea_to_arm_drbl_reg = base + 0x10460;
  1970. regs->arm_to_pciea_drbl_reg = base + 0x10480;
  1971. regs->arm_to_pciea_mask_reg = base + 0x10484;
  1972. regs->pciea_to_arm_msg0 = base + 0x10400;
  1973. regs->pciea_to_arm_msg1 = base + 0x10404;
  1974. regs->arm_to_pciea_msg0 = base + 0x10420;
  1975. regs->arm_to_pciea_msg1 = base + 0x10424;
  1976. /* For reset*/
  1977. regs->reset_request = base + 0x10108;
  1978. regs->reset_enable = base + 0x1010c;
  1979. /* For Message Unit */
  1980. regs->inb_aval_count_basel = base + 0x4008;
  1981. regs->inb_aval_count_baseh = base + 0x400C;
  1982. regs->inb_write_pointer = base + 0x4018;
  1983. regs->inb_read_pointer = base + 0x401C;
  1984. regs->outb_copy_basel = base + 0x4058;
  1985. regs->outb_copy_baseh = base + 0x405C;
  1986. regs->outb_copy_pointer = base + 0x406C;
  1987. regs->outb_read_pointer = base + 0x4070;
  1988. regs->outb_coal_cfg = base + 0x4080;
  1989. regs->outb_isr_cause = base + 0x4088;
  1990. /* Bit setting for HW */
  1991. regs->int_comaout = 1 << 4;
  1992. regs->int_dl_cpu2pciea = 1 << 12;
  1993. regs->int_comaerr = 1 << 29;
  1994. regs->cl_pointer_toggle = 1 << 14;
  1995. regs->cl_slot_num_mask = 0x3FFF;
  1996. regs->clic_irq = 1 << 0;
  1997. regs->clic_out_err = 1 << 1;
  1998. regs->int_drbl_int_mask = 0x3FFFFFFF;
  1999. regs->int_mu = regs->int_dl_cpu2pciea | regs->int_comaout;
  2000. break;
  2001. default:
  2002. return -1;
  2003. }
  2004. return 0;
  2005. }
  2006. /**
  2007. * mvumi_init_fw - Initializes the FW
  2008. * @mhba: Adapter soft state
  2009. *
  2010. * This is the main function for initializing firmware.
  2011. */
  2012. static int mvumi_init_fw(struct mvumi_hba *mhba)
  2013. {
  2014. int ret = 0;
  2015. if (pci_request_regions(mhba->pdev, MV_DRIVER_NAME)) {
  2016. dev_err(&mhba->pdev->dev, "IO memory region busy!\n");
  2017. return -EBUSY;
  2018. }
  2019. ret = mvumi_map_pci_addr(mhba->pdev, mhba->base_addr);
  2020. if (ret)
  2021. goto fail_ioremap;
  2022. switch (mhba->pdev->device) {
  2023. case PCI_DEVICE_ID_MARVELL_MV9143:
  2024. mhba->instancet = &mvumi_instance_9143;
  2025. mhba->io_seq = 0;
  2026. mhba->max_sge = MVUMI_MAX_SG_ENTRY;
  2027. mhba->request_id_enabled = 1;
  2028. break;
  2029. case PCI_DEVICE_ID_MARVELL_MV9580:
  2030. mhba->instancet = &mvumi_instance_9580;
  2031. mhba->io_seq = 0;
  2032. mhba->max_sge = MVUMI_MAX_SG_ENTRY;
  2033. break;
  2034. default:
  2035. dev_err(&mhba->pdev->dev, "device 0x%x not supported!\n",
  2036. mhba->pdev->device);
  2037. mhba->instancet = NULL;
  2038. ret = -EINVAL;
  2039. goto fail_alloc_mem;
  2040. }
  2041. dev_dbg(&mhba->pdev->dev, "device id : %04X is found.\n",
  2042. mhba->pdev->device);
  2043. ret = mvumi_cfg_hw_reg(mhba);
  2044. if (ret) {
  2045. dev_err(&mhba->pdev->dev,
  2046. "failed to allocate memory for reg\n");
  2047. ret = -ENOMEM;
  2048. goto fail_alloc_mem;
  2049. }
  2050. mhba->handshake_page = dma_alloc_coherent(&mhba->pdev->dev,
  2051. HSP_MAX_SIZE, &mhba->handshake_page_phys, GFP_KERNEL);
  2052. if (!mhba->handshake_page) {
  2053. dev_err(&mhba->pdev->dev,
  2054. "failed to allocate memory for handshake\n");
  2055. ret = -ENOMEM;
  2056. goto fail_alloc_page;
  2057. }
  2058. if (mvumi_start(mhba)) {
  2059. ret = -EINVAL;
  2060. goto fail_ready_state;
  2061. }
  2062. ret = mvumi_alloc_cmds(mhba);
  2063. if (ret)
  2064. goto fail_ready_state;
  2065. return 0;
  2066. fail_ready_state:
  2067. mvumi_release_mem_resource(mhba);
  2068. dma_free_coherent(&mhba->pdev->dev, HSP_MAX_SIZE,
  2069. mhba->handshake_page, mhba->handshake_page_phys);
  2070. fail_alloc_page:
  2071. kfree(mhba->regs);
  2072. fail_alloc_mem:
  2073. mvumi_unmap_pci_addr(mhba->pdev, mhba->base_addr);
  2074. fail_ioremap:
  2075. pci_release_regions(mhba->pdev);
  2076. return ret;
  2077. }
  2078. /**
  2079. * mvumi_io_attach - Attaches this driver to SCSI mid-layer
  2080. * @mhba: Adapter soft state
  2081. */
  2082. static int mvumi_io_attach(struct mvumi_hba *mhba)
  2083. {
  2084. struct Scsi_Host *host = mhba->shost;
  2085. struct scsi_device *sdev = NULL;
  2086. int ret;
  2087. unsigned int max_sg = (mhba->ib_max_size + 4 -
  2088. sizeof(struct mvumi_msg_frame)) / sizeof(struct mvumi_sgl);
  2089. host->irq = mhba->pdev->irq;
  2090. host->unique_id = mhba->unique_id;
  2091. host->can_queue = (mhba->max_io - 1) ? (mhba->max_io - 1) : 1;
  2092. host->sg_tablesize = mhba->max_sge > max_sg ? max_sg : mhba->max_sge;
  2093. host->max_sectors = mhba->max_transfer_size / 512;
  2094. host->cmd_per_lun = (mhba->max_io - 1) ? (mhba->max_io - 1) : 1;
  2095. host->max_id = mhba->max_target_id;
  2096. host->max_cmd_len = MAX_COMMAND_SIZE;
  2097. ret = scsi_add_host(host, &mhba->pdev->dev);
  2098. if (ret) {
  2099. dev_err(&mhba->pdev->dev, "scsi_add_host failed\n");
  2100. return ret;
  2101. }
  2102. mhba->fw_flag |= MVUMI_FW_ATTACH;
  2103. mutex_lock(&mhba->sas_discovery_mutex);
  2104. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
  2105. ret = scsi_add_device(host, 0, mhba->max_target_id - 1, 0);
  2106. else
  2107. ret = 0;
  2108. if (ret) {
  2109. dev_err(&mhba->pdev->dev, "add virtual device failed\n");
  2110. mutex_unlock(&mhba->sas_discovery_mutex);
  2111. goto fail_add_device;
  2112. }
  2113. mhba->dm_thread = kthread_create(mvumi_rescan_bus,
  2114. mhba, "mvumi_scanthread");
  2115. if (IS_ERR(mhba->dm_thread)) {
  2116. dev_err(&mhba->pdev->dev,
  2117. "failed to create device scan thread\n");
  2118. ret = PTR_ERR(mhba->dm_thread);
  2119. mutex_unlock(&mhba->sas_discovery_mutex);
  2120. goto fail_create_thread;
  2121. }
  2122. atomic_set(&mhba->pnp_count, 1);
  2123. wake_up_process(mhba->dm_thread);
  2124. mutex_unlock(&mhba->sas_discovery_mutex);
  2125. return 0;
  2126. fail_create_thread:
  2127. if (mhba->pdev->device == PCI_DEVICE_ID_MARVELL_MV9580)
  2128. sdev = scsi_device_lookup(mhba->shost, 0,
  2129. mhba->max_target_id - 1, 0);
  2130. if (sdev) {
  2131. scsi_remove_device(sdev);
  2132. scsi_device_put(sdev);
  2133. }
  2134. fail_add_device:
  2135. scsi_remove_host(mhba->shost);
  2136. return ret;
  2137. }
  2138. /**
  2139. * mvumi_probe_one - PCI hotplug entry point
  2140. * @pdev: PCI device structure
  2141. * @id: PCI ids of supported hotplugged adapter
  2142. */
  2143. static int mvumi_probe_one(struct pci_dev *pdev, const struct pci_device_id *id)
  2144. {
  2145. struct Scsi_Host *host;
  2146. struct mvumi_hba *mhba;
  2147. int ret;
  2148. dev_dbg(&pdev->dev, " %#4.04x:%#4.04x:%#4.04x:%#4.04x: ",
  2149. pdev->vendor, pdev->device, pdev->subsystem_vendor,
  2150. pdev->subsystem_device);
  2151. ret = pci_enable_device(pdev);
  2152. if (ret)
  2153. return ret;
  2154. ret = mvumi_pci_set_master(pdev);
  2155. if (ret)
  2156. goto fail_set_dma_mask;
  2157. host = scsi_host_alloc(&mvumi_template, sizeof(*mhba));
  2158. if (!host) {
  2159. dev_err(&pdev->dev, "scsi_host_alloc failed\n");
  2160. ret = -ENOMEM;
  2161. goto fail_alloc_instance;
  2162. }
  2163. mhba = shost_priv(host);
  2164. INIT_LIST_HEAD(&mhba->cmd_pool);
  2165. INIT_LIST_HEAD(&mhba->ob_data_list);
  2166. INIT_LIST_HEAD(&mhba->free_ob_list);
  2167. INIT_LIST_HEAD(&mhba->res_list);
  2168. INIT_LIST_HEAD(&mhba->waiting_req_list);
  2169. mutex_init(&mhba->device_lock);
  2170. INIT_LIST_HEAD(&mhba->mhba_dev_list);
  2171. INIT_LIST_HEAD(&mhba->shost_dev_list);
  2172. atomic_set(&mhba->fw_outstanding, 0);
  2173. init_waitqueue_head(&mhba->int_cmd_wait_q);
  2174. mutex_init(&mhba->sas_discovery_mutex);
  2175. mhba->pdev = pdev;
  2176. mhba->shost = host;
  2177. mhba->unique_id = pdev->bus->number << 8 | pdev->devfn;
  2178. ret = mvumi_init_fw(mhba);
  2179. if (ret)
  2180. goto fail_init_fw;
  2181. ret = request_irq(mhba->pdev->irq, mvumi_isr_handler, IRQF_SHARED,
  2182. "mvumi", mhba);
  2183. if (ret) {
  2184. dev_err(&pdev->dev, "failed to register IRQ\n");
  2185. goto fail_init_irq;
  2186. }
  2187. mhba->instancet->enable_intr(mhba);
  2188. pci_set_drvdata(pdev, mhba);
  2189. ret = mvumi_io_attach(mhba);
  2190. if (ret)
  2191. goto fail_io_attach;
  2192. mvumi_backup_bar_addr(mhba);
  2193. dev_dbg(&pdev->dev, "probe mvumi driver successfully.\n");
  2194. return 0;
  2195. fail_io_attach:
  2196. mhba->instancet->disable_intr(mhba);
  2197. free_irq(mhba->pdev->irq, mhba);
  2198. fail_init_irq:
  2199. mvumi_release_fw(mhba);
  2200. fail_init_fw:
  2201. scsi_host_put(host);
  2202. fail_alloc_instance:
  2203. fail_set_dma_mask:
  2204. pci_disable_device(pdev);
  2205. return ret;
  2206. }
  2207. static void mvumi_detach_one(struct pci_dev *pdev)
  2208. {
  2209. struct Scsi_Host *host;
  2210. struct mvumi_hba *mhba;
  2211. mhba = pci_get_drvdata(pdev);
  2212. if (mhba->dm_thread) {
  2213. kthread_stop(mhba->dm_thread);
  2214. mhba->dm_thread = NULL;
  2215. }
  2216. mvumi_detach_devices(mhba);
  2217. host = mhba->shost;
  2218. scsi_remove_host(mhba->shost);
  2219. mvumi_flush_cache(mhba);
  2220. mhba->instancet->disable_intr(mhba);
  2221. free_irq(mhba->pdev->irq, mhba);
  2222. mvumi_release_fw(mhba);
  2223. scsi_host_put(host);
  2224. pci_disable_device(pdev);
  2225. dev_dbg(&pdev->dev, "driver is removed!\n");
  2226. }
  2227. /**
  2228. * mvumi_shutdown - Shutdown entry point
  2229. * @pdev: PCI device structure
  2230. */
  2231. static void mvumi_shutdown(struct pci_dev *pdev)
  2232. {
  2233. struct mvumi_hba *mhba = pci_get_drvdata(pdev);
  2234. mvumi_flush_cache(mhba);
  2235. }
  2236. static int __maybe_unused mvumi_suspend(struct device *dev)
  2237. {
  2238. struct pci_dev *pdev = to_pci_dev(dev);
  2239. struct mvumi_hba *mhba = pci_get_drvdata(pdev);
  2240. mvumi_flush_cache(mhba);
  2241. mhba->instancet->disable_intr(mhba);
  2242. mvumi_unmap_pci_addr(pdev, mhba->base_addr);
  2243. return 0;
  2244. }
  2245. static int __maybe_unused mvumi_resume(struct device *dev)
  2246. {
  2247. int ret;
  2248. struct pci_dev *pdev = to_pci_dev(dev);
  2249. struct mvumi_hba *mhba = pci_get_drvdata(pdev);
  2250. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  2251. if (ret)
  2252. goto fail;
  2253. ret = mvumi_map_pci_addr(mhba->pdev, mhba->base_addr);
  2254. if (ret)
  2255. goto release_regions;
  2256. if (mvumi_cfg_hw_reg(mhba)) {
  2257. ret = -EINVAL;
  2258. goto unmap_pci_addr;
  2259. }
  2260. mhba->mmio = mhba->base_addr[0];
  2261. mvumi_reset(mhba);
  2262. if (mvumi_start(mhba)) {
  2263. ret = -EINVAL;
  2264. goto unmap_pci_addr;
  2265. }
  2266. mhba->instancet->enable_intr(mhba);
  2267. return 0;
  2268. unmap_pci_addr:
  2269. mvumi_unmap_pci_addr(pdev, mhba->base_addr);
  2270. release_regions:
  2271. pci_release_regions(pdev);
  2272. fail:
  2273. return ret;
  2274. }
  2275. static SIMPLE_DEV_PM_OPS(mvumi_pm_ops, mvumi_suspend, mvumi_resume);
  2276. static struct pci_driver mvumi_pci_driver = {
  2277. .name = MV_DRIVER_NAME,
  2278. .id_table = mvumi_pci_table,
  2279. .probe = mvumi_probe_one,
  2280. .remove = mvumi_detach_one,
  2281. .shutdown = mvumi_shutdown,
  2282. .driver.pm = &mvumi_pm_ops,
  2283. };
  2284. module_pci_driver(mvumi_pci_driver);