lpfc_hw4.h 174 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064
  1. /*******************************************************************
  2. * This file is part of the Emulex Linux Device Driver for *
  3. * Fibre Channel Host Bus Adapters. *
  4. * Copyright (C) 2017-2022 Broadcom. All Rights Reserved. The term *
  5. * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries. *
  6. * Copyright (C) 2009-2016 Emulex. All rights reserved. *
  7. * EMULEX and SLI are trademarks of Emulex. *
  8. * www.broadcom.com *
  9. * *
  10. * This program is free software; you can redistribute it and/or *
  11. * modify it under the terms of version 2 of the GNU General *
  12. * Public License as published by the Free Software Foundation. *
  13. * This program is distributed in the hope that it will be useful. *
  14. * ALL EXPRESS OR IMPLIED CONDITIONS, REPRESENTATIONS AND *
  15. * WARRANTIES, INCLUDING ANY IMPLIED WARRANTY OF MERCHANTABILITY, *
  16. * FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT, ARE *
  17. * DISCLAIMED, EXCEPT TO THE EXTENT THAT SUCH DISCLAIMERS ARE HELD *
  18. * TO BE LEGALLY INVALID. See the GNU General Public License for *
  19. * more details, a copy of which can be found in the file COPYING *
  20. * included with this package. *
  21. *******************************************************************/
  22. #include <uapi/scsi/fc/fc_fs.h>
  23. #include <uapi/scsi/fc/fc_els.h>
  24. /* Macros to deal with bit fields. Each bit field must have 3 #defines
  25. * associated with it (_SHIFT, _MASK, and _WORD).
  26. * EG. For a bit field that is in the 7th bit of the "field4" field of a
  27. * structure and is 2 bits in size the following #defines must exist:
  28. * struct temp {
  29. * uint32_t field1;
  30. * uint32_t field2;
  31. * uint32_t field3;
  32. * uint32_t field4;
  33. * #define example_bit_field_SHIFT 7
  34. * #define example_bit_field_MASK 0x03
  35. * #define example_bit_field_WORD field4
  36. * uint32_t field5;
  37. * };
  38. * Then the macros below may be used to get or set the value of that field.
  39. * EG. To get the value of the bit field from the above example:
  40. * struct temp t1;
  41. * value = bf_get(example_bit_field, &t1);
  42. * And then to set that bit field:
  43. * bf_set(example_bit_field, &t1, 2);
  44. * Or clear that bit field:
  45. * bf_set(example_bit_field, &t1, 0);
  46. */
  47. #define bf_get_be32(name, ptr) \
  48. ((be32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  49. #define bf_get_le32(name, ptr) \
  50. ((le32_to_cpu((ptr)->name##_WORD) >> name##_SHIFT) & name##_MASK)
  51. #define bf_get(name, ptr) \
  52. (((ptr)->name##_WORD >> name##_SHIFT) & name##_MASK)
  53. #define bf_set_le32(name, ptr, value) \
  54. ((ptr)->name##_WORD = cpu_to_le32(((((value) & \
  55. name##_MASK) << name##_SHIFT) | (le32_to_cpu((ptr)->name##_WORD) & \
  56. ~(name##_MASK << name##_SHIFT)))))
  57. #define bf_set(name, ptr, value) \
  58. ((ptr)->name##_WORD = ((((value) & name##_MASK) << name##_SHIFT) | \
  59. ((ptr)->name##_WORD & ~(name##_MASK << name##_SHIFT))))
  60. #define get_wqe_reqtag(x) (((x)->wqe.words[9] >> 0) & 0xFFFF)
  61. #define get_wqe_tmo(x) (((x)->wqe.words[7] >> 24) & 0x00FF)
  62. #define get_job_ulpword(x, y) ((x)->iocb.un.ulpWord[y])
  63. #define set_job_ulpstatus(x, y) bf_set(lpfc_wcqe_c_status, &(x)->wcqe_cmpl, y)
  64. #define set_job_ulpword4(x, y) ((&(x)->wcqe_cmpl)->parameter = y)
  65. struct dma_address {
  66. uint32_t addr_lo;
  67. uint32_t addr_hi;
  68. };
  69. struct lpfc_sli_intf {
  70. uint32_t word0;
  71. #define lpfc_sli_intf_valid_SHIFT 29
  72. #define lpfc_sli_intf_valid_MASK 0x00000007
  73. #define lpfc_sli_intf_valid_WORD word0
  74. #define LPFC_SLI_INTF_VALID 6
  75. #define lpfc_sli_intf_sli_hint2_SHIFT 24
  76. #define lpfc_sli_intf_sli_hint2_MASK 0x0000001F
  77. #define lpfc_sli_intf_sli_hint2_WORD word0
  78. #define LPFC_SLI_INTF_SLI_HINT2_NONE 0
  79. #define lpfc_sli_intf_sli_hint1_SHIFT 16
  80. #define lpfc_sli_intf_sli_hint1_MASK 0x000000FF
  81. #define lpfc_sli_intf_sli_hint1_WORD word0
  82. #define LPFC_SLI_INTF_SLI_HINT1_NONE 0
  83. #define LPFC_SLI_INTF_SLI_HINT1_1 1
  84. #define LPFC_SLI_INTF_SLI_HINT1_2 2
  85. #define lpfc_sli_intf_if_type_SHIFT 12
  86. #define lpfc_sli_intf_if_type_MASK 0x0000000F
  87. #define lpfc_sli_intf_if_type_WORD word0
  88. #define LPFC_SLI_INTF_IF_TYPE_0 0
  89. #define LPFC_SLI_INTF_IF_TYPE_1 1
  90. #define LPFC_SLI_INTF_IF_TYPE_2 2
  91. #define LPFC_SLI_INTF_IF_TYPE_6 6
  92. #define lpfc_sli_intf_sli_family_SHIFT 8
  93. #define lpfc_sli_intf_sli_family_MASK 0x0000000F
  94. #define lpfc_sli_intf_sli_family_WORD word0
  95. #define LPFC_SLI_INTF_FAMILY_BE2 0x0
  96. #define LPFC_SLI_INTF_FAMILY_BE3 0x1
  97. #define LPFC_SLI_INTF_FAMILY_LNCR_A0 0xa
  98. #define LPFC_SLI_INTF_FAMILY_LNCR_B0 0xb
  99. #define LPFC_SLI_INTF_FAMILY_G6 0xc
  100. #define LPFC_SLI_INTF_FAMILY_G7 0xd
  101. #define LPFC_SLI_INTF_FAMILY_G7P 0xe
  102. #define lpfc_sli_intf_slirev_SHIFT 4
  103. #define lpfc_sli_intf_slirev_MASK 0x0000000F
  104. #define lpfc_sli_intf_slirev_WORD word0
  105. #define LPFC_SLI_INTF_REV_SLI3 3
  106. #define LPFC_SLI_INTF_REV_SLI4 4
  107. #define lpfc_sli_intf_func_type_SHIFT 0
  108. #define lpfc_sli_intf_func_type_MASK 0x00000001
  109. #define lpfc_sli_intf_func_type_WORD word0
  110. #define LPFC_SLI_INTF_IF_TYPE_PHYS 0
  111. #define LPFC_SLI_INTF_IF_TYPE_VIRT 1
  112. };
  113. #define LPFC_SLI4_MBX_EMBED true
  114. #define LPFC_SLI4_MBX_NEMBED false
  115. #define LPFC_SLI4_MB_WORD_COUNT 64
  116. #define LPFC_MAX_MQ_PAGE 8
  117. #define LPFC_MAX_WQ_PAGE_V0 4
  118. #define LPFC_MAX_WQ_PAGE 8
  119. #define LPFC_MAX_RQ_PAGE 8
  120. #define LPFC_MAX_CQ_PAGE 4
  121. #define LPFC_MAX_EQ_PAGE 8
  122. #define LPFC_VIR_FUNC_MAX 32 /* Maximum number of virtual functions */
  123. #define LPFC_PCI_FUNC_MAX 5 /* Maximum number of PCI functions */
  124. #define LPFC_VFR_PAGE_SIZE 0x1000 /* 4KB BAR2 per-VF register page size */
  125. /* Define SLI4 Alignment requirements. */
  126. #define LPFC_ALIGN_16_BYTE 16
  127. #define LPFC_ALIGN_64_BYTE 64
  128. #define SLI4_PAGE_SIZE 4096
  129. /* Define SLI4 specific definitions. */
  130. #define LPFC_MQ_CQE_BYTE_OFFSET 256
  131. #define LPFC_MBX_CMD_HDR_LENGTH 16
  132. #define LPFC_MBX_ERROR_RANGE 0x4000
  133. #define LPFC_BMBX_BIT1_ADDR_HI 0x2
  134. #define LPFC_BMBX_BIT1_ADDR_LO 0
  135. #define LPFC_RPI_HDR_COUNT 64
  136. #define LPFC_HDR_TEMPLATE_SIZE 4096
  137. #define LPFC_RPI_ALLOC_ERROR 0xFFFF
  138. #define LPFC_FCF_RECORD_WD_CNT 132
  139. #define LPFC_ENTIRE_FCF_DATABASE 0
  140. #define LPFC_DFLT_FCF_INDEX 0
  141. /* Virtual function numbers */
  142. #define LPFC_VF0 0
  143. #define LPFC_VF1 1
  144. #define LPFC_VF2 2
  145. #define LPFC_VF3 3
  146. #define LPFC_VF4 4
  147. #define LPFC_VF5 5
  148. #define LPFC_VF6 6
  149. #define LPFC_VF7 7
  150. #define LPFC_VF8 8
  151. #define LPFC_VF9 9
  152. #define LPFC_VF10 10
  153. #define LPFC_VF11 11
  154. #define LPFC_VF12 12
  155. #define LPFC_VF13 13
  156. #define LPFC_VF14 14
  157. #define LPFC_VF15 15
  158. #define LPFC_VF16 16
  159. #define LPFC_VF17 17
  160. #define LPFC_VF18 18
  161. #define LPFC_VF19 19
  162. #define LPFC_VF20 20
  163. #define LPFC_VF21 21
  164. #define LPFC_VF22 22
  165. #define LPFC_VF23 23
  166. #define LPFC_VF24 24
  167. #define LPFC_VF25 25
  168. #define LPFC_VF26 26
  169. #define LPFC_VF27 27
  170. #define LPFC_VF28 28
  171. #define LPFC_VF29 29
  172. #define LPFC_VF30 30
  173. #define LPFC_VF31 31
  174. /* PCI function numbers */
  175. #define LPFC_PCI_FUNC0 0
  176. #define LPFC_PCI_FUNC1 1
  177. #define LPFC_PCI_FUNC2 2
  178. #define LPFC_PCI_FUNC3 3
  179. #define LPFC_PCI_FUNC4 4
  180. /* SLI4 interface type-2 PDEV_CTL register */
  181. #define LPFC_CTL_PDEV_CTL_OFFSET 0x414
  182. #define LPFC_CTL_PDEV_CTL_DRST 0x00000001
  183. #define LPFC_CTL_PDEV_CTL_FRST 0x00000002
  184. #define LPFC_CTL_PDEV_CTL_DD 0x00000004
  185. #define LPFC_CTL_PDEV_CTL_LC 0x00000008
  186. #define LPFC_CTL_PDEV_CTL_FRL_ALL 0x00
  187. #define LPFC_CTL_PDEV_CTL_FRL_FC_FCOE 0x10
  188. #define LPFC_CTL_PDEV_CTL_FRL_NIC 0x20
  189. #define LPFC_CTL_PDEV_CTL_DDL_RAS 0x1000000
  190. #define LPFC_FW_DUMP_REQUEST (LPFC_CTL_PDEV_CTL_DD | LPFC_CTL_PDEV_CTL_FRST)
  191. /* Active interrupt test count */
  192. #define LPFC_ACT_INTR_CNT 4
  193. /* Algrithmns for scheduling FCP commands to WQs */
  194. #define LPFC_FCP_SCHED_BY_HDWQ 0
  195. #define LPFC_FCP_SCHED_BY_CPU 1
  196. /* Algrithmns for NameServer Query after RSCN */
  197. #define LPFC_NS_QUERY_GID_FT 0
  198. #define LPFC_NS_QUERY_GID_PT 1
  199. /* Delay Multiplier constant */
  200. #define LPFC_DMULT_CONST 651042
  201. #define LPFC_DMULT_MAX 1023
  202. /* Configuration of Interrupts / sec for entire HBA port */
  203. #define LPFC_MIN_IMAX 5000
  204. #define LPFC_MAX_IMAX 5000000
  205. #define LPFC_DEF_IMAX 0
  206. #define LPFC_MAX_AUTO_EQ_DELAY 120
  207. #define LPFC_EQ_DELAY_STEP 15
  208. #define LPFC_EQD_ISR_TRIGGER 20000
  209. /* 1s intervals */
  210. #define LPFC_EQ_DELAY_MSECS 1000
  211. #define LPFC_MIN_CPU_MAP 0
  212. #define LPFC_MAX_CPU_MAP 1
  213. #define LPFC_HBA_CPU_MAP 1
  214. /* PORT_CAPABILITIES constants. */
  215. #define LPFC_MAX_SUPPORTED_PAGES 8
  216. enum ulp_bde64_word3 {
  217. ULP_BDE64_SIZE_MASK = 0xffffff,
  218. ULP_BDE64_TYPE_SHIFT = 24,
  219. ULP_BDE64_TYPE_MASK = (0xff << ULP_BDE64_TYPE_SHIFT),
  220. /* BDE (Host_resident) */
  221. ULP_BDE64_TYPE_BDE_64 = (0x00 << ULP_BDE64_TYPE_SHIFT),
  222. /* Immediate Data BDE */
  223. ULP_BDE64_TYPE_BDE_IMMED = (0x01 << ULP_BDE64_TYPE_SHIFT),
  224. /* BDE (Port-resident) */
  225. ULP_BDE64_TYPE_BDE_64P = (0x02 << ULP_BDE64_TYPE_SHIFT),
  226. /* Input BDE (Host-resident) */
  227. ULP_BDE64_TYPE_BDE_64I = (0x08 << ULP_BDE64_TYPE_SHIFT),
  228. /* Input BDE (Port-resident) */
  229. ULP_BDE64_TYPE_BDE_64IP = (0x0A << ULP_BDE64_TYPE_SHIFT),
  230. /* BLP (Host-resident) */
  231. ULP_BDE64_TYPE_BLP_64 = (0x40 << ULP_BDE64_TYPE_SHIFT),
  232. /* BLP (Port-resident) */
  233. ULP_BDE64_TYPE_BLP_64P = (0x42 << ULP_BDE64_TYPE_SHIFT),
  234. };
  235. struct ulp_bde64_le {
  236. __le32 type_size; /* type 31:24, size 23:0 */
  237. __le32 addr_low;
  238. __le32 addr_high;
  239. };
  240. struct ulp_bde64 {
  241. union ULP_BDE_TUS {
  242. uint32_t w;
  243. struct {
  244. #ifdef __BIG_ENDIAN_BITFIELD
  245. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  246. VALUE !! */
  247. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  248. #else /* __LITTLE_ENDIAN_BITFIELD */
  249. uint32_t bdeSize:24; /* Size of buffer (in bytes) */
  250. uint32_t bdeFlags:8; /* BDE Flags 0 IS A SUPPORTED
  251. VALUE !! */
  252. #endif
  253. #define BUFF_TYPE_BDE_64 0x00 /* BDE (Host_resident) */
  254. #define BUFF_TYPE_BDE_IMMED 0x01 /* Immediate Data BDE */
  255. #define BUFF_TYPE_BDE_64P 0x02 /* BDE (Port-resident) */
  256. #define BUFF_TYPE_BDE_64I 0x08 /* Input BDE (Host-resident) */
  257. #define BUFF_TYPE_BDE_64IP 0x0A /* Input BDE (Port-resident) */
  258. #define BUFF_TYPE_BLP_64 0x40 /* BLP (Host-resident) */
  259. #define BUFF_TYPE_BLP_64P 0x42 /* BLP (Port-resident) */
  260. } f;
  261. } tus;
  262. uint32_t addrLow;
  263. uint32_t addrHigh;
  264. };
  265. /* Maximun size of immediate data that can fit into a 128 byte WQE */
  266. #define LPFC_MAX_BDE_IMM_SIZE 64
  267. struct lpfc_sli4_flags {
  268. uint32_t word0;
  269. #define lpfc_idx_rsrc_rdy_SHIFT 0
  270. #define lpfc_idx_rsrc_rdy_MASK 0x00000001
  271. #define lpfc_idx_rsrc_rdy_WORD word0
  272. #define LPFC_IDX_RSRC_RDY 1
  273. #define lpfc_rpi_rsrc_rdy_SHIFT 1
  274. #define lpfc_rpi_rsrc_rdy_MASK 0x00000001
  275. #define lpfc_rpi_rsrc_rdy_WORD word0
  276. #define LPFC_RPI_RSRC_RDY 1
  277. #define lpfc_vpi_rsrc_rdy_SHIFT 2
  278. #define lpfc_vpi_rsrc_rdy_MASK 0x00000001
  279. #define lpfc_vpi_rsrc_rdy_WORD word0
  280. #define LPFC_VPI_RSRC_RDY 1
  281. #define lpfc_vfi_rsrc_rdy_SHIFT 3
  282. #define lpfc_vfi_rsrc_rdy_MASK 0x00000001
  283. #define lpfc_vfi_rsrc_rdy_WORD word0
  284. #define LPFC_VFI_RSRC_RDY 1
  285. #define lpfc_ftr_ashdr_SHIFT 4
  286. #define lpfc_ftr_ashdr_MASK 0x00000001
  287. #define lpfc_ftr_ashdr_WORD word0
  288. };
  289. struct sli4_bls_rsp {
  290. uint32_t word0_rsvd; /* Word0 must be reserved */
  291. uint32_t word1;
  292. #define lpfc_abts_orig_SHIFT 0
  293. #define lpfc_abts_orig_MASK 0x00000001
  294. #define lpfc_abts_orig_WORD word1
  295. #define LPFC_ABTS_UNSOL_RSP 1
  296. #define LPFC_ABTS_UNSOL_INT 0
  297. uint32_t word2;
  298. #define lpfc_abts_rxid_SHIFT 0
  299. #define lpfc_abts_rxid_MASK 0x0000FFFF
  300. #define lpfc_abts_rxid_WORD word2
  301. #define lpfc_abts_oxid_SHIFT 16
  302. #define lpfc_abts_oxid_MASK 0x0000FFFF
  303. #define lpfc_abts_oxid_WORD word2
  304. uint32_t word3;
  305. #define lpfc_vndr_code_SHIFT 0
  306. #define lpfc_vndr_code_MASK 0x000000FF
  307. #define lpfc_vndr_code_WORD word3
  308. #define lpfc_rsn_expln_SHIFT 8
  309. #define lpfc_rsn_expln_MASK 0x000000FF
  310. #define lpfc_rsn_expln_WORD word3
  311. #define lpfc_rsn_code_SHIFT 16
  312. #define lpfc_rsn_code_MASK 0x000000FF
  313. #define lpfc_rsn_code_WORD word3
  314. uint32_t word4;
  315. uint32_t word5_rsvd; /* Word5 must be reserved */
  316. };
  317. /* event queue entry structure */
  318. struct lpfc_eqe {
  319. uint32_t word0;
  320. #define lpfc_eqe_resource_id_SHIFT 16
  321. #define lpfc_eqe_resource_id_MASK 0x0000FFFF
  322. #define lpfc_eqe_resource_id_WORD word0
  323. #define lpfc_eqe_minor_code_SHIFT 4
  324. #define lpfc_eqe_minor_code_MASK 0x00000FFF
  325. #define lpfc_eqe_minor_code_WORD word0
  326. #define lpfc_eqe_major_code_SHIFT 1
  327. #define lpfc_eqe_major_code_MASK 0x00000007
  328. #define lpfc_eqe_major_code_WORD word0
  329. #define lpfc_eqe_valid_SHIFT 0
  330. #define lpfc_eqe_valid_MASK 0x00000001
  331. #define lpfc_eqe_valid_WORD word0
  332. };
  333. /* completion queue entry structure (common fields for all cqe types) */
  334. struct lpfc_cqe {
  335. uint32_t reserved0;
  336. uint32_t reserved1;
  337. uint32_t reserved2;
  338. uint32_t word3;
  339. #define lpfc_cqe_valid_SHIFT 31
  340. #define lpfc_cqe_valid_MASK 0x00000001
  341. #define lpfc_cqe_valid_WORD word3
  342. #define lpfc_cqe_code_SHIFT 16
  343. #define lpfc_cqe_code_MASK 0x000000FF
  344. #define lpfc_cqe_code_WORD word3
  345. };
  346. /* Completion Queue Entry Status Codes */
  347. #define CQE_STATUS_SUCCESS 0x0
  348. #define CQE_STATUS_FCP_RSP_FAILURE 0x1
  349. #define CQE_STATUS_REMOTE_STOP 0x2
  350. #define CQE_STATUS_LOCAL_REJECT 0x3
  351. #define CQE_STATUS_NPORT_RJT 0x4
  352. #define CQE_STATUS_FABRIC_RJT 0x5
  353. #define CQE_STATUS_NPORT_BSY 0x6
  354. #define CQE_STATUS_FABRIC_BSY 0x7
  355. #define CQE_STATUS_INTERMED_RSP 0x8
  356. #define CQE_STATUS_LS_RJT 0x9
  357. #define CQE_STATUS_CMD_REJECT 0xb
  358. #define CQE_STATUS_FCP_TGT_LENCHECK 0xc
  359. #define CQE_STATUS_NEED_BUFF_ENTRY 0xf
  360. #define CQE_STATUS_DI_ERROR 0x16
  361. /* Used when mapping CQE status to IOCB */
  362. #define LPFC_IOCB_STATUS_MASK 0xf
  363. /* Status returned by hardware (valid only if status = CQE_STATUS_SUCCESS). */
  364. #define CQE_HW_STATUS_NO_ERR 0x0
  365. #define CQE_HW_STATUS_UNDERRUN 0x1
  366. #define CQE_HW_STATUS_OVERRUN 0x2
  367. /* Completion Queue Entry Codes */
  368. #define CQE_CODE_COMPL_WQE 0x1
  369. #define CQE_CODE_RELEASE_WQE 0x2
  370. #define CQE_CODE_RECEIVE 0x4
  371. #define CQE_CODE_XRI_ABORTED 0x5
  372. #define CQE_CODE_RECEIVE_V1 0x9
  373. #define CQE_CODE_NVME_ERSP 0xd
  374. /*
  375. * Define mask value for xri_aborted and wcqe completed CQE extended status.
  376. * Currently, extended status is limited to 9 bits (0x0 -> 0x103) .
  377. */
  378. #define WCQE_PARAM_MASK 0x1FF
  379. /* completion queue entry for wqe completions */
  380. struct lpfc_wcqe_complete {
  381. uint32_t word0;
  382. #define lpfc_wcqe_c_request_tag_SHIFT 16
  383. #define lpfc_wcqe_c_request_tag_MASK 0x0000FFFF
  384. #define lpfc_wcqe_c_request_tag_WORD word0
  385. #define lpfc_wcqe_c_status_SHIFT 8
  386. #define lpfc_wcqe_c_status_MASK 0x000000FF
  387. #define lpfc_wcqe_c_status_WORD word0
  388. #define lpfc_wcqe_c_hw_status_SHIFT 0
  389. #define lpfc_wcqe_c_hw_status_MASK 0x000000FF
  390. #define lpfc_wcqe_c_hw_status_WORD word0
  391. #define lpfc_wcqe_c_ersp0_SHIFT 0
  392. #define lpfc_wcqe_c_ersp0_MASK 0x0000FFFF
  393. #define lpfc_wcqe_c_ersp0_WORD word0
  394. uint32_t total_data_placed;
  395. #define lpfc_wcqe_c_cmf_cg_SHIFT 31
  396. #define lpfc_wcqe_c_cmf_cg_MASK 0x00000001
  397. #define lpfc_wcqe_c_cmf_cg_WORD total_data_placed
  398. #define lpfc_wcqe_c_cmf_bw_SHIFT 0
  399. #define lpfc_wcqe_c_cmf_bw_MASK 0x0FFFFFFF
  400. #define lpfc_wcqe_c_cmf_bw_WORD total_data_placed
  401. uint32_t parameter;
  402. #define lpfc_wcqe_c_bg_edir_SHIFT 5
  403. #define lpfc_wcqe_c_bg_edir_MASK 0x00000001
  404. #define lpfc_wcqe_c_bg_edir_WORD parameter
  405. #define lpfc_wcqe_c_bg_tdpv_SHIFT 3
  406. #define lpfc_wcqe_c_bg_tdpv_MASK 0x00000001
  407. #define lpfc_wcqe_c_bg_tdpv_WORD parameter
  408. #define lpfc_wcqe_c_bg_re_SHIFT 2
  409. #define lpfc_wcqe_c_bg_re_MASK 0x00000001
  410. #define lpfc_wcqe_c_bg_re_WORD parameter
  411. #define lpfc_wcqe_c_bg_ae_SHIFT 1
  412. #define lpfc_wcqe_c_bg_ae_MASK 0x00000001
  413. #define lpfc_wcqe_c_bg_ae_WORD parameter
  414. #define lpfc_wcqe_c_bg_ge_SHIFT 0
  415. #define lpfc_wcqe_c_bg_ge_MASK 0x00000001
  416. #define lpfc_wcqe_c_bg_ge_WORD parameter
  417. uint32_t word3;
  418. #define lpfc_wcqe_c_valid_SHIFT lpfc_cqe_valid_SHIFT
  419. #define lpfc_wcqe_c_valid_MASK lpfc_cqe_valid_MASK
  420. #define lpfc_wcqe_c_valid_WORD lpfc_cqe_valid_WORD
  421. #define lpfc_wcqe_c_xb_SHIFT 28
  422. #define lpfc_wcqe_c_xb_MASK 0x00000001
  423. #define lpfc_wcqe_c_xb_WORD word3
  424. #define lpfc_wcqe_c_pv_SHIFT 27
  425. #define lpfc_wcqe_c_pv_MASK 0x00000001
  426. #define lpfc_wcqe_c_pv_WORD word3
  427. #define lpfc_wcqe_c_priority_SHIFT 24
  428. #define lpfc_wcqe_c_priority_MASK 0x00000007
  429. #define lpfc_wcqe_c_priority_WORD word3
  430. #define lpfc_wcqe_c_code_SHIFT lpfc_cqe_code_SHIFT
  431. #define lpfc_wcqe_c_code_MASK lpfc_cqe_code_MASK
  432. #define lpfc_wcqe_c_code_WORD lpfc_cqe_code_WORD
  433. #define lpfc_wcqe_c_sqhead_SHIFT 0
  434. #define lpfc_wcqe_c_sqhead_MASK 0x0000FFFF
  435. #define lpfc_wcqe_c_sqhead_WORD word3
  436. };
  437. /* completion queue entry for wqe release */
  438. struct lpfc_wcqe_release {
  439. uint32_t reserved0;
  440. uint32_t reserved1;
  441. uint32_t word2;
  442. #define lpfc_wcqe_r_wq_id_SHIFT 16
  443. #define lpfc_wcqe_r_wq_id_MASK 0x0000FFFF
  444. #define lpfc_wcqe_r_wq_id_WORD word2
  445. #define lpfc_wcqe_r_wqe_index_SHIFT 0
  446. #define lpfc_wcqe_r_wqe_index_MASK 0x0000FFFF
  447. #define lpfc_wcqe_r_wqe_index_WORD word2
  448. uint32_t word3;
  449. #define lpfc_wcqe_r_valid_SHIFT lpfc_cqe_valid_SHIFT
  450. #define lpfc_wcqe_r_valid_MASK lpfc_cqe_valid_MASK
  451. #define lpfc_wcqe_r_valid_WORD lpfc_cqe_valid_WORD
  452. #define lpfc_wcqe_r_code_SHIFT lpfc_cqe_code_SHIFT
  453. #define lpfc_wcqe_r_code_MASK lpfc_cqe_code_MASK
  454. #define lpfc_wcqe_r_code_WORD lpfc_cqe_code_WORD
  455. };
  456. struct sli4_wcqe_xri_aborted {
  457. uint32_t word0;
  458. #define lpfc_wcqe_xa_status_SHIFT 8
  459. #define lpfc_wcqe_xa_status_MASK 0x000000FF
  460. #define lpfc_wcqe_xa_status_WORD word0
  461. uint32_t parameter;
  462. uint32_t word2;
  463. #define lpfc_wcqe_xa_remote_xid_SHIFT 16
  464. #define lpfc_wcqe_xa_remote_xid_MASK 0x0000FFFF
  465. #define lpfc_wcqe_xa_remote_xid_WORD word2
  466. #define lpfc_wcqe_xa_xri_SHIFT 0
  467. #define lpfc_wcqe_xa_xri_MASK 0x0000FFFF
  468. #define lpfc_wcqe_xa_xri_WORD word2
  469. uint32_t word3;
  470. #define lpfc_wcqe_xa_valid_SHIFT lpfc_cqe_valid_SHIFT
  471. #define lpfc_wcqe_xa_valid_MASK lpfc_cqe_valid_MASK
  472. #define lpfc_wcqe_xa_valid_WORD lpfc_cqe_valid_WORD
  473. #define lpfc_wcqe_xa_ia_SHIFT 30
  474. #define lpfc_wcqe_xa_ia_MASK 0x00000001
  475. #define lpfc_wcqe_xa_ia_WORD word3
  476. #define CQE_XRI_ABORTED_IA_REMOTE 0
  477. #define CQE_XRI_ABORTED_IA_LOCAL 1
  478. #define lpfc_wcqe_xa_br_SHIFT 29
  479. #define lpfc_wcqe_xa_br_MASK 0x00000001
  480. #define lpfc_wcqe_xa_br_WORD word3
  481. #define CQE_XRI_ABORTED_BR_BA_ACC 0
  482. #define CQE_XRI_ABORTED_BR_BA_RJT 1
  483. #define lpfc_wcqe_xa_eo_SHIFT 28
  484. #define lpfc_wcqe_xa_eo_MASK 0x00000001
  485. #define lpfc_wcqe_xa_eo_WORD word3
  486. #define CQE_XRI_ABORTED_EO_REMOTE 0
  487. #define CQE_XRI_ABORTED_EO_LOCAL 1
  488. #define lpfc_wcqe_xa_code_SHIFT lpfc_cqe_code_SHIFT
  489. #define lpfc_wcqe_xa_code_MASK lpfc_cqe_code_MASK
  490. #define lpfc_wcqe_xa_code_WORD lpfc_cqe_code_WORD
  491. };
  492. /* completion queue entry structure for rqe completion */
  493. struct lpfc_rcqe {
  494. uint32_t word0;
  495. #define lpfc_rcqe_bindex_SHIFT 16
  496. #define lpfc_rcqe_bindex_MASK 0x0000FFF
  497. #define lpfc_rcqe_bindex_WORD word0
  498. #define lpfc_rcqe_status_SHIFT 8
  499. #define lpfc_rcqe_status_MASK 0x000000FF
  500. #define lpfc_rcqe_status_WORD word0
  501. #define FC_STATUS_RQ_SUCCESS 0x10 /* Async receive successful */
  502. #define FC_STATUS_RQ_BUF_LEN_EXCEEDED 0x11 /* payload truncated */
  503. #define FC_STATUS_INSUFF_BUF_NEED_BUF 0x12 /* Insufficient buffers */
  504. #define FC_STATUS_INSUFF_BUF_FRM_DISC 0x13 /* Frame Discard */
  505. uint32_t word1;
  506. #define lpfc_rcqe_fcf_id_v1_SHIFT 0
  507. #define lpfc_rcqe_fcf_id_v1_MASK 0x0000003F
  508. #define lpfc_rcqe_fcf_id_v1_WORD word1
  509. uint32_t word2;
  510. #define lpfc_rcqe_length_SHIFT 16
  511. #define lpfc_rcqe_length_MASK 0x0000FFFF
  512. #define lpfc_rcqe_length_WORD word2
  513. #define lpfc_rcqe_rq_id_SHIFT 6
  514. #define lpfc_rcqe_rq_id_MASK 0x000003FF
  515. #define lpfc_rcqe_rq_id_WORD word2
  516. #define lpfc_rcqe_fcf_id_SHIFT 0
  517. #define lpfc_rcqe_fcf_id_MASK 0x0000003F
  518. #define lpfc_rcqe_fcf_id_WORD word2
  519. #define lpfc_rcqe_rq_id_v1_SHIFT 0
  520. #define lpfc_rcqe_rq_id_v1_MASK 0x0000FFFF
  521. #define lpfc_rcqe_rq_id_v1_WORD word2
  522. uint32_t word3;
  523. #define lpfc_rcqe_valid_SHIFT lpfc_cqe_valid_SHIFT
  524. #define lpfc_rcqe_valid_MASK lpfc_cqe_valid_MASK
  525. #define lpfc_rcqe_valid_WORD lpfc_cqe_valid_WORD
  526. #define lpfc_rcqe_port_SHIFT 30
  527. #define lpfc_rcqe_port_MASK 0x00000001
  528. #define lpfc_rcqe_port_WORD word3
  529. #define lpfc_rcqe_hdr_length_SHIFT 24
  530. #define lpfc_rcqe_hdr_length_MASK 0x0000001F
  531. #define lpfc_rcqe_hdr_length_WORD word3
  532. #define lpfc_rcqe_code_SHIFT lpfc_cqe_code_SHIFT
  533. #define lpfc_rcqe_code_MASK lpfc_cqe_code_MASK
  534. #define lpfc_rcqe_code_WORD lpfc_cqe_code_WORD
  535. #define lpfc_rcqe_eof_SHIFT 8
  536. #define lpfc_rcqe_eof_MASK 0x000000FF
  537. #define lpfc_rcqe_eof_WORD word3
  538. #define FCOE_EOFn 0x41
  539. #define FCOE_EOFt 0x42
  540. #define FCOE_EOFni 0x49
  541. #define FCOE_EOFa 0x50
  542. #define lpfc_rcqe_sof_SHIFT 0
  543. #define lpfc_rcqe_sof_MASK 0x000000FF
  544. #define lpfc_rcqe_sof_WORD word3
  545. #define FCOE_SOFi2 0x2d
  546. #define FCOE_SOFi3 0x2e
  547. #define FCOE_SOFn2 0x35
  548. #define FCOE_SOFn3 0x36
  549. };
  550. struct lpfc_rqe {
  551. uint32_t address_hi;
  552. uint32_t address_lo;
  553. };
  554. /* buffer descriptors */
  555. struct lpfc_bde4 {
  556. uint32_t addr_hi;
  557. uint32_t addr_lo;
  558. uint32_t word2;
  559. #define lpfc_bde4_last_SHIFT 31
  560. #define lpfc_bde4_last_MASK 0x00000001
  561. #define lpfc_bde4_last_WORD word2
  562. #define lpfc_bde4_sge_offset_SHIFT 0
  563. #define lpfc_bde4_sge_offset_MASK 0x000003FF
  564. #define lpfc_bde4_sge_offset_WORD word2
  565. uint32_t word3;
  566. #define lpfc_bde4_length_SHIFT 0
  567. #define lpfc_bde4_length_MASK 0x000000FF
  568. #define lpfc_bde4_length_WORD word3
  569. };
  570. struct lpfc_register {
  571. uint32_t word0;
  572. };
  573. #define LPFC_PORT_SEM_UE_RECOVERABLE 0xE000
  574. #define LPFC_PORT_SEM_MASK 0xF000
  575. /* The following BAR0 Registers apply to SLI4 if_type 0 UCNAs. */
  576. #define LPFC_UERR_STATUS_HI 0x00A4
  577. #define LPFC_UERR_STATUS_LO 0x00A0
  578. #define LPFC_UE_MASK_HI 0x00AC
  579. #define LPFC_UE_MASK_LO 0x00A8
  580. /* The following BAR0 register sets are defined for if_type 0 and 2 UCNAs. */
  581. #define LPFC_SLI_INTF 0x0058
  582. #define LPFC_SLI_ASIC_VER 0x009C
  583. #define LPFC_CTL_PORT_SEM_OFFSET 0x400
  584. #define lpfc_port_smphr_perr_SHIFT 31
  585. #define lpfc_port_smphr_perr_MASK 0x1
  586. #define lpfc_port_smphr_perr_WORD word0
  587. #define lpfc_port_smphr_sfi_SHIFT 30
  588. #define lpfc_port_smphr_sfi_MASK 0x1
  589. #define lpfc_port_smphr_sfi_WORD word0
  590. #define lpfc_port_smphr_nip_SHIFT 29
  591. #define lpfc_port_smphr_nip_MASK 0x1
  592. #define lpfc_port_smphr_nip_WORD word0
  593. #define lpfc_port_smphr_ipc_SHIFT 28
  594. #define lpfc_port_smphr_ipc_MASK 0x1
  595. #define lpfc_port_smphr_ipc_WORD word0
  596. #define lpfc_port_smphr_scr1_SHIFT 27
  597. #define lpfc_port_smphr_scr1_MASK 0x1
  598. #define lpfc_port_smphr_scr1_WORD word0
  599. #define lpfc_port_smphr_scr2_SHIFT 26
  600. #define lpfc_port_smphr_scr2_MASK 0x1
  601. #define lpfc_port_smphr_scr2_WORD word0
  602. #define lpfc_port_smphr_host_scratch_SHIFT 16
  603. #define lpfc_port_smphr_host_scratch_MASK 0xFF
  604. #define lpfc_port_smphr_host_scratch_WORD word0
  605. #define lpfc_port_smphr_port_status_SHIFT 0
  606. #define lpfc_port_smphr_port_status_MASK 0xFFFF
  607. #define lpfc_port_smphr_port_status_WORD word0
  608. #define LPFC_POST_STAGE_POWER_ON_RESET 0x0000
  609. #define LPFC_POST_STAGE_AWAITING_HOST_RDY 0x0001
  610. #define LPFC_POST_STAGE_HOST_RDY 0x0002
  611. #define LPFC_POST_STAGE_BE_RESET 0x0003
  612. #define LPFC_POST_STAGE_SEEPROM_CS_START 0x0100
  613. #define LPFC_POST_STAGE_SEEPROM_CS_DONE 0x0101
  614. #define LPFC_POST_STAGE_DDR_CONFIG_START 0x0200
  615. #define LPFC_POST_STAGE_DDR_CONFIG_DONE 0x0201
  616. #define LPFC_POST_STAGE_DDR_CALIBRATE_START 0x0300
  617. #define LPFC_POST_STAGE_DDR_CALIBRATE_DONE 0x0301
  618. #define LPFC_POST_STAGE_DDR_TEST_START 0x0400
  619. #define LPFC_POST_STAGE_DDR_TEST_DONE 0x0401
  620. #define LPFC_POST_STAGE_REDBOOT_INIT_START 0x0600
  621. #define LPFC_POST_STAGE_REDBOOT_INIT_DONE 0x0601
  622. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_START 0x0700
  623. #define LPFC_POST_STAGE_FW_IMAGE_LOAD_DONE 0x0701
  624. #define LPFC_POST_STAGE_ARMFW_START 0x0800
  625. #define LPFC_POST_STAGE_DHCP_QUERY_START 0x0900
  626. #define LPFC_POST_STAGE_DHCP_QUERY_DONE 0x0901
  627. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_START 0x0A00
  628. #define LPFC_POST_STAGE_BOOT_TARGET_DISCOVERY_DONE 0x0A01
  629. #define LPFC_POST_STAGE_RC_OPTION_SET 0x0B00
  630. #define LPFC_POST_STAGE_SWITCH_LINK 0x0B01
  631. #define LPFC_POST_STAGE_SEND_ICDS_MESSAGE 0x0B02
  632. #define LPFC_POST_STAGE_PERFROM_TFTP 0x0B03
  633. #define LPFC_POST_STAGE_PARSE_XML 0x0B04
  634. #define LPFC_POST_STAGE_DOWNLOAD_IMAGE 0x0B05
  635. #define LPFC_POST_STAGE_FLASH_IMAGE 0x0B06
  636. #define LPFC_POST_STAGE_RC_DONE 0x0B07
  637. #define LPFC_POST_STAGE_REBOOT_SYSTEM 0x0B08
  638. #define LPFC_POST_STAGE_MAC_ADDRESS 0x0C00
  639. #define LPFC_POST_STAGE_PORT_READY 0xC000
  640. #define LPFC_POST_STAGE_PORT_UE 0xF000
  641. #define LPFC_CTL_PORT_STA_OFFSET 0x404
  642. #define lpfc_sliport_status_err_SHIFT 31
  643. #define lpfc_sliport_status_err_MASK 0x1
  644. #define lpfc_sliport_status_err_WORD word0
  645. #define lpfc_sliport_status_end_SHIFT 30
  646. #define lpfc_sliport_status_end_MASK 0x1
  647. #define lpfc_sliport_status_end_WORD word0
  648. #define lpfc_sliport_status_oti_SHIFT 29
  649. #define lpfc_sliport_status_oti_MASK 0x1
  650. #define lpfc_sliport_status_oti_WORD word0
  651. #define lpfc_sliport_status_dip_SHIFT 25
  652. #define lpfc_sliport_status_dip_MASK 0x1
  653. #define lpfc_sliport_status_dip_WORD word0
  654. #define lpfc_sliport_status_rn_SHIFT 24
  655. #define lpfc_sliport_status_rn_MASK 0x1
  656. #define lpfc_sliport_status_rn_WORD word0
  657. #define lpfc_sliport_status_rdy_SHIFT 23
  658. #define lpfc_sliport_status_rdy_MASK 0x1
  659. #define lpfc_sliport_status_rdy_WORD word0
  660. #define lpfc_sliport_status_pldv_SHIFT 0
  661. #define lpfc_sliport_status_pldv_MASK 0x1
  662. #define lpfc_sliport_status_pldv_WORD word0
  663. #define CFG_PLD 0x3C
  664. #define MAX_IF_TYPE_2_RESETS 6
  665. #define LPFC_CTL_PORT_CTL_OFFSET 0x408
  666. #define lpfc_sliport_ctrl_end_SHIFT 30
  667. #define lpfc_sliport_ctrl_end_MASK 0x1
  668. #define lpfc_sliport_ctrl_end_WORD word0
  669. #define LPFC_SLIPORT_LITTLE_ENDIAN 0
  670. #define LPFC_SLIPORT_BIG_ENDIAN 1
  671. #define lpfc_sliport_ctrl_ip_SHIFT 27
  672. #define lpfc_sliport_ctrl_ip_MASK 0x1
  673. #define lpfc_sliport_ctrl_ip_WORD word0
  674. #define LPFC_SLIPORT_INIT_PORT 1
  675. #define LPFC_CTL_PORT_ER1_OFFSET 0x40C
  676. #define LPFC_CTL_PORT_ER2_OFFSET 0x410
  677. #define LPFC_CTL_PORT_EQ_DELAY_OFFSET 0x418
  678. #define lpfc_sliport_eqdelay_delay_SHIFT 16
  679. #define lpfc_sliport_eqdelay_delay_MASK 0xffff
  680. #define lpfc_sliport_eqdelay_delay_WORD word0
  681. #define lpfc_sliport_eqdelay_id_SHIFT 0
  682. #define lpfc_sliport_eqdelay_id_MASK 0xfff
  683. #define lpfc_sliport_eqdelay_id_WORD word0
  684. #define LPFC_SEC_TO_USEC 1000000
  685. #define LPFC_SEC_TO_MSEC 1000
  686. #define LPFC_MSECS_TO_SECS(msecs) ((msecs) / 1000)
  687. /* The following Registers apply to SLI4 if_type 0 UCNAs. They typically
  688. * reside in BAR 2.
  689. */
  690. #define LPFC_SLIPORT_IF0_SMPHR 0x00AC
  691. #define LPFC_IMR_MASK_ALL 0xFFFFFFFF
  692. #define LPFC_ISCR_CLEAR_ALL 0xFFFFFFFF
  693. #define LPFC_HST_ISR0 0x0C18
  694. #define LPFC_HST_ISR1 0x0C1C
  695. #define LPFC_HST_ISR2 0x0C20
  696. #define LPFC_HST_ISR3 0x0C24
  697. #define LPFC_HST_ISR4 0x0C28
  698. #define LPFC_HST_IMR0 0x0C48
  699. #define LPFC_HST_IMR1 0x0C4C
  700. #define LPFC_HST_IMR2 0x0C50
  701. #define LPFC_HST_IMR3 0x0C54
  702. #define LPFC_HST_IMR4 0x0C58
  703. #define LPFC_HST_ISCR0 0x0C78
  704. #define LPFC_HST_ISCR1 0x0C7C
  705. #define LPFC_HST_ISCR2 0x0C80
  706. #define LPFC_HST_ISCR3 0x0C84
  707. #define LPFC_HST_ISCR4 0x0C88
  708. #define LPFC_SLI4_INTR0 BIT0
  709. #define LPFC_SLI4_INTR1 BIT1
  710. #define LPFC_SLI4_INTR2 BIT2
  711. #define LPFC_SLI4_INTR3 BIT3
  712. #define LPFC_SLI4_INTR4 BIT4
  713. #define LPFC_SLI4_INTR5 BIT5
  714. #define LPFC_SLI4_INTR6 BIT6
  715. #define LPFC_SLI4_INTR7 BIT7
  716. #define LPFC_SLI4_INTR8 BIT8
  717. #define LPFC_SLI4_INTR9 BIT9
  718. #define LPFC_SLI4_INTR10 BIT10
  719. #define LPFC_SLI4_INTR11 BIT11
  720. #define LPFC_SLI4_INTR12 BIT12
  721. #define LPFC_SLI4_INTR13 BIT13
  722. #define LPFC_SLI4_INTR14 BIT14
  723. #define LPFC_SLI4_INTR15 BIT15
  724. #define LPFC_SLI4_INTR16 BIT16
  725. #define LPFC_SLI4_INTR17 BIT17
  726. #define LPFC_SLI4_INTR18 BIT18
  727. #define LPFC_SLI4_INTR19 BIT19
  728. #define LPFC_SLI4_INTR20 BIT20
  729. #define LPFC_SLI4_INTR21 BIT21
  730. #define LPFC_SLI4_INTR22 BIT22
  731. #define LPFC_SLI4_INTR23 BIT23
  732. #define LPFC_SLI4_INTR24 BIT24
  733. #define LPFC_SLI4_INTR25 BIT25
  734. #define LPFC_SLI4_INTR26 BIT26
  735. #define LPFC_SLI4_INTR27 BIT27
  736. #define LPFC_SLI4_INTR28 BIT28
  737. #define LPFC_SLI4_INTR29 BIT29
  738. #define LPFC_SLI4_INTR30 BIT30
  739. #define LPFC_SLI4_INTR31 BIT31
  740. /*
  741. * The Doorbell registers defined here exist in different BAR
  742. * register sets depending on the UCNA Port's reported if_type
  743. * value. For UCNA ports running SLI4 and if_type 0, they reside in
  744. * BAR4. For UCNA ports running SLI4 and if_type 2, they reside in
  745. * BAR0. For FC ports running SLI4 and if_type 6, they reside in
  746. * BAR2. The offsets and base address are different, so the driver
  747. * has to compute the register addresses accordingly
  748. */
  749. #define LPFC_ULP0_RQ_DOORBELL 0x00A0
  750. #define LPFC_ULP1_RQ_DOORBELL 0x00C0
  751. #define LPFC_IF6_RQ_DOORBELL 0x0080
  752. #define lpfc_rq_db_list_fm_num_posted_SHIFT 24
  753. #define lpfc_rq_db_list_fm_num_posted_MASK 0x00FF
  754. #define lpfc_rq_db_list_fm_num_posted_WORD word0
  755. #define lpfc_rq_db_list_fm_index_SHIFT 16
  756. #define lpfc_rq_db_list_fm_index_MASK 0x00FF
  757. #define lpfc_rq_db_list_fm_index_WORD word0
  758. #define lpfc_rq_db_list_fm_id_SHIFT 0
  759. #define lpfc_rq_db_list_fm_id_MASK 0xFFFF
  760. #define lpfc_rq_db_list_fm_id_WORD word0
  761. #define lpfc_rq_db_ring_fm_num_posted_SHIFT 16
  762. #define lpfc_rq_db_ring_fm_num_posted_MASK 0x3FFF
  763. #define lpfc_rq_db_ring_fm_num_posted_WORD word0
  764. #define lpfc_rq_db_ring_fm_id_SHIFT 0
  765. #define lpfc_rq_db_ring_fm_id_MASK 0xFFFF
  766. #define lpfc_rq_db_ring_fm_id_WORD word0
  767. #define LPFC_ULP0_WQ_DOORBELL 0x0040
  768. #define LPFC_ULP1_WQ_DOORBELL 0x0060
  769. #define lpfc_wq_db_list_fm_num_posted_SHIFT 24
  770. #define lpfc_wq_db_list_fm_num_posted_MASK 0x00FF
  771. #define lpfc_wq_db_list_fm_num_posted_WORD word0
  772. #define lpfc_wq_db_list_fm_index_SHIFT 16
  773. #define lpfc_wq_db_list_fm_index_MASK 0x00FF
  774. #define lpfc_wq_db_list_fm_index_WORD word0
  775. #define lpfc_wq_db_list_fm_id_SHIFT 0
  776. #define lpfc_wq_db_list_fm_id_MASK 0xFFFF
  777. #define lpfc_wq_db_list_fm_id_WORD word0
  778. #define lpfc_wq_db_ring_fm_num_posted_SHIFT 16
  779. #define lpfc_wq_db_ring_fm_num_posted_MASK 0x3FFF
  780. #define lpfc_wq_db_ring_fm_num_posted_WORD word0
  781. #define lpfc_wq_db_ring_fm_id_SHIFT 0
  782. #define lpfc_wq_db_ring_fm_id_MASK 0xFFFF
  783. #define lpfc_wq_db_ring_fm_id_WORD word0
  784. #define LPFC_IF6_WQ_DOORBELL 0x0040
  785. #define lpfc_if6_wq_db_list_fm_num_posted_SHIFT 24
  786. #define lpfc_if6_wq_db_list_fm_num_posted_MASK 0x00FF
  787. #define lpfc_if6_wq_db_list_fm_num_posted_WORD word0
  788. #define lpfc_if6_wq_db_list_fm_dpp_SHIFT 23
  789. #define lpfc_if6_wq_db_list_fm_dpp_MASK 0x0001
  790. #define lpfc_if6_wq_db_list_fm_dpp_WORD word0
  791. #define lpfc_if6_wq_db_list_fm_dpp_id_SHIFT 16
  792. #define lpfc_if6_wq_db_list_fm_dpp_id_MASK 0x001F
  793. #define lpfc_if6_wq_db_list_fm_dpp_id_WORD word0
  794. #define lpfc_if6_wq_db_list_fm_id_SHIFT 0
  795. #define lpfc_if6_wq_db_list_fm_id_MASK 0xFFFF
  796. #define lpfc_if6_wq_db_list_fm_id_WORD word0
  797. #define LPFC_EQCQ_DOORBELL 0x0120
  798. #define lpfc_eqcq_doorbell_se_SHIFT 31
  799. #define lpfc_eqcq_doorbell_se_MASK 0x0001
  800. #define lpfc_eqcq_doorbell_se_WORD word0
  801. #define LPFC_EQCQ_SOLICIT_ENABLE_OFF 0
  802. #define LPFC_EQCQ_SOLICIT_ENABLE_ON 1
  803. #define lpfc_eqcq_doorbell_arm_SHIFT 29
  804. #define lpfc_eqcq_doorbell_arm_MASK 0x0001
  805. #define lpfc_eqcq_doorbell_arm_WORD word0
  806. #define lpfc_eqcq_doorbell_num_released_SHIFT 16
  807. #define lpfc_eqcq_doorbell_num_released_MASK 0x1FFF
  808. #define lpfc_eqcq_doorbell_num_released_WORD word0
  809. #define lpfc_eqcq_doorbell_qt_SHIFT 10
  810. #define lpfc_eqcq_doorbell_qt_MASK 0x0001
  811. #define lpfc_eqcq_doorbell_qt_WORD word0
  812. #define LPFC_QUEUE_TYPE_COMPLETION 0
  813. #define LPFC_QUEUE_TYPE_EVENT 1
  814. #define lpfc_eqcq_doorbell_eqci_SHIFT 9
  815. #define lpfc_eqcq_doorbell_eqci_MASK 0x0001
  816. #define lpfc_eqcq_doorbell_eqci_WORD word0
  817. #define lpfc_eqcq_doorbell_cqid_lo_SHIFT 0
  818. #define lpfc_eqcq_doorbell_cqid_lo_MASK 0x03FF
  819. #define lpfc_eqcq_doorbell_cqid_lo_WORD word0
  820. #define lpfc_eqcq_doorbell_cqid_hi_SHIFT 11
  821. #define lpfc_eqcq_doorbell_cqid_hi_MASK 0x001F
  822. #define lpfc_eqcq_doorbell_cqid_hi_WORD word0
  823. #define lpfc_eqcq_doorbell_eqid_lo_SHIFT 0
  824. #define lpfc_eqcq_doorbell_eqid_lo_MASK 0x01FF
  825. #define lpfc_eqcq_doorbell_eqid_lo_WORD word0
  826. #define lpfc_eqcq_doorbell_eqid_hi_SHIFT 11
  827. #define lpfc_eqcq_doorbell_eqid_hi_MASK 0x001F
  828. #define lpfc_eqcq_doorbell_eqid_hi_WORD word0
  829. #define LPFC_CQID_HI_FIELD_SHIFT 10
  830. #define LPFC_EQID_HI_FIELD_SHIFT 9
  831. #define LPFC_IF6_CQ_DOORBELL 0x00C0
  832. #define lpfc_if6_cq_doorbell_se_SHIFT 31
  833. #define lpfc_if6_cq_doorbell_se_MASK 0x0001
  834. #define lpfc_if6_cq_doorbell_se_WORD word0
  835. #define LPFC_IF6_CQ_SOLICIT_ENABLE_OFF 0
  836. #define LPFC_IF6_CQ_SOLICIT_ENABLE_ON 1
  837. #define lpfc_if6_cq_doorbell_arm_SHIFT 29
  838. #define lpfc_if6_cq_doorbell_arm_MASK 0x0001
  839. #define lpfc_if6_cq_doorbell_arm_WORD word0
  840. #define lpfc_if6_cq_doorbell_num_released_SHIFT 16
  841. #define lpfc_if6_cq_doorbell_num_released_MASK 0x1FFF
  842. #define lpfc_if6_cq_doorbell_num_released_WORD word0
  843. #define lpfc_if6_cq_doorbell_cqid_SHIFT 0
  844. #define lpfc_if6_cq_doorbell_cqid_MASK 0xFFFF
  845. #define lpfc_if6_cq_doorbell_cqid_WORD word0
  846. #define LPFC_IF6_EQ_DOORBELL 0x0120
  847. #define lpfc_if6_eq_doorbell_io_SHIFT 31
  848. #define lpfc_if6_eq_doorbell_io_MASK 0x0001
  849. #define lpfc_if6_eq_doorbell_io_WORD word0
  850. #define LPFC_IF6_EQ_INTR_OVERRIDE_OFF 0
  851. #define LPFC_IF6_EQ_INTR_OVERRIDE_ON 1
  852. #define lpfc_if6_eq_doorbell_arm_SHIFT 29
  853. #define lpfc_if6_eq_doorbell_arm_MASK 0x0001
  854. #define lpfc_if6_eq_doorbell_arm_WORD word0
  855. #define lpfc_if6_eq_doorbell_num_released_SHIFT 16
  856. #define lpfc_if6_eq_doorbell_num_released_MASK 0x1FFF
  857. #define lpfc_if6_eq_doorbell_num_released_WORD word0
  858. #define lpfc_if6_eq_doorbell_eqid_SHIFT 0
  859. #define lpfc_if6_eq_doorbell_eqid_MASK 0x0FFF
  860. #define lpfc_if6_eq_doorbell_eqid_WORD word0
  861. #define LPFC_BMBX 0x0160
  862. #define lpfc_bmbx_addr_SHIFT 2
  863. #define lpfc_bmbx_addr_MASK 0x3FFFFFFF
  864. #define lpfc_bmbx_addr_WORD word0
  865. #define lpfc_bmbx_hi_SHIFT 1
  866. #define lpfc_bmbx_hi_MASK 0x0001
  867. #define lpfc_bmbx_hi_WORD word0
  868. #define lpfc_bmbx_rdy_SHIFT 0
  869. #define lpfc_bmbx_rdy_MASK 0x0001
  870. #define lpfc_bmbx_rdy_WORD word0
  871. #define LPFC_MQ_DOORBELL 0x0140
  872. #define LPFC_IF6_MQ_DOORBELL 0x0160
  873. #define lpfc_mq_doorbell_num_posted_SHIFT 16
  874. #define lpfc_mq_doorbell_num_posted_MASK 0x3FFF
  875. #define lpfc_mq_doorbell_num_posted_WORD word0
  876. #define lpfc_mq_doorbell_id_SHIFT 0
  877. #define lpfc_mq_doorbell_id_MASK 0xFFFF
  878. #define lpfc_mq_doorbell_id_WORD word0
  879. struct lpfc_sli4_cfg_mhdr {
  880. uint32_t word1;
  881. #define lpfc_mbox_hdr_emb_SHIFT 0
  882. #define lpfc_mbox_hdr_emb_MASK 0x00000001
  883. #define lpfc_mbox_hdr_emb_WORD word1
  884. #define lpfc_mbox_hdr_sge_cnt_SHIFT 3
  885. #define lpfc_mbox_hdr_sge_cnt_MASK 0x0000001F
  886. #define lpfc_mbox_hdr_sge_cnt_WORD word1
  887. uint32_t payload_length;
  888. uint32_t tag_lo;
  889. uint32_t tag_hi;
  890. uint32_t reserved5;
  891. };
  892. union lpfc_sli4_cfg_shdr {
  893. struct {
  894. uint32_t word6;
  895. #define lpfc_mbox_hdr_opcode_SHIFT 0
  896. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  897. #define lpfc_mbox_hdr_opcode_WORD word6
  898. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  899. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  900. #define lpfc_mbox_hdr_subsystem_WORD word6
  901. #define lpfc_mbox_hdr_port_number_SHIFT 16
  902. #define lpfc_mbox_hdr_port_number_MASK 0x000000FF
  903. #define lpfc_mbox_hdr_port_number_WORD word6
  904. #define lpfc_mbox_hdr_domain_SHIFT 24
  905. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  906. #define lpfc_mbox_hdr_domain_WORD word6
  907. uint32_t timeout;
  908. uint32_t request_length;
  909. uint32_t word9;
  910. #define lpfc_mbox_hdr_version_SHIFT 0
  911. #define lpfc_mbox_hdr_version_MASK 0x000000FF
  912. #define lpfc_mbox_hdr_version_WORD word9
  913. #define lpfc_mbox_hdr_pf_num_SHIFT 16
  914. #define lpfc_mbox_hdr_pf_num_MASK 0x000000FF
  915. #define lpfc_mbox_hdr_pf_num_WORD word9
  916. #define lpfc_mbox_hdr_vh_num_SHIFT 24
  917. #define lpfc_mbox_hdr_vh_num_MASK 0x000000FF
  918. #define lpfc_mbox_hdr_vh_num_WORD word9
  919. #define LPFC_Q_CREATE_VERSION_2 2
  920. #define LPFC_Q_CREATE_VERSION_1 1
  921. #define LPFC_Q_CREATE_VERSION_0 0
  922. #define LPFC_OPCODE_VERSION_0 0
  923. #define LPFC_OPCODE_VERSION_1 1
  924. } request;
  925. struct {
  926. uint32_t word6;
  927. #define lpfc_mbox_hdr_opcode_SHIFT 0
  928. #define lpfc_mbox_hdr_opcode_MASK 0x000000FF
  929. #define lpfc_mbox_hdr_opcode_WORD word6
  930. #define lpfc_mbox_hdr_subsystem_SHIFT 8
  931. #define lpfc_mbox_hdr_subsystem_MASK 0x000000FF
  932. #define lpfc_mbox_hdr_subsystem_WORD word6
  933. #define lpfc_mbox_hdr_domain_SHIFT 24
  934. #define lpfc_mbox_hdr_domain_MASK 0x000000FF
  935. #define lpfc_mbox_hdr_domain_WORD word6
  936. uint32_t word7;
  937. #define lpfc_mbox_hdr_status_SHIFT 0
  938. #define lpfc_mbox_hdr_status_MASK 0x000000FF
  939. #define lpfc_mbox_hdr_status_WORD word7
  940. #define lpfc_mbox_hdr_add_status_SHIFT 8
  941. #define lpfc_mbox_hdr_add_status_MASK 0x000000FF
  942. #define lpfc_mbox_hdr_add_status_WORD word7
  943. #define LPFC_ADD_STATUS_INCOMPAT_OBJ 0xA2
  944. #define lpfc_mbox_hdr_add_status_2_SHIFT 16
  945. #define lpfc_mbox_hdr_add_status_2_MASK 0x000000FF
  946. #define lpfc_mbox_hdr_add_status_2_WORD word7
  947. #define LPFC_ADD_STATUS_2_INCOMPAT_FLASH 0x01
  948. #define LPFC_ADD_STATUS_2_INCORRECT_ASIC 0x02
  949. uint32_t response_length;
  950. uint32_t actual_response_length;
  951. } response;
  952. };
  953. /* Mailbox Header structures.
  954. * struct mbox_header is defined for first generation SLI4_CFG mailbox
  955. * calls deployed for BE-based ports.
  956. *
  957. * struct sli4_mbox_header is defined for second generation SLI4
  958. * ports that don't deploy the SLI4_CFG mechanism.
  959. */
  960. struct mbox_header {
  961. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  962. union lpfc_sli4_cfg_shdr cfg_shdr;
  963. };
  964. #define LPFC_EXTENT_LOCAL 0
  965. #define LPFC_TIMEOUT_DEFAULT 0
  966. #define LPFC_EXTENT_VERSION_DEFAULT 0
  967. /* Subsystem Definitions */
  968. #define LPFC_MBOX_SUBSYSTEM_NA 0x0
  969. #define LPFC_MBOX_SUBSYSTEM_COMMON 0x1
  970. #define LPFC_MBOX_SUBSYSTEM_LOWLEVEL 0xB
  971. #define LPFC_MBOX_SUBSYSTEM_FCOE 0xC
  972. /* Device Specific Definitions */
  973. /* The HOST ENDIAN defines are in Big Endian format. */
  974. #define HOST_ENDIAN_LOW_WORD0 0xFF3412FF
  975. #define HOST_ENDIAN_HIGH_WORD1 0xFF7856FF
  976. /* Common Opcodes */
  977. #define LPFC_MBOX_OPCODE_NA 0x00
  978. #define LPFC_MBOX_OPCODE_CQ_CREATE 0x0C
  979. #define LPFC_MBOX_OPCODE_EQ_CREATE 0x0D
  980. #define LPFC_MBOX_OPCODE_MQ_CREATE 0x15
  981. #define LPFC_MBOX_OPCODE_GET_CNTL_ATTRIBUTES 0x20
  982. #define LPFC_MBOX_OPCODE_NOP 0x21
  983. #define LPFC_MBOX_OPCODE_MODIFY_EQ_DELAY 0x29
  984. #define LPFC_MBOX_OPCODE_MQ_DESTROY 0x35
  985. #define LPFC_MBOX_OPCODE_CQ_DESTROY 0x36
  986. #define LPFC_MBOX_OPCODE_EQ_DESTROY 0x37
  987. #define LPFC_MBOX_OPCODE_QUERY_FW_CFG 0x3A
  988. #define LPFC_MBOX_OPCODE_FUNCTION_RESET 0x3D
  989. #define LPFC_MBOX_OPCODE_SET_PHYSICAL_LINK_CONFIG 0x3E
  990. #define LPFC_MBOX_OPCODE_SET_BOOT_CONFIG 0x43
  991. #define LPFC_MBOX_OPCODE_SET_BEACON_CONFIG 0x45
  992. #define LPFC_MBOX_OPCODE_GET_BEACON_CONFIG 0x46
  993. #define LPFC_MBOX_OPCODE_GET_PORT_NAME 0x4D
  994. #define LPFC_MBOX_OPCODE_MQ_CREATE_EXT 0x5A
  995. #define LPFC_MBOX_OPCODE_GET_VPD_DATA 0x5B
  996. #define LPFC_MBOX_OPCODE_SET_HOST_DATA 0x5D
  997. #define LPFC_MBOX_OPCODE_SEND_ACTIVATION 0x73
  998. #define LPFC_MBOX_OPCODE_RESET_LICENSES 0x74
  999. #define LPFC_MBOX_OPCODE_REG_CONGESTION_BUF 0x8E
  1000. #define LPFC_MBOX_OPCODE_GET_RSRC_EXTENT_INFO 0x9A
  1001. #define LPFC_MBOX_OPCODE_GET_ALLOC_RSRC_EXTENT 0x9B
  1002. #define LPFC_MBOX_OPCODE_ALLOC_RSRC_EXTENT 0x9C
  1003. #define LPFC_MBOX_OPCODE_DEALLOC_RSRC_EXTENT 0x9D
  1004. #define LPFC_MBOX_OPCODE_GET_FUNCTION_CONFIG 0xA0
  1005. #define LPFC_MBOX_OPCODE_GET_PROFILE_CAPACITIES 0xA1
  1006. #define LPFC_MBOX_OPCODE_GET_PROFILE_CONFIG 0xA4
  1007. #define LPFC_MBOX_OPCODE_SET_PROFILE_CONFIG 0xA5
  1008. #define LPFC_MBOX_OPCODE_GET_PROFILE_LIST 0xA6
  1009. #define LPFC_MBOX_OPCODE_SET_ACT_PROFILE 0xA8
  1010. #define LPFC_MBOX_OPCODE_GET_FACTORY_PROFILE_CONFIG 0xA9
  1011. #define LPFC_MBOX_OPCODE_READ_OBJECT 0xAB
  1012. #define LPFC_MBOX_OPCODE_WRITE_OBJECT 0xAC
  1013. #define LPFC_MBOX_OPCODE_READ_OBJECT_LIST 0xAD
  1014. #define LPFC_MBOX_OPCODE_DELETE_OBJECT 0xAE
  1015. #define LPFC_MBOX_OPCODE_GET_SLI4_PARAMETERS 0xB5
  1016. #define LPFC_MBOX_OPCODE_SET_FEATURES 0xBF
  1017. /* FCoE Opcodes */
  1018. #define LPFC_MBOX_OPCODE_FCOE_WQ_CREATE 0x01
  1019. #define LPFC_MBOX_OPCODE_FCOE_WQ_DESTROY 0x02
  1020. #define LPFC_MBOX_OPCODE_FCOE_POST_SGL_PAGES 0x03
  1021. #define LPFC_MBOX_OPCODE_FCOE_REMOVE_SGL_PAGES 0x04
  1022. #define LPFC_MBOX_OPCODE_FCOE_RQ_CREATE 0x05
  1023. #define LPFC_MBOX_OPCODE_FCOE_RQ_DESTROY 0x06
  1024. #define LPFC_MBOX_OPCODE_FCOE_READ_FCF_TABLE 0x08
  1025. #define LPFC_MBOX_OPCODE_FCOE_ADD_FCF 0x09
  1026. #define LPFC_MBOX_OPCODE_FCOE_DELETE_FCF 0x0A
  1027. #define LPFC_MBOX_OPCODE_FCOE_POST_HDR_TEMPLATE 0x0B
  1028. #define LPFC_MBOX_OPCODE_FCOE_REDISCOVER_FCF 0x10
  1029. #define LPFC_MBOX_OPCODE_FCOE_CQ_CREATE_SET 0x1D
  1030. #define LPFC_MBOX_OPCODE_FCOE_SET_FCLINK_SETTINGS 0x21
  1031. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_STATE 0x22
  1032. #define LPFC_MBOX_OPCODE_FCOE_LINK_DIAG_LOOPBACK 0x23
  1033. #define LPFC_MBOX_OPCODE_FCOE_FC_SET_TRUNK_MODE 0x42
  1034. /* Low level Opcodes */
  1035. #define LPFC_MBOX_OPCODE_SET_DIAG_LOG_OPTION 0x37
  1036. /* Mailbox command structures */
  1037. struct eq_context {
  1038. uint32_t word0;
  1039. #define lpfc_eq_context_size_SHIFT 31
  1040. #define lpfc_eq_context_size_MASK 0x00000001
  1041. #define lpfc_eq_context_size_WORD word0
  1042. #define LPFC_EQE_SIZE_4 0x0
  1043. #define LPFC_EQE_SIZE_16 0x1
  1044. #define lpfc_eq_context_valid_SHIFT 29
  1045. #define lpfc_eq_context_valid_MASK 0x00000001
  1046. #define lpfc_eq_context_valid_WORD word0
  1047. #define lpfc_eq_context_autovalid_SHIFT 28
  1048. #define lpfc_eq_context_autovalid_MASK 0x00000001
  1049. #define lpfc_eq_context_autovalid_WORD word0
  1050. uint32_t word1;
  1051. #define lpfc_eq_context_count_SHIFT 26
  1052. #define lpfc_eq_context_count_MASK 0x00000003
  1053. #define lpfc_eq_context_count_WORD word1
  1054. #define LPFC_EQ_CNT_256 0x0
  1055. #define LPFC_EQ_CNT_512 0x1
  1056. #define LPFC_EQ_CNT_1024 0x2
  1057. #define LPFC_EQ_CNT_2048 0x3
  1058. #define LPFC_EQ_CNT_4096 0x4
  1059. uint32_t word2;
  1060. #define lpfc_eq_context_delay_multi_SHIFT 13
  1061. #define lpfc_eq_context_delay_multi_MASK 0x000003FF
  1062. #define lpfc_eq_context_delay_multi_WORD word2
  1063. uint32_t reserved3;
  1064. };
  1065. struct eq_delay_info {
  1066. uint32_t eq_id;
  1067. uint32_t phase;
  1068. uint32_t delay_multi;
  1069. };
  1070. #define LPFC_MAX_EQ_DELAY_EQID_CNT 8
  1071. struct sgl_page_pairs {
  1072. uint32_t sgl_pg0_addr_lo;
  1073. uint32_t sgl_pg0_addr_hi;
  1074. uint32_t sgl_pg1_addr_lo;
  1075. uint32_t sgl_pg1_addr_hi;
  1076. };
  1077. struct lpfc_mbx_post_sgl_pages {
  1078. struct mbox_header header;
  1079. uint32_t word0;
  1080. #define lpfc_post_sgl_pages_xri_SHIFT 0
  1081. #define lpfc_post_sgl_pages_xri_MASK 0x0000FFFF
  1082. #define lpfc_post_sgl_pages_xri_WORD word0
  1083. #define lpfc_post_sgl_pages_xricnt_SHIFT 16
  1084. #define lpfc_post_sgl_pages_xricnt_MASK 0x0000FFFF
  1085. #define lpfc_post_sgl_pages_xricnt_WORD word0
  1086. struct sgl_page_pairs sgl_pg_pairs[1];
  1087. };
  1088. /* word0 of page-1 struct shares the same SHIFT/MASK/WORD defines as above */
  1089. struct lpfc_mbx_post_uembed_sgl_page1 {
  1090. union lpfc_sli4_cfg_shdr cfg_shdr;
  1091. uint32_t word0;
  1092. struct sgl_page_pairs sgl_pg_pairs;
  1093. };
  1094. struct lpfc_mbx_sge {
  1095. uint32_t pa_lo;
  1096. uint32_t pa_hi;
  1097. uint32_t length;
  1098. };
  1099. struct lpfc_mbx_host_buf {
  1100. uint32_t length;
  1101. uint32_t pa_lo;
  1102. uint32_t pa_hi;
  1103. };
  1104. struct lpfc_mbx_nembed_cmd {
  1105. struct lpfc_sli4_cfg_mhdr cfg_mhdr;
  1106. #define LPFC_SLI4_MBX_SGE_MAX_PAGES 19
  1107. struct lpfc_mbx_sge sge[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  1108. };
  1109. struct lpfc_mbx_nembed_sge_virt {
  1110. void *addr[LPFC_SLI4_MBX_SGE_MAX_PAGES];
  1111. };
  1112. #define LPFC_MBX_OBJECT_NAME_LEN_DW 26
  1113. struct lpfc_mbx_read_object { /* Version 0 */
  1114. struct mbox_header header;
  1115. union {
  1116. struct {
  1117. uint32_t word0;
  1118. #define lpfc_mbx_rd_object_rlen_SHIFT 0
  1119. #define lpfc_mbx_rd_object_rlen_MASK 0x00FFFFFF
  1120. #define lpfc_mbx_rd_object_rlen_WORD word0
  1121. uint32_t rd_object_offset;
  1122. __le32 rd_object_name[LPFC_MBX_OBJECT_NAME_LEN_DW];
  1123. #define LPFC_OBJ_NAME_SZ 104 /* 26 x sizeof(uint32_t) is 104. */
  1124. uint32_t rd_object_cnt;
  1125. struct lpfc_mbx_host_buf rd_object_hbuf[4];
  1126. } request;
  1127. struct {
  1128. uint32_t rd_object_actual_rlen;
  1129. uint32_t word1;
  1130. #define lpfc_mbx_rd_object_eof_SHIFT 31
  1131. #define lpfc_mbx_rd_object_eof_MASK 0x1
  1132. #define lpfc_mbx_rd_object_eof_WORD word1
  1133. } response;
  1134. } u;
  1135. };
  1136. struct lpfc_mbx_eq_create {
  1137. struct mbox_header header;
  1138. union {
  1139. struct {
  1140. uint32_t word0;
  1141. #define lpfc_mbx_eq_create_num_pages_SHIFT 0
  1142. #define lpfc_mbx_eq_create_num_pages_MASK 0x0000FFFF
  1143. #define lpfc_mbx_eq_create_num_pages_WORD word0
  1144. struct eq_context context;
  1145. struct dma_address page[LPFC_MAX_EQ_PAGE];
  1146. } request;
  1147. struct {
  1148. uint32_t word0;
  1149. #define lpfc_mbx_eq_create_q_id_SHIFT 0
  1150. #define lpfc_mbx_eq_create_q_id_MASK 0x0000FFFF
  1151. #define lpfc_mbx_eq_create_q_id_WORD word0
  1152. } response;
  1153. } u;
  1154. };
  1155. struct lpfc_mbx_modify_eq_delay {
  1156. struct mbox_header header;
  1157. union {
  1158. struct {
  1159. uint32_t num_eq;
  1160. struct eq_delay_info eq[LPFC_MAX_EQ_DELAY_EQID_CNT];
  1161. } request;
  1162. struct {
  1163. uint32_t word0;
  1164. } response;
  1165. } u;
  1166. };
  1167. struct lpfc_mbx_eq_destroy {
  1168. struct mbox_header header;
  1169. union {
  1170. struct {
  1171. uint32_t word0;
  1172. #define lpfc_mbx_eq_destroy_q_id_SHIFT 0
  1173. #define lpfc_mbx_eq_destroy_q_id_MASK 0x0000FFFF
  1174. #define lpfc_mbx_eq_destroy_q_id_WORD word0
  1175. } request;
  1176. struct {
  1177. uint32_t word0;
  1178. } response;
  1179. } u;
  1180. };
  1181. struct lpfc_mbx_nop {
  1182. struct mbox_header header;
  1183. uint32_t context[2];
  1184. };
  1185. struct lpfc_mbx_set_ras_fwlog {
  1186. struct mbox_header header;
  1187. union {
  1188. struct {
  1189. uint32_t word4;
  1190. #define lpfc_fwlog_enable_SHIFT 0
  1191. #define lpfc_fwlog_enable_MASK 0x00000001
  1192. #define lpfc_fwlog_enable_WORD word4
  1193. #define lpfc_fwlog_loglvl_SHIFT 8
  1194. #define lpfc_fwlog_loglvl_MASK 0x0000000F
  1195. #define lpfc_fwlog_loglvl_WORD word4
  1196. #define lpfc_fwlog_ra_SHIFT 15
  1197. #define lpfc_fwlog_ra_WORD 0x00000008
  1198. #define lpfc_fwlog_buffcnt_SHIFT 16
  1199. #define lpfc_fwlog_buffcnt_MASK 0x000000FF
  1200. #define lpfc_fwlog_buffcnt_WORD word4
  1201. #define lpfc_fwlog_buffsz_SHIFT 24
  1202. #define lpfc_fwlog_buffsz_MASK 0x000000FF
  1203. #define lpfc_fwlog_buffsz_WORD word4
  1204. uint32_t word5;
  1205. #define lpfc_fwlog_acqe_SHIFT 0
  1206. #define lpfc_fwlog_acqe_MASK 0x0000FFFF
  1207. #define lpfc_fwlog_acqe_WORD word5
  1208. #define lpfc_fwlog_cqid_SHIFT 16
  1209. #define lpfc_fwlog_cqid_MASK 0x0000FFFF
  1210. #define lpfc_fwlog_cqid_WORD word5
  1211. #define LPFC_MAX_FWLOG_PAGE 16
  1212. struct dma_address lwpd;
  1213. struct dma_address buff_fwlog[LPFC_MAX_FWLOG_PAGE];
  1214. } request;
  1215. struct {
  1216. uint32_t word0;
  1217. } response;
  1218. } u;
  1219. };
  1220. struct cq_context {
  1221. uint32_t word0;
  1222. #define lpfc_cq_context_event_SHIFT 31
  1223. #define lpfc_cq_context_event_MASK 0x00000001
  1224. #define lpfc_cq_context_event_WORD word0
  1225. #define lpfc_cq_context_valid_SHIFT 29
  1226. #define lpfc_cq_context_valid_MASK 0x00000001
  1227. #define lpfc_cq_context_valid_WORD word0
  1228. #define lpfc_cq_context_count_SHIFT 27
  1229. #define lpfc_cq_context_count_MASK 0x00000003
  1230. #define lpfc_cq_context_count_WORD word0
  1231. #define LPFC_CQ_CNT_256 0x0
  1232. #define LPFC_CQ_CNT_512 0x1
  1233. #define LPFC_CQ_CNT_1024 0x2
  1234. #define LPFC_CQ_CNT_WORD7 0x3
  1235. #define lpfc_cq_context_autovalid_SHIFT 15
  1236. #define lpfc_cq_context_autovalid_MASK 0x00000001
  1237. #define lpfc_cq_context_autovalid_WORD word0
  1238. uint32_t word1;
  1239. #define lpfc_cq_eq_id_SHIFT 22 /* Version 0 Only */
  1240. #define lpfc_cq_eq_id_MASK 0x000000FF
  1241. #define lpfc_cq_eq_id_WORD word1
  1242. #define lpfc_cq_eq_id_2_SHIFT 0 /* Version 2 Only */
  1243. #define lpfc_cq_eq_id_2_MASK 0x0000FFFF
  1244. #define lpfc_cq_eq_id_2_WORD word1
  1245. uint32_t lpfc_cq_context_count; /* Version 2 Only */
  1246. uint32_t reserved1;
  1247. };
  1248. struct lpfc_mbx_cq_create {
  1249. struct mbox_header header;
  1250. union {
  1251. struct {
  1252. uint32_t word0;
  1253. #define lpfc_mbx_cq_create_page_size_SHIFT 16 /* Version 2 Only */
  1254. #define lpfc_mbx_cq_create_page_size_MASK 0x000000FF
  1255. #define lpfc_mbx_cq_create_page_size_WORD word0
  1256. #define lpfc_mbx_cq_create_num_pages_SHIFT 0
  1257. #define lpfc_mbx_cq_create_num_pages_MASK 0x0000FFFF
  1258. #define lpfc_mbx_cq_create_num_pages_WORD word0
  1259. struct cq_context context;
  1260. struct dma_address page[LPFC_MAX_CQ_PAGE];
  1261. } request;
  1262. struct {
  1263. uint32_t word0;
  1264. #define lpfc_mbx_cq_create_q_id_SHIFT 0
  1265. #define lpfc_mbx_cq_create_q_id_MASK 0x0000FFFF
  1266. #define lpfc_mbx_cq_create_q_id_WORD word0
  1267. } response;
  1268. } u;
  1269. };
  1270. struct lpfc_mbx_cq_create_set {
  1271. union lpfc_sli4_cfg_shdr cfg_shdr;
  1272. union {
  1273. struct {
  1274. uint32_t word0;
  1275. #define lpfc_mbx_cq_create_set_page_size_SHIFT 16 /* Version 2 Only */
  1276. #define lpfc_mbx_cq_create_set_page_size_MASK 0x000000FF
  1277. #define lpfc_mbx_cq_create_set_page_size_WORD word0
  1278. #define lpfc_mbx_cq_create_set_num_pages_SHIFT 0
  1279. #define lpfc_mbx_cq_create_set_num_pages_MASK 0x0000FFFF
  1280. #define lpfc_mbx_cq_create_set_num_pages_WORD word0
  1281. uint32_t word1;
  1282. #define lpfc_mbx_cq_create_set_evt_SHIFT 31
  1283. #define lpfc_mbx_cq_create_set_evt_MASK 0x00000001
  1284. #define lpfc_mbx_cq_create_set_evt_WORD word1
  1285. #define lpfc_mbx_cq_create_set_valid_SHIFT 29
  1286. #define lpfc_mbx_cq_create_set_valid_MASK 0x00000001
  1287. #define lpfc_mbx_cq_create_set_valid_WORD word1
  1288. #define lpfc_mbx_cq_create_set_cqe_cnt_SHIFT 27
  1289. #define lpfc_mbx_cq_create_set_cqe_cnt_MASK 0x00000003
  1290. #define lpfc_mbx_cq_create_set_cqe_cnt_WORD word1
  1291. #define lpfc_mbx_cq_create_set_cqe_size_SHIFT 25
  1292. #define lpfc_mbx_cq_create_set_cqe_size_MASK 0x00000003
  1293. #define lpfc_mbx_cq_create_set_cqe_size_WORD word1
  1294. #define lpfc_mbx_cq_create_set_autovalid_SHIFT 15
  1295. #define lpfc_mbx_cq_create_set_autovalid_MASK 0x0000001
  1296. #define lpfc_mbx_cq_create_set_autovalid_WORD word1
  1297. #define lpfc_mbx_cq_create_set_nodelay_SHIFT 14
  1298. #define lpfc_mbx_cq_create_set_nodelay_MASK 0x00000001
  1299. #define lpfc_mbx_cq_create_set_nodelay_WORD word1
  1300. #define lpfc_mbx_cq_create_set_clswm_SHIFT 12
  1301. #define lpfc_mbx_cq_create_set_clswm_MASK 0x00000003
  1302. #define lpfc_mbx_cq_create_set_clswm_WORD word1
  1303. uint32_t word2;
  1304. #define lpfc_mbx_cq_create_set_arm_SHIFT 31
  1305. #define lpfc_mbx_cq_create_set_arm_MASK 0x00000001
  1306. #define lpfc_mbx_cq_create_set_arm_WORD word2
  1307. #define lpfc_mbx_cq_create_set_cq_cnt_SHIFT 16
  1308. #define lpfc_mbx_cq_create_set_cq_cnt_MASK 0x00007FFF
  1309. #define lpfc_mbx_cq_create_set_cq_cnt_WORD word2
  1310. #define lpfc_mbx_cq_create_set_num_cq_SHIFT 0
  1311. #define lpfc_mbx_cq_create_set_num_cq_MASK 0x0000FFFF
  1312. #define lpfc_mbx_cq_create_set_num_cq_WORD word2
  1313. uint32_t word3;
  1314. #define lpfc_mbx_cq_create_set_eq_id1_SHIFT 16
  1315. #define lpfc_mbx_cq_create_set_eq_id1_MASK 0x0000FFFF
  1316. #define lpfc_mbx_cq_create_set_eq_id1_WORD word3
  1317. #define lpfc_mbx_cq_create_set_eq_id0_SHIFT 0
  1318. #define lpfc_mbx_cq_create_set_eq_id0_MASK 0x0000FFFF
  1319. #define lpfc_mbx_cq_create_set_eq_id0_WORD word3
  1320. uint32_t word4;
  1321. #define lpfc_mbx_cq_create_set_eq_id3_SHIFT 16
  1322. #define lpfc_mbx_cq_create_set_eq_id3_MASK 0x0000FFFF
  1323. #define lpfc_mbx_cq_create_set_eq_id3_WORD word4
  1324. #define lpfc_mbx_cq_create_set_eq_id2_SHIFT 0
  1325. #define lpfc_mbx_cq_create_set_eq_id2_MASK 0x0000FFFF
  1326. #define lpfc_mbx_cq_create_set_eq_id2_WORD word4
  1327. uint32_t word5;
  1328. #define lpfc_mbx_cq_create_set_eq_id5_SHIFT 16
  1329. #define lpfc_mbx_cq_create_set_eq_id5_MASK 0x0000FFFF
  1330. #define lpfc_mbx_cq_create_set_eq_id5_WORD word5
  1331. #define lpfc_mbx_cq_create_set_eq_id4_SHIFT 0
  1332. #define lpfc_mbx_cq_create_set_eq_id4_MASK 0x0000FFFF
  1333. #define lpfc_mbx_cq_create_set_eq_id4_WORD word5
  1334. uint32_t word6;
  1335. #define lpfc_mbx_cq_create_set_eq_id7_SHIFT 16
  1336. #define lpfc_mbx_cq_create_set_eq_id7_MASK 0x0000FFFF
  1337. #define lpfc_mbx_cq_create_set_eq_id7_WORD word6
  1338. #define lpfc_mbx_cq_create_set_eq_id6_SHIFT 0
  1339. #define lpfc_mbx_cq_create_set_eq_id6_MASK 0x0000FFFF
  1340. #define lpfc_mbx_cq_create_set_eq_id6_WORD word6
  1341. uint32_t word7;
  1342. #define lpfc_mbx_cq_create_set_eq_id9_SHIFT 16
  1343. #define lpfc_mbx_cq_create_set_eq_id9_MASK 0x0000FFFF
  1344. #define lpfc_mbx_cq_create_set_eq_id9_WORD word7
  1345. #define lpfc_mbx_cq_create_set_eq_id8_SHIFT 0
  1346. #define lpfc_mbx_cq_create_set_eq_id8_MASK 0x0000FFFF
  1347. #define lpfc_mbx_cq_create_set_eq_id8_WORD word7
  1348. uint32_t word8;
  1349. #define lpfc_mbx_cq_create_set_eq_id11_SHIFT 16
  1350. #define lpfc_mbx_cq_create_set_eq_id11_MASK 0x0000FFFF
  1351. #define lpfc_mbx_cq_create_set_eq_id11_WORD word8
  1352. #define lpfc_mbx_cq_create_set_eq_id10_SHIFT 0
  1353. #define lpfc_mbx_cq_create_set_eq_id10_MASK 0x0000FFFF
  1354. #define lpfc_mbx_cq_create_set_eq_id10_WORD word8
  1355. uint32_t word9;
  1356. #define lpfc_mbx_cq_create_set_eq_id13_SHIFT 16
  1357. #define lpfc_mbx_cq_create_set_eq_id13_MASK 0x0000FFFF
  1358. #define lpfc_mbx_cq_create_set_eq_id13_WORD word9
  1359. #define lpfc_mbx_cq_create_set_eq_id12_SHIFT 0
  1360. #define lpfc_mbx_cq_create_set_eq_id12_MASK 0x0000FFFF
  1361. #define lpfc_mbx_cq_create_set_eq_id12_WORD word9
  1362. uint32_t word10;
  1363. #define lpfc_mbx_cq_create_set_eq_id15_SHIFT 16
  1364. #define lpfc_mbx_cq_create_set_eq_id15_MASK 0x0000FFFF
  1365. #define lpfc_mbx_cq_create_set_eq_id15_WORD word10
  1366. #define lpfc_mbx_cq_create_set_eq_id14_SHIFT 0
  1367. #define lpfc_mbx_cq_create_set_eq_id14_MASK 0x0000FFFF
  1368. #define lpfc_mbx_cq_create_set_eq_id14_WORD word10
  1369. struct dma_address page[1];
  1370. } request;
  1371. struct {
  1372. uint32_t word0;
  1373. #define lpfc_mbx_cq_create_set_num_alloc_SHIFT 16
  1374. #define lpfc_mbx_cq_create_set_num_alloc_MASK 0x0000FFFF
  1375. #define lpfc_mbx_cq_create_set_num_alloc_WORD word0
  1376. #define lpfc_mbx_cq_create_set_base_id_SHIFT 0
  1377. #define lpfc_mbx_cq_create_set_base_id_MASK 0x0000FFFF
  1378. #define lpfc_mbx_cq_create_set_base_id_WORD word0
  1379. } response;
  1380. } u;
  1381. };
  1382. struct lpfc_mbx_cq_destroy {
  1383. struct mbox_header header;
  1384. union {
  1385. struct {
  1386. uint32_t word0;
  1387. #define lpfc_mbx_cq_destroy_q_id_SHIFT 0
  1388. #define lpfc_mbx_cq_destroy_q_id_MASK 0x0000FFFF
  1389. #define lpfc_mbx_cq_destroy_q_id_WORD word0
  1390. } request;
  1391. struct {
  1392. uint32_t word0;
  1393. } response;
  1394. } u;
  1395. };
  1396. struct wq_context {
  1397. uint32_t reserved0;
  1398. uint32_t reserved1;
  1399. uint32_t reserved2;
  1400. uint32_t reserved3;
  1401. };
  1402. struct lpfc_mbx_wq_create {
  1403. struct mbox_header header;
  1404. union {
  1405. struct { /* Version 0 Request */
  1406. uint32_t word0;
  1407. #define lpfc_mbx_wq_create_num_pages_SHIFT 0
  1408. #define lpfc_mbx_wq_create_num_pages_MASK 0x000000FF
  1409. #define lpfc_mbx_wq_create_num_pages_WORD word0
  1410. #define lpfc_mbx_wq_create_dua_SHIFT 8
  1411. #define lpfc_mbx_wq_create_dua_MASK 0x00000001
  1412. #define lpfc_mbx_wq_create_dua_WORD word0
  1413. #define lpfc_mbx_wq_create_cq_id_SHIFT 16
  1414. #define lpfc_mbx_wq_create_cq_id_MASK 0x0000FFFF
  1415. #define lpfc_mbx_wq_create_cq_id_WORD word0
  1416. struct dma_address page[LPFC_MAX_WQ_PAGE_V0];
  1417. uint32_t word9;
  1418. #define lpfc_mbx_wq_create_bua_SHIFT 0
  1419. #define lpfc_mbx_wq_create_bua_MASK 0x00000001
  1420. #define lpfc_mbx_wq_create_bua_WORD word9
  1421. #define lpfc_mbx_wq_create_ulp_num_SHIFT 8
  1422. #define lpfc_mbx_wq_create_ulp_num_MASK 0x000000FF
  1423. #define lpfc_mbx_wq_create_ulp_num_WORD word9
  1424. } request;
  1425. struct { /* Version 1 Request */
  1426. uint32_t word0; /* Word 0 is the same as in v0 */
  1427. uint32_t word1;
  1428. #define lpfc_mbx_wq_create_page_size_SHIFT 0
  1429. #define lpfc_mbx_wq_create_page_size_MASK 0x000000FF
  1430. #define lpfc_mbx_wq_create_page_size_WORD word1
  1431. #define LPFC_WQ_PAGE_SIZE_4096 0x1
  1432. #define lpfc_mbx_wq_create_dpp_req_SHIFT 15
  1433. #define lpfc_mbx_wq_create_dpp_req_MASK 0x00000001
  1434. #define lpfc_mbx_wq_create_dpp_req_WORD word1
  1435. #define lpfc_mbx_wq_create_doe_SHIFT 14
  1436. #define lpfc_mbx_wq_create_doe_MASK 0x00000001
  1437. #define lpfc_mbx_wq_create_doe_WORD word1
  1438. #define lpfc_mbx_wq_create_toe_SHIFT 13
  1439. #define lpfc_mbx_wq_create_toe_MASK 0x00000001
  1440. #define lpfc_mbx_wq_create_toe_WORD word1
  1441. #define lpfc_mbx_wq_create_wqe_size_SHIFT 8
  1442. #define lpfc_mbx_wq_create_wqe_size_MASK 0x0000000F
  1443. #define lpfc_mbx_wq_create_wqe_size_WORD word1
  1444. #define LPFC_WQ_WQE_SIZE_64 0x5
  1445. #define LPFC_WQ_WQE_SIZE_128 0x6
  1446. #define lpfc_mbx_wq_create_wqe_count_SHIFT 16
  1447. #define lpfc_mbx_wq_create_wqe_count_MASK 0x0000FFFF
  1448. #define lpfc_mbx_wq_create_wqe_count_WORD word1
  1449. uint32_t word2;
  1450. struct dma_address page[LPFC_MAX_WQ_PAGE-1];
  1451. } request_1;
  1452. struct {
  1453. uint32_t word0;
  1454. #define lpfc_mbx_wq_create_q_id_SHIFT 0
  1455. #define lpfc_mbx_wq_create_q_id_MASK 0x0000FFFF
  1456. #define lpfc_mbx_wq_create_q_id_WORD word0
  1457. uint32_t doorbell_offset;
  1458. uint32_t word2;
  1459. #define lpfc_mbx_wq_create_bar_set_SHIFT 0
  1460. #define lpfc_mbx_wq_create_bar_set_MASK 0x0000FFFF
  1461. #define lpfc_mbx_wq_create_bar_set_WORD word2
  1462. #define WQ_PCI_BAR_0_AND_1 0x00
  1463. #define WQ_PCI_BAR_2_AND_3 0x01
  1464. #define WQ_PCI_BAR_4_AND_5 0x02
  1465. #define lpfc_mbx_wq_create_db_format_SHIFT 16
  1466. #define lpfc_mbx_wq_create_db_format_MASK 0x0000FFFF
  1467. #define lpfc_mbx_wq_create_db_format_WORD word2
  1468. } response;
  1469. struct {
  1470. uint32_t word0;
  1471. #define lpfc_mbx_wq_create_dpp_rsp_SHIFT 31
  1472. #define lpfc_mbx_wq_create_dpp_rsp_MASK 0x00000001
  1473. #define lpfc_mbx_wq_create_dpp_rsp_WORD word0
  1474. #define lpfc_mbx_wq_create_v1_q_id_SHIFT 0
  1475. #define lpfc_mbx_wq_create_v1_q_id_MASK 0x0000FFFF
  1476. #define lpfc_mbx_wq_create_v1_q_id_WORD word0
  1477. uint32_t word1;
  1478. #define lpfc_mbx_wq_create_v1_bar_set_SHIFT 0
  1479. #define lpfc_mbx_wq_create_v1_bar_set_MASK 0x0000000F
  1480. #define lpfc_mbx_wq_create_v1_bar_set_WORD word1
  1481. uint32_t doorbell_offset;
  1482. uint32_t word3;
  1483. #define lpfc_mbx_wq_create_dpp_id_SHIFT 16
  1484. #define lpfc_mbx_wq_create_dpp_id_MASK 0x0000001F
  1485. #define lpfc_mbx_wq_create_dpp_id_WORD word3
  1486. #define lpfc_mbx_wq_create_dpp_bar_SHIFT 0
  1487. #define lpfc_mbx_wq_create_dpp_bar_MASK 0x0000000F
  1488. #define lpfc_mbx_wq_create_dpp_bar_WORD word3
  1489. uint32_t dpp_offset;
  1490. } response_1;
  1491. } u;
  1492. };
  1493. struct lpfc_mbx_wq_destroy {
  1494. struct mbox_header header;
  1495. union {
  1496. struct {
  1497. uint32_t word0;
  1498. #define lpfc_mbx_wq_destroy_q_id_SHIFT 0
  1499. #define lpfc_mbx_wq_destroy_q_id_MASK 0x0000FFFF
  1500. #define lpfc_mbx_wq_destroy_q_id_WORD word0
  1501. } request;
  1502. struct {
  1503. uint32_t word0;
  1504. } response;
  1505. } u;
  1506. };
  1507. #define LPFC_HDR_BUF_SIZE 128
  1508. #define LPFC_DATA_BUF_SIZE 2048
  1509. #define LPFC_NVMET_DATA_BUF_SIZE 128
  1510. struct rq_context {
  1511. uint32_t word0;
  1512. #define lpfc_rq_context_rqe_count_SHIFT 16 /* Version 0 Only */
  1513. #define lpfc_rq_context_rqe_count_MASK 0x0000000F
  1514. #define lpfc_rq_context_rqe_count_WORD word0
  1515. #define LPFC_RQ_RING_SIZE_512 9 /* 512 entries */
  1516. #define LPFC_RQ_RING_SIZE_1024 10 /* 1024 entries */
  1517. #define LPFC_RQ_RING_SIZE_2048 11 /* 2048 entries */
  1518. #define LPFC_RQ_RING_SIZE_4096 12 /* 4096 entries */
  1519. #define lpfc_rq_context_rqe_count_1_SHIFT 16 /* Version 1-2 Only */
  1520. #define lpfc_rq_context_rqe_count_1_MASK 0x0000FFFF
  1521. #define lpfc_rq_context_rqe_count_1_WORD word0
  1522. #define lpfc_rq_context_rqe_size_SHIFT 8 /* Version 1-2 Only */
  1523. #define lpfc_rq_context_rqe_size_MASK 0x0000000F
  1524. #define lpfc_rq_context_rqe_size_WORD word0
  1525. #define LPFC_RQE_SIZE_8 2
  1526. #define LPFC_RQE_SIZE_16 3
  1527. #define LPFC_RQE_SIZE_32 4
  1528. #define LPFC_RQE_SIZE_64 5
  1529. #define LPFC_RQE_SIZE_128 6
  1530. #define lpfc_rq_context_page_size_SHIFT 0 /* Version 1 Only */
  1531. #define lpfc_rq_context_page_size_MASK 0x000000FF
  1532. #define lpfc_rq_context_page_size_WORD word0
  1533. #define LPFC_RQ_PAGE_SIZE_4096 0x1
  1534. uint32_t word1;
  1535. #define lpfc_rq_context_data_size_SHIFT 16 /* Version 2 Only */
  1536. #define lpfc_rq_context_data_size_MASK 0x0000FFFF
  1537. #define lpfc_rq_context_data_size_WORD word1
  1538. #define lpfc_rq_context_hdr_size_SHIFT 0 /* Version 2 Only */
  1539. #define lpfc_rq_context_hdr_size_MASK 0x0000FFFF
  1540. #define lpfc_rq_context_hdr_size_WORD word1
  1541. uint32_t word2;
  1542. #define lpfc_rq_context_cq_id_SHIFT 16
  1543. #define lpfc_rq_context_cq_id_MASK 0x0000FFFF
  1544. #define lpfc_rq_context_cq_id_WORD word2
  1545. #define lpfc_rq_context_buf_size_SHIFT 0
  1546. #define lpfc_rq_context_buf_size_MASK 0x0000FFFF
  1547. #define lpfc_rq_context_buf_size_WORD word2
  1548. #define lpfc_rq_context_base_cq_SHIFT 0 /* Version 2 Only */
  1549. #define lpfc_rq_context_base_cq_MASK 0x0000FFFF
  1550. #define lpfc_rq_context_base_cq_WORD word2
  1551. uint32_t buffer_size; /* Version 1 Only */
  1552. };
  1553. struct lpfc_mbx_rq_create {
  1554. struct mbox_header header;
  1555. union {
  1556. struct {
  1557. uint32_t word0;
  1558. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1559. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1560. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1561. #define lpfc_mbx_rq_create_dua_SHIFT 16
  1562. #define lpfc_mbx_rq_create_dua_MASK 0x00000001
  1563. #define lpfc_mbx_rq_create_dua_WORD word0
  1564. #define lpfc_mbx_rq_create_bqu_SHIFT 17
  1565. #define lpfc_mbx_rq_create_bqu_MASK 0x00000001
  1566. #define lpfc_mbx_rq_create_bqu_WORD word0
  1567. #define lpfc_mbx_rq_create_ulp_num_SHIFT 24
  1568. #define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
  1569. #define lpfc_mbx_rq_create_ulp_num_WORD word0
  1570. struct rq_context context;
  1571. struct dma_address page[LPFC_MAX_RQ_PAGE];
  1572. } request;
  1573. struct {
  1574. uint32_t word0;
  1575. #define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
  1576. #define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
  1577. #define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
  1578. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1579. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1580. #define lpfc_mbx_rq_create_q_id_WORD word0
  1581. uint32_t doorbell_offset;
  1582. uint32_t word2;
  1583. #define lpfc_mbx_rq_create_bar_set_SHIFT 0
  1584. #define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
  1585. #define lpfc_mbx_rq_create_bar_set_WORD word2
  1586. #define lpfc_mbx_rq_create_db_format_SHIFT 16
  1587. #define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
  1588. #define lpfc_mbx_rq_create_db_format_WORD word2
  1589. } response;
  1590. } u;
  1591. };
  1592. struct lpfc_mbx_rq_create_v2 {
  1593. union lpfc_sli4_cfg_shdr cfg_shdr;
  1594. union {
  1595. struct {
  1596. uint32_t word0;
  1597. #define lpfc_mbx_rq_create_num_pages_SHIFT 0
  1598. #define lpfc_mbx_rq_create_num_pages_MASK 0x0000FFFF
  1599. #define lpfc_mbx_rq_create_num_pages_WORD word0
  1600. #define lpfc_mbx_rq_create_rq_cnt_SHIFT 16
  1601. #define lpfc_mbx_rq_create_rq_cnt_MASK 0x000000FF
  1602. #define lpfc_mbx_rq_create_rq_cnt_WORD word0
  1603. #define lpfc_mbx_rq_create_dua_SHIFT 16
  1604. #define lpfc_mbx_rq_create_dua_MASK 0x00000001
  1605. #define lpfc_mbx_rq_create_dua_WORD word0
  1606. #define lpfc_mbx_rq_create_bqu_SHIFT 17
  1607. #define lpfc_mbx_rq_create_bqu_MASK 0x00000001
  1608. #define lpfc_mbx_rq_create_bqu_WORD word0
  1609. #define lpfc_mbx_rq_create_ulp_num_SHIFT 24
  1610. #define lpfc_mbx_rq_create_ulp_num_MASK 0x000000FF
  1611. #define lpfc_mbx_rq_create_ulp_num_WORD word0
  1612. #define lpfc_mbx_rq_create_dim_SHIFT 29
  1613. #define lpfc_mbx_rq_create_dim_MASK 0x00000001
  1614. #define lpfc_mbx_rq_create_dim_WORD word0
  1615. #define lpfc_mbx_rq_create_dfd_SHIFT 30
  1616. #define lpfc_mbx_rq_create_dfd_MASK 0x00000001
  1617. #define lpfc_mbx_rq_create_dfd_WORD word0
  1618. #define lpfc_mbx_rq_create_dnb_SHIFT 31
  1619. #define lpfc_mbx_rq_create_dnb_MASK 0x00000001
  1620. #define lpfc_mbx_rq_create_dnb_WORD word0
  1621. struct rq_context context;
  1622. struct dma_address page[1];
  1623. } request;
  1624. struct {
  1625. uint32_t word0;
  1626. #define lpfc_mbx_rq_create_q_cnt_v2_SHIFT 16
  1627. #define lpfc_mbx_rq_create_q_cnt_v2_MASK 0x0000FFFF
  1628. #define lpfc_mbx_rq_create_q_cnt_v2_WORD word0
  1629. #define lpfc_mbx_rq_create_q_id_SHIFT 0
  1630. #define lpfc_mbx_rq_create_q_id_MASK 0x0000FFFF
  1631. #define lpfc_mbx_rq_create_q_id_WORD word0
  1632. uint32_t doorbell_offset;
  1633. uint32_t word2;
  1634. #define lpfc_mbx_rq_create_bar_set_SHIFT 0
  1635. #define lpfc_mbx_rq_create_bar_set_MASK 0x0000FFFF
  1636. #define lpfc_mbx_rq_create_bar_set_WORD word2
  1637. #define lpfc_mbx_rq_create_db_format_SHIFT 16
  1638. #define lpfc_mbx_rq_create_db_format_MASK 0x0000FFFF
  1639. #define lpfc_mbx_rq_create_db_format_WORD word2
  1640. } response;
  1641. } u;
  1642. };
  1643. struct lpfc_mbx_rq_destroy {
  1644. struct mbox_header header;
  1645. union {
  1646. struct {
  1647. uint32_t word0;
  1648. #define lpfc_mbx_rq_destroy_q_id_SHIFT 0
  1649. #define lpfc_mbx_rq_destroy_q_id_MASK 0x0000FFFF
  1650. #define lpfc_mbx_rq_destroy_q_id_WORD word0
  1651. } request;
  1652. struct {
  1653. uint32_t word0;
  1654. } response;
  1655. } u;
  1656. };
  1657. struct mq_context {
  1658. uint32_t word0;
  1659. #define lpfc_mq_context_cq_id_SHIFT 22 /* Version 0 Only */
  1660. #define lpfc_mq_context_cq_id_MASK 0x000003FF
  1661. #define lpfc_mq_context_cq_id_WORD word0
  1662. #define lpfc_mq_context_ring_size_SHIFT 16
  1663. #define lpfc_mq_context_ring_size_MASK 0x0000000F
  1664. #define lpfc_mq_context_ring_size_WORD word0
  1665. #define LPFC_MQ_RING_SIZE_16 0x5
  1666. #define LPFC_MQ_RING_SIZE_32 0x6
  1667. #define LPFC_MQ_RING_SIZE_64 0x7
  1668. #define LPFC_MQ_RING_SIZE_128 0x8
  1669. uint32_t word1;
  1670. #define lpfc_mq_context_valid_SHIFT 31
  1671. #define lpfc_mq_context_valid_MASK 0x00000001
  1672. #define lpfc_mq_context_valid_WORD word1
  1673. uint32_t reserved2;
  1674. uint32_t reserved3;
  1675. };
  1676. struct lpfc_mbx_mq_create {
  1677. struct mbox_header header;
  1678. union {
  1679. struct {
  1680. uint32_t word0;
  1681. #define lpfc_mbx_mq_create_num_pages_SHIFT 0
  1682. #define lpfc_mbx_mq_create_num_pages_MASK 0x0000FFFF
  1683. #define lpfc_mbx_mq_create_num_pages_WORD word0
  1684. struct mq_context context;
  1685. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1686. } request;
  1687. struct {
  1688. uint32_t word0;
  1689. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1690. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1691. #define lpfc_mbx_mq_create_q_id_WORD word0
  1692. } response;
  1693. } u;
  1694. };
  1695. struct lpfc_mbx_mq_create_ext {
  1696. struct mbox_header header;
  1697. union {
  1698. struct {
  1699. uint32_t word0;
  1700. #define lpfc_mbx_mq_create_ext_num_pages_SHIFT 0
  1701. #define lpfc_mbx_mq_create_ext_num_pages_MASK 0x0000FFFF
  1702. #define lpfc_mbx_mq_create_ext_num_pages_WORD word0
  1703. #define lpfc_mbx_mq_create_ext_cq_id_SHIFT 16 /* Version 1 Only */
  1704. #define lpfc_mbx_mq_create_ext_cq_id_MASK 0x0000FFFF
  1705. #define lpfc_mbx_mq_create_ext_cq_id_WORD word0
  1706. uint32_t async_evt_bmap;
  1707. #define lpfc_mbx_mq_create_ext_async_evt_link_SHIFT LPFC_TRAILER_CODE_LINK
  1708. #define lpfc_mbx_mq_create_ext_async_evt_link_MASK 0x00000001
  1709. #define lpfc_mbx_mq_create_ext_async_evt_link_WORD async_evt_bmap
  1710. #define LPFC_EVT_CODE_LINK_NO_LINK 0x0
  1711. #define LPFC_EVT_CODE_LINK_10_MBIT 0x1
  1712. #define LPFC_EVT_CODE_LINK_100_MBIT 0x2
  1713. #define LPFC_EVT_CODE_LINK_1_GBIT 0x3
  1714. #define LPFC_EVT_CODE_LINK_10_GBIT 0x4
  1715. #define lpfc_mbx_mq_create_ext_async_evt_fip_SHIFT LPFC_TRAILER_CODE_FCOE
  1716. #define lpfc_mbx_mq_create_ext_async_evt_fip_MASK 0x00000001
  1717. #define lpfc_mbx_mq_create_ext_async_evt_fip_WORD async_evt_bmap
  1718. #define lpfc_mbx_mq_create_ext_async_evt_group5_SHIFT LPFC_TRAILER_CODE_GRP5
  1719. #define lpfc_mbx_mq_create_ext_async_evt_group5_MASK 0x00000001
  1720. #define lpfc_mbx_mq_create_ext_async_evt_group5_WORD async_evt_bmap
  1721. #define lpfc_mbx_mq_create_ext_async_evt_fc_SHIFT LPFC_TRAILER_CODE_FC
  1722. #define lpfc_mbx_mq_create_ext_async_evt_fc_MASK 0x00000001
  1723. #define lpfc_mbx_mq_create_ext_async_evt_fc_WORD async_evt_bmap
  1724. #define LPFC_EVT_CODE_FC_NO_LINK 0x0
  1725. #define LPFC_EVT_CODE_FC_1_GBAUD 0x1
  1726. #define LPFC_EVT_CODE_FC_2_GBAUD 0x2
  1727. #define LPFC_EVT_CODE_FC_4_GBAUD 0x4
  1728. #define LPFC_EVT_CODE_FC_8_GBAUD 0x8
  1729. #define LPFC_EVT_CODE_FC_10_GBAUD 0xA
  1730. #define LPFC_EVT_CODE_FC_16_GBAUD 0x10
  1731. #define lpfc_mbx_mq_create_ext_async_evt_sli_SHIFT LPFC_TRAILER_CODE_SLI
  1732. #define lpfc_mbx_mq_create_ext_async_evt_sli_MASK 0x00000001
  1733. #define lpfc_mbx_mq_create_ext_async_evt_sli_WORD async_evt_bmap
  1734. struct mq_context context;
  1735. struct dma_address page[LPFC_MAX_MQ_PAGE];
  1736. } request;
  1737. struct {
  1738. uint32_t word0;
  1739. #define lpfc_mbx_mq_create_q_id_SHIFT 0
  1740. #define lpfc_mbx_mq_create_q_id_MASK 0x0000FFFF
  1741. #define lpfc_mbx_mq_create_q_id_WORD word0
  1742. } response;
  1743. } u;
  1744. #define LPFC_ASYNC_EVENT_LINK_STATE 0x2
  1745. #define LPFC_ASYNC_EVENT_FCF_STATE 0x4
  1746. #define LPFC_ASYNC_EVENT_GROUP5 0x20
  1747. };
  1748. struct lpfc_mbx_mq_destroy {
  1749. struct mbox_header header;
  1750. union {
  1751. struct {
  1752. uint32_t word0;
  1753. #define lpfc_mbx_mq_destroy_q_id_SHIFT 0
  1754. #define lpfc_mbx_mq_destroy_q_id_MASK 0x0000FFFF
  1755. #define lpfc_mbx_mq_destroy_q_id_WORD word0
  1756. } request;
  1757. struct {
  1758. uint32_t word0;
  1759. } response;
  1760. } u;
  1761. };
  1762. /* Start Gen 2 SLI4 Mailbox definitions: */
  1763. /* Define allocate-ready Gen 2 SLI4 FCoE Resource Extent Types. */
  1764. #define LPFC_RSC_TYPE_FCOE_VFI 0x20
  1765. #define LPFC_RSC_TYPE_FCOE_VPI 0x21
  1766. #define LPFC_RSC_TYPE_FCOE_RPI 0x22
  1767. #define LPFC_RSC_TYPE_FCOE_XRI 0x23
  1768. struct lpfc_mbx_get_rsrc_extent_info {
  1769. struct mbox_header header;
  1770. union {
  1771. struct {
  1772. uint32_t word4;
  1773. #define lpfc_mbx_get_rsrc_extent_info_type_SHIFT 0
  1774. #define lpfc_mbx_get_rsrc_extent_info_type_MASK 0x0000FFFF
  1775. #define lpfc_mbx_get_rsrc_extent_info_type_WORD word4
  1776. } req;
  1777. struct {
  1778. uint32_t word4;
  1779. #define lpfc_mbx_get_rsrc_extent_info_cnt_SHIFT 0
  1780. #define lpfc_mbx_get_rsrc_extent_info_cnt_MASK 0x0000FFFF
  1781. #define lpfc_mbx_get_rsrc_extent_info_cnt_WORD word4
  1782. #define lpfc_mbx_get_rsrc_extent_info_size_SHIFT 16
  1783. #define lpfc_mbx_get_rsrc_extent_info_size_MASK 0x0000FFFF
  1784. #define lpfc_mbx_get_rsrc_extent_info_size_WORD word4
  1785. } rsp;
  1786. } u;
  1787. };
  1788. struct lpfc_mbx_query_fw_config {
  1789. struct mbox_header header;
  1790. struct {
  1791. uint32_t config_number;
  1792. #define LPFC_FC_FCOE 0x00000007
  1793. uint32_t asic_revision;
  1794. uint32_t physical_port;
  1795. uint32_t function_mode;
  1796. #define LPFC_FCOE_INI_MODE 0x00000040
  1797. #define LPFC_FCOE_TGT_MODE 0x00000080
  1798. #define LPFC_DUA_MODE 0x00000800
  1799. uint32_t ulp0_mode;
  1800. #define LPFC_ULP_FCOE_INIT_MODE 0x00000040
  1801. #define LPFC_ULP_FCOE_TGT_MODE 0x00000080
  1802. uint32_t ulp0_nap_words[12];
  1803. uint32_t ulp1_mode;
  1804. uint32_t ulp1_nap_words[12];
  1805. uint32_t function_capabilities;
  1806. uint32_t cqid_base;
  1807. uint32_t cqid_tot;
  1808. uint32_t eqid_base;
  1809. uint32_t eqid_tot;
  1810. uint32_t ulp0_nap2_words[2];
  1811. uint32_t ulp1_nap2_words[2];
  1812. } rsp;
  1813. };
  1814. struct lpfc_mbx_set_beacon_config {
  1815. struct mbox_header header;
  1816. uint32_t word4;
  1817. #define lpfc_mbx_set_beacon_port_num_SHIFT 0
  1818. #define lpfc_mbx_set_beacon_port_num_MASK 0x0000003F
  1819. #define lpfc_mbx_set_beacon_port_num_WORD word4
  1820. #define lpfc_mbx_set_beacon_port_type_SHIFT 6
  1821. #define lpfc_mbx_set_beacon_port_type_MASK 0x00000003
  1822. #define lpfc_mbx_set_beacon_port_type_WORD word4
  1823. #define lpfc_mbx_set_beacon_state_SHIFT 8
  1824. #define lpfc_mbx_set_beacon_state_MASK 0x000000FF
  1825. #define lpfc_mbx_set_beacon_state_WORD word4
  1826. #define lpfc_mbx_set_beacon_duration_SHIFT 16
  1827. #define lpfc_mbx_set_beacon_duration_MASK 0x000000FF
  1828. #define lpfc_mbx_set_beacon_duration_WORD word4
  1829. /* COMMON_SET_BEACON_CONFIG_V1 */
  1830. #define lpfc_mbx_set_beacon_duration_v1_SHIFT 16
  1831. #define lpfc_mbx_set_beacon_duration_v1_MASK 0x0000FFFF
  1832. #define lpfc_mbx_set_beacon_duration_v1_WORD word4
  1833. uint32_t word5; /* RESERVED */
  1834. };
  1835. struct lpfc_id_range {
  1836. uint32_t word5;
  1837. #define lpfc_mbx_rsrc_id_word4_0_SHIFT 0
  1838. #define lpfc_mbx_rsrc_id_word4_0_MASK 0x0000FFFF
  1839. #define lpfc_mbx_rsrc_id_word4_0_WORD word5
  1840. #define lpfc_mbx_rsrc_id_word4_1_SHIFT 16
  1841. #define lpfc_mbx_rsrc_id_word4_1_MASK 0x0000FFFF
  1842. #define lpfc_mbx_rsrc_id_word4_1_WORD word5
  1843. };
  1844. struct lpfc_mbx_set_link_diag_state {
  1845. struct mbox_header header;
  1846. union {
  1847. struct {
  1848. uint32_t word0;
  1849. #define lpfc_mbx_set_diag_state_diag_SHIFT 0
  1850. #define lpfc_mbx_set_diag_state_diag_MASK 0x00000001
  1851. #define lpfc_mbx_set_diag_state_diag_WORD word0
  1852. #define lpfc_mbx_set_diag_state_diag_bit_valid_SHIFT 2
  1853. #define lpfc_mbx_set_diag_state_diag_bit_valid_MASK 0x00000001
  1854. #define lpfc_mbx_set_diag_state_diag_bit_valid_WORD word0
  1855. #define LPFC_DIAG_STATE_DIAG_BIT_VALID_NO_CHANGE 0
  1856. #define LPFC_DIAG_STATE_DIAG_BIT_VALID_CHANGE 1
  1857. #define lpfc_mbx_set_diag_state_link_num_SHIFT 16
  1858. #define lpfc_mbx_set_diag_state_link_num_MASK 0x0000003F
  1859. #define lpfc_mbx_set_diag_state_link_num_WORD word0
  1860. #define lpfc_mbx_set_diag_state_link_type_SHIFT 22
  1861. #define lpfc_mbx_set_diag_state_link_type_MASK 0x00000003
  1862. #define lpfc_mbx_set_diag_state_link_type_WORD word0
  1863. } req;
  1864. struct {
  1865. uint32_t word0;
  1866. } rsp;
  1867. } u;
  1868. };
  1869. struct lpfc_mbx_set_link_diag_loopback {
  1870. struct mbox_header header;
  1871. union {
  1872. struct {
  1873. uint32_t word0;
  1874. #define lpfc_mbx_set_diag_lpbk_type_SHIFT 0
  1875. #define lpfc_mbx_set_diag_lpbk_type_MASK 0x00000003
  1876. #define lpfc_mbx_set_diag_lpbk_type_WORD word0
  1877. #define LPFC_DIAG_LOOPBACK_TYPE_DISABLE 0x0
  1878. #define LPFC_DIAG_LOOPBACK_TYPE_INTERNAL 0x1
  1879. #define LPFC_DIAG_LOOPBACK_TYPE_SERDES 0x2
  1880. #define LPFC_DIAG_LOOPBACK_TYPE_EXTERNAL_TRUNKED 0x3
  1881. #define lpfc_mbx_set_diag_lpbk_link_num_SHIFT 16
  1882. #define lpfc_mbx_set_diag_lpbk_link_num_MASK 0x0000003F
  1883. #define lpfc_mbx_set_diag_lpbk_link_num_WORD word0
  1884. #define lpfc_mbx_set_diag_lpbk_link_type_SHIFT 22
  1885. #define lpfc_mbx_set_diag_lpbk_link_type_MASK 0x00000003
  1886. #define lpfc_mbx_set_diag_lpbk_link_type_WORD word0
  1887. } req;
  1888. struct {
  1889. uint32_t word0;
  1890. } rsp;
  1891. } u;
  1892. };
  1893. struct lpfc_mbx_run_link_diag_test {
  1894. struct mbox_header header;
  1895. union {
  1896. struct {
  1897. uint32_t word0;
  1898. #define lpfc_mbx_run_diag_test_link_num_SHIFT 16
  1899. #define lpfc_mbx_run_diag_test_link_num_MASK 0x0000003F
  1900. #define lpfc_mbx_run_diag_test_link_num_WORD word0
  1901. #define lpfc_mbx_run_diag_test_link_type_SHIFT 22
  1902. #define lpfc_mbx_run_diag_test_link_type_MASK 0x00000003
  1903. #define lpfc_mbx_run_diag_test_link_type_WORD word0
  1904. uint32_t word1;
  1905. #define lpfc_mbx_run_diag_test_test_id_SHIFT 0
  1906. #define lpfc_mbx_run_diag_test_test_id_MASK 0x0000FFFF
  1907. #define lpfc_mbx_run_diag_test_test_id_WORD word1
  1908. #define lpfc_mbx_run_diag_test_loops_SHIFT 16
  1909. #define lpfc_mbx_run_diag_test_loops_MASK 0x0000FFFF
  1910. #define lpfc_mbx_run_diag_test_loops_WORD word1
  1911. uint32_t word2;
  1912. #define lpfc_mbx_run_diag_test_test_ver_SHIFT 0
  1913. #define lpfc_mbx_run_diag_test_test_ver_MASK 0x0000FFFF
  1914. #define lpfc_mbx_run_diag_test_test_ver_WORD word2
  1915. #define lpfc_mbx_run_diag_test_err_act_SHIFT 16
  1916. #define lpfc_mbx_run_diag_test_err_act_MASK 0x000000FF
  1917. #define lpfc_mbx_run_diag_test_err_act_WORD word2
  1918. } req;
  1919. struct {
  1920. uint32_t word0;
  1921. } rsp;
  1922. } u;
  1923. };
  1924. /*
  1925. * struct lpfc_mbx_alloc_rsrc_extents:
  1926. * A mbox is generically 256 bytes long. An SLI4_CONFIG mailbox requires
  1927. * 6 words of header + 4 words of shared subcommand header +
  1928. * 1 words of Extent-Opcode-specific header = 11 words or 44 bytes total.
  1929. *
  1930. * An embedded version of SLI4_CONFIG therefore has 256 - 44 = 212 bytes
  1931. * for extents payload.
  1932. *
  1933. * 212/2 (bytes per extent) = 106 extents.
  1934. * 106/2 (extents per word) = 53 words.
  1935. * lpfc_id_range id is statically size to 53.
  1936. *
  1937. * This mailbox definition is used for ALLOC or GET_ALLOCATED
  1938. * extent ranges. For ALLOC, the type and cnt are required.
  1939. * For GET_ALLOCATED, only the type is required.
  1940. */
  1941. struct lpfc_mbx_alloc_rsrc_extents {
  1942. struct mbox_header header;
  1943. union {
  1944. struct {
  1945. uint32_t word4;
  1946. #define lpfc_mbx_alloc_rsrc_extents_type_SHIFT 0
  1947. #define lpfc_mbx_alloc_rsrc_extents_type_MASK 0x0000FFFF
  1948. #define lpfc_mbx_alloc_rsrc_extents_type_WORD word4
  1949. #define lpfc_mbx_alloc_rsrc_extents_cnt_SHIFT 16
  1950. #define lpfc_mbx_alloc_rsrc_extents_cnt_MASK 0x0000FFFF
  1951. #define lpfc_mbx_alloc_rsrc_extents_cnt_WORD word4
  1952. } req;
  1953. struct {
  1954. uint32_t word4;
  1955. #define lpfc_mbx_rsrc_cnt_SHIFT 0
  1956. #define lpfc_mbx_rsrc_cnt_MASK 0x0000FFFF
  1957. #define lpfc_mbx_rsrc_cnt_WORD word4
  1958. struct lpfc_id_range id[53];
  1959. } rsp;
  1960. } u;
  1961. };
  1962. /*
  1963. * This is the non-embedded version of ALLOC or GET RSRC_EXTENTS. Word4 in this
  1964. * structure shares the same SHIFT/MASK/WORD defines provided in the
  1965. * mbx_alloc_rsrc_extents and mbx_get_alloc_rsrc_extents, word4, provided in
  1966. * the structures defined above. This non-embedded structure provides for the
  1967. * maximum number of extents supported by the port.
  1968. */
  1969. struct lpfc_mbx_nembed_rsrc_extent {
  1970. union lpfc_sli4_cfg_shdr cfg_shdr;
  1971. uint32_t word4;
  1972. struct lpfc_id_range id;
  1973. };
  1974. struct lpfc_mbx_dealloc_rsrc_extents {
  1975. struct mbox_header header;
  1976. struct {
  1977. uint32_t word4;
  1978. #define lpfc_mbx_dealloc_rsrc_extents_type_SHIFT 0
  1979. #define lpfc_mbx_dealloc_rsrc_extents_type_MASK 0x0000FFFF
  1980. #define lpfc_mbx_dealloc_rsrc_extents_type_WORD word4
  1981. } req;
  1982. };
  1983. /* Start SLI4 FCoE specific mbox structures. */
  1984. struct lpfc_mbx_post_hdr_tmpl {
  1985. struct mbox_header header;
  1986. uint32_t word10;
  1987. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_SHIFT 0
  1988. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_MASK 0x0000FFFF
  1989. #define lpfc_mbx_post_hdr_tmpl_rpi_offset_WORD word10
  1990. #define lpfc_mbx_post_hdr_tmpl_page_cnt_SHIFT 16
  1991. #define lpfc_mbx_post_hdr_tmpl_page_cnt_MASK 0x0000FFFF
  1992. #define lpfc_mbx_post_hdr_tmpl_page_cnt_WORD word10
  1993. uint32_t rpi_paddr_lo;
  1994. uint32_t rpi_paddr_hi;
  1995. };
  1996. struct sli4_sge { /* SLI-4 */
  1997. uint32_t addr_hi;
  1998. uint32_t addr_lo;
  1999. uint32_t word2;
  2000. #define lpfc_sli4_sge_offset_SHIFT 0
  2001. #define lpfc_sli4_sge_offset_MASK 0x07FFFFFF
  2002. #define lpfc_sli4_sge_offset_WORD word2
  2003. #define lpfc_sli4_sge_type_SHIFT 27
  2004. #define lpfc_sli4_sge_type_MASK 0x0000000F
  2005. #define lpfc_sli4_sge_type_WORD word2
  2006. #define LPFC_SGE_TYPE_DATA 0x0
  2007. #define LPFC_SGE_TYPE_DIF 0x4
  2008. #define LPFC_SGE_TYPE_LSP 0x5
  2009. #define LPFC_SGE_TYPE_PEDIF 0x6
  2010. #define LPFC_SGE_TYPE_PESEED 0x7
  2011. #define LPFC_SGE_TYPE_DISEED 0x8
  2012. #define LPFC_SGE_TYPE_ENC 0x9
  2013. #define LPFC_SGE_TYPE_ATM 0xA
  2014. #define LPFC_SGE_TYPE_SKIP 0xC
  2015. #define lpfc_sli4_sge_last_SHIFT 31 /* Last SEG in the SGL sets it */
  2016. #define lpfc_sli4_sge_last_MASK 0x00000001
  2017. #define lpfc_sli4_sge_last_WORD word2
  2018. uint32_t sge_len;
  2019. };
  2020. struct sli4_hybrid_sgl {
  2021. struct list_head list_node;
  2022. struct sli4_sge *dma_sgl;
  2023. dma_addr_t dma_phys_sgl;
  2024. };
  2025. struct fcp_cmd_rsp_buf {
  2026. struct list_head list_node;
  2027. /* for storing cmd/rsp dma alloc'ed virt_addr */
  2028. struct fcp_cmnd *fcp_cmnd;
  2029. struct fcp_rsp *fcp_rsp;
  2030. /* for storing this cmd/rsp's dma mapped phys addr from per CPU pool */
  2031. dma_addr_t fcp_cmd_rsp_dma_handle;
  2032. };
  2033. struct sli4_sge_diseed { /* SLI-4 */
  2034. uint32_t ref_tag;
  2035. uint32_t ref_tag_tran;
  2036. uint32_t word2;
  2037. #define lpfc_sli4_sge_dif_apptran_SHIFT 0
  2038. #define lpfc_sli4_sge_dif_apptran_MASK 0x0000FFFF
  2039. #define lpfc_sli4_sge_dif_apptran_WORD word2
  2040. #define lpfc_sli4_sge_dif_af_SHIFT 24
  2041. #define lpfc_sli4_sge_dif_af_MASK 0x00000001
  2042. #define lpfc_sli4_sge_dif_af_WORD word2
  2043. #define lpfc_sli4_sge_dif_na_SHIFT 25
  2044. #define lpfc_sli4_sge_dif_na_MASK 0x00000001
  2045. #define lpfc_sli4_sge_dif_na_WORD word2
  2046. #define lpfc_sli4_sge_dif_hi_SHIFT 26
  2047. #define lpfc_sli4_sge_dif_hi_MASK 0x00000001
  2048. #define lpfc_sli4_sge_dif_hi_WORD word2
  2049. #define lpfc_sli4_sge_dif_type_SHIFT 27
  2050. #define lpfc_sli4_sge_dif_type_MASK 0x0000000F
  2051. #define lpfc_sli4_sge_dif_type_WORD word2
  2052. #define lpfc_sli4_sge_dif_last_SHIFT 31 /* Last SEG in the SGL sets it */
  2053. #define lpfc_sli4_sge_dif_last_MASK 0x00000001
  2054. #define lpfc_sli4_sge_dif_last_WORD word2
  2055. uint32_t word3;
  2056. #define lpfc_sli4_sge_dif_apptag_SHIFT 0
  2057. #define lpfc_sli4_sge_dif_apptag_MASK 0x0000FFFF
  2058. #define lpfc_sli4_sge_dif_apptag_WORD word3
  2059. #define lpfc_sli4_sge_dif_bs_SHIFT 16
  2060. #define lpfc_sli4_sge_dif_bs_MASK 0x00000007
  2061. #define lpfc_sli4_sge_dif_bs_WORD word3
  2062. #define lpfc_sli4_sge_dif_ai_SHIFT 19
  2063. #define lpfc_sli4_sge_dif_ai_MASK 0x00000001
  2064. #define lpfc_sli4_sge_dif_ai_WORD word3
  2065. #define lpfc_sli4_sge_dif_me_SHIFT 20
  2066. #define lpfc_sli4_sge_dif_me_MASK 0x00000001
  2067. #define lpfc_sli4_sge_dif_me_WORD word3
  2068. #define lpfc_sli4_sge_dif_re_SHIFT 21
  2069. #define lpfc_sli4_sge_dif_re_MASK 0x00000001
  2070. #define lpfc_sli4_sge_dif_re_WORD word3
  2071. #define lpfc_sli4_sge_dif_ce_SHIFT 22
  2072. #define lpfc_sli4_sge_dif_ce_MASK 0x00000001
  2073. #define lpfc_sli4_sge_dif_ce_WORD word3
  2074. #define lpfc_sli4_sge_dif_nr_SHIFT 23
  2075. #define lpfc_sli4_sge_dif_nr_MASK 0x00000001
  2076. #define lpfc_sli4_sge_dif_nr_WORD word3
  2077. #define lpfc_sli4_sge_dif_oprx_SHIFT 24
  2078. #define lpfc_sli4_sge_dif_oprx_MASK 0x0000000F
  2079. #define lpfc_sli4_sge_dif_oprx_WORD word3
  2080. #define lpfc_sli4_sge_dif_optx_SHIFT 28
  2081. #define lpfc_sli4_sge_dif_optx_MASK 0x0000000F
  2082. #define lpfc_sli4_sge_dif_optx_WORD word3
  2083. /* optx and oprx use BG_OP_IN defines in lpfc_hw.h */
  2084. };
  2085. struct fcf_record {
  2086. uint32_t max_rcv_size;
  2087. uint32_t fka_adv_period;
  2088. uint32_t fip_priority;
  2089. uint32_t word3;
  2090. #define lpfc_fcf_record_mac_0_SHIFT 0
  2091. #define lpfc_fcf_record_mac_0_MASK 0x000000FF
  2092. #define lpfc_fcf_record_mac_0_WORD word3
  2093. #define lpfc_fcf_record_mac_1_SHIFT 8
  2094. #define lpfc_fcf_record_mac_1_MASK 0x000000FF
  2095. #define lpfc_fcf_record_mac_1_WORD word3
  2096. #define lpfc_fcf_record_mac_2_SHIFT 16
  2097. #define lpfc_fcf_record_mac_2_MASK 0x000000FF
  2098. #define lpfc_fcf_record_mac_2_WORD word3
  2099. #define lpfc_fcf_record_mac_3_SHIFT 24
  2100. #define lpfc_fcf_record_mac_3_MASK 0x000000FF
  2101. #define lpfc_fcf_record_mac_3_WORD word3
  2102. uint32_t word4;
  2103. #define lpfc_fcf_record_mac_4_SHIFT 0
  2104. #define lpfc_fcf_record_mac_4_MASK 0x000000FF
  2105. #define lpfc_fcf_record_mac_4_WORD word4
  2106. #define lpfc_fcf_record_mac_5_SHIFT 8
  2107. #define lpfc_fcf_record_mac_5_MASK 0x000000FF
  2108. #define lpfc_fcf_record_mac_5_WORD word4
  2109. #define lpfc_fcf_record_fcf_avail_SHIFT 16
  2110. #define lpfc_fcf_record_fcf_avail_MASK 0x000000FF
  2111. #define lpfc_fcf_record_fcf_avail_WORD word4
  2112. #define lpfc_fcf_record_mac_addr_prov_SHIFT 24
  2113. #define lpfc_fcf_record_mac_addr_prov_MASK 0x000000FF
  2114. #define lpfc_fcf_record_mac_addr_prov_WORD word4
  2115. #define LPFC_FCF_FPMA 1 /* Fabric Provided MAC Address */
  2116. #define LPFC_FCF_SPMA 2 /* Server Provided MAC Address */
  2117. uint32_t word5;
  2118. #define lpfc_fcf_record_fab_name_0_SHIFT 0
  2119. #define lpfc_fcf_record_fab_name_0_MASK 0x000000FF
  2120. #define lpfc_fcf_record_fab_name_0_WORD word5
  2121. #define lpfc_fcf_record_fab_name_1_SHIFT 8
  2122. #define lpfc_fcf_record_fab_name_1_MASK 0x000000FF
  2123. #define lpfc_fcf_record_fab_name_1_WORD word5
  2124. #define lpfc_fcf_record_fab_name_2_SHIFT 16
  2125. #define lpfc_fcf_record_fab_name_2_MASK 0x000000FF
  2126. #define lpfc_fcf_record_fab_name_2_WORD word5
  2127. #define lpfc_fcf_record_fab_name_3_SHIFT 24
  2128. #define lpfc_fcf_record_fab_name_3_MASK 0x000000FF
  2129. #define lpfc_fcf_record_fab_name_3_WORD word5
  2130. uint32_t word6;
  2131. #define lpfc_fcf_record_fab_name_4_SHIFT 0
  2132. #define lpfc_fcf_record_fab_name_4_MASK 0x000000FF
  2133. #define lpfc_fcf_record_fab_name_4_WORD word6
  2134. #define lpfc_fcf_record_fab_name_5_SHIFT 8
  2135. #define lpfc_fcf_record_fab_name_5_MASK 0x000000FF
  2136. #define lpfc_fcf_record_fab_name_5_WORD word6
  2137. #define lpfc_fcf_record_fab_name_6_SHIFT 16
  2138. #define lpfc_fcf_record_fab_name_6_MASK 0x000000FF
  2139. #define lpfc_fcf_record_fab_name_6_WORD word6
  2140. #define lpfc_fcf_record_fab_name_7_SHIFT 24
  2141. #define lpfc_fcf_record_fab_name_7_MASK 0x000000FF
  2142. #define lpfc_fcf_record_fab_name_7_WORD word6
  2143. uint32_t word7;
  2144. #define lpfc_fcf_record_fc_map_0_SHIFT 0
  2145. #define lpfc_fcf_record_fc_map_0_MASK 0x000000FF
  2146. #define lpfc_fcf_record_fc_map_0_WORD word7
  2147. #define lpfc_fcf_record_fc_map_1_SHIFT 8
  2148. #define lpfc_fcf_record_fc_map_1_MASK 0x000000FF
  2149. #define lpfc_fcf_record_fc_map_1_WORD word7
  2150. #define lpfc_fcf_record_fc_map_2_SHIFT 16
  2151. #define lpfc_fcf_record_fc_map_2_MASK 0x000000FF
  2152. #define lpfc_fcf_record_fc_map_2_WORD word7
  2153. #define lpfc_fcf_record_fcf_valid_SHIFT 24
  2154. #define lpfc_fcf_record_fcf_valid_MASK 0x00000001
  2155. #define lpfc_fcf_record_fcf_valid_WORD word7
  2156. #define lpfc_fcf_record_fcf_fc_SHIFT 25
  2157. #define lpfc_fcf_record_fcf_fc_MASK 0x00000001
  2158. #define lpfc_fcf_record_fcf_fc_WORD word7
  2159. #define lpfc_fcf_record_fcf_sol_SHIFT 31
  2160. #define lpfc_fcf_record_fcf_sol_MASK 0x00000001
  2161. #define lpfc_fcf_record_fcf_sol_WORD word7
  2162. uint32_t word8;
  2163. #define lpfc_fcf_record_fcf_index_SHIFT 0
  2164. #define lpfc_fcf_record_fcf_index_MASK 0x0000FFFF
  2165. #define lpfc_fcf_record_fcf_index_WORD word8
  2166. #define lpfc_fcf_record_fcf_state_SHIFT 16
  2167. #define lpfc_fcf_record_fcf_state_MASK 0x0000FFFF
  2168. #define lpfc_fcf_record_fcf_state_WORD word8
  2169. uint8_t vlan_bitmap[512];
  2170. uint32_t word137;
  2171. #define lpfc_fcf_record_switch_name_0_SHIFT 0
  2172. #define lpfc_fcf_record_switch_name_0_MASK 0x000000FF
  2173. #define lpfc_fcf_record_switch_name_0_WORD word137
  2174. #define lpfc_fcf_record_switch_name_1_SHIFT 8
  2175. #define lpfc_fcf_record_switch_name_1_MASK 0x000000FF
  2176. #define lpfc_fcf_record_switch_name_1_WORD word137
  2177. #define lpfc_fcf_record_switch_name_2_SHIFT 16
  2178. #define lpfc_fcf_record_switch_name_2_MASK 0x000000FF
  2179. #define lpfc_fcf_record_switch_name_2_WORD word137
  2180. #define lpfc_fcf_record_switch_name_3_SHIFT 24
  2181. #define lpfc_fcf_record_switch_name_3_MASK 0x000000FF
  2182. #define lpfc_fcf_record_switch_name_3_WORD word137
  2183. uint32_t word138;
  2184. #define lpfc_fcf_record_switch_name_4_SHIFT 0
  2185. #define lpfc_fcf_record_switch_name_4_MASK 0x000000FF
  2186. #define lpfc_fcf_record_switch_name_4_WORD word138
  2187. #define lpfc_fcf_record_switch_name_5_SHIFT 8
  2188. #define lpfc_fcf_record_switch_name_5_MASK 0x000000FF
  2189. #define lpfc_fcf_record_switch_name_5_WORD word138
  2190. #define lpfc_fcf_record_switch_name_6_SHIFT 16
  2191. #define lpfc_fcf_record_switch_name_6_MASK 0x000000FF
  2192. #define lpfc_fcf_record_switch_name_6_WORD word138
  2193. #define lpfc_fcf_record_switch_name_7_SHIFT 24
  2194. #define lpfc_fcf_record_switch_name_7_MASK 0x000000FF
  2195. #define lpfc_fcf_record_switch_name_7_WORD word138
  2196. };
  2197. struct lpfc_mbx_read_fcf_tbl {
  2198. union lpfc_sli4_cfg_shdr cfg_shdr;
  2199. union {
  2200. struct {
  2201. uint32_t word10;
  2202. #define lpfc_mbx_read_fcf_tbl_indx_SHIFT 0
  2203. #define lpfc_mbx_read_fcf_tbl_indx_MASK 0x0000FFFF
  2204. #define lpfc_mbx_read_fcf_tbl_indx_WORD word10
  2205. } request;
  2206. struct {
  2207. uint32_t eventag;
  2208. } response;
  2209. } u;
  2210. uint32_t word11;
  2211. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_SHIFT 0
  2212. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_MASK 0x0000FFFF
  2213. #define lpfc_mbx_read_fcf_tbl_nxt_vindx_WORD word11
  2214. };
  2215. struct lpfc_mbx_add_fcf_tbl_entry {
  2216. union lpfc_sli4_cfg_shdr cfg_shdr;
  2217. uint32_t word10;
  2218. #define lpfc_mbx_add_fcf_tbl_fcfi_SHIFT 0
  2219. #define lpfc_mbx_add_fcf_tbl_fcfi_MASK 0x0000FFFF
  2220. #define lpfc_mbx_add_fcf_tbl_fcfi_WORD word10
  2221. struct lpfc_mbx_sge fcf_sge;
  2222. };
  2223. struct lpfc_mbx_del_fcf_tbl_entry {
  2224. struct mbox_header header;
  2225. uint32_t word10;
  2226. #define lpfc_mbx_del_fcf_tbl_count_SHIFT 0
  2227. #define lpfc_mbx_del_fcf_tbl_count_MASK 0x0000FFFF
  2228. #define lpfc_mbx_del_fcf_tbl_count_WORD word10
  2229. #define lpfc_mbx_del_fcf_tbl_index_SHIFT 16
  2230. #define lpfc_mbx_del_fcf_tbl_index_MASK 0x0000FFFF
  2231. #define lpfc_mbx_del_fcf_tbl_index_WORD word10
  2232. };
  2233. struct lpfc_mbx_redisc_fcf_tbl {
  2234. struct mbox_header header;
  2235. uint32_t word10;
  2236. #define lpfc_mbx_redisc_fcf_count_SHIFT 0
  2237. #define lpfc_mbx_redisc_fcf_count_MASK 0x0000FFFF
  2238. #define lpfc_mbx_redisc_fcf_count_WORD word10
  2239. uint32_t resvd;
  2240. uint32_t word12;
  2241. #define lpfc_mbx_redisc_fcf_index_SHIFT 0
  2242. #define lpfc_mbx_redisc_fcf_index_MASK 0x0000FFFF
  2243. #define lpfc_mbx_redisc_fcf_index_WORD word12
  2244. };
  2245. /* Status field for embedded SLI_CONFIG mailbox command */
  2246. #define STATUS_SUCCESS 0x0
  2247. #define STATUS_FAILED 0x1
  2248. #define STATUS_ILLEGAL_REQUEST 0x2
  2249. #define STATUS_ILLEGAL_FIELD 0x3
  2250. #define STATUS_INSUFFICIENT_BUFFER 0x4
  2251. #define STATUS_UNAUTHORIZED_REQUEST 0x5
  2252. #define STATUS_FLASHROM_SAVE_FAILED 0x17
  2253. #define STATUS_FLASHROM_RESTORE_FAILED 0x18
  2254. #define STATUS_ICCBINDEX_ALLOC_FAILED 0x1a
  2255. #define STATUS_IOCTLHANDLE_ALLOC_FAILED 0x1b
  2256. #define STATUS_INVALID_PHY_ADDR_FROM_OSM 0x1c
  2257. #define STATUS_INVALID_PHY_ADDR_LEN_FROM_OSM 0x1d
  2258. #define STATUS_ASSERT_FAILED 0x1e
  2259. #define STATUS_INVALID_SESSION 0x1f
  2260. #define STATUS_INVALID_CONNECTION 0x20
  2261. #define STATUS_BTL_PATH_EXCEEDS_OSM_LIMIT 0x21
  2262. #define STATUS_BTL_NO_FREE_SLOT_PATH 0x24
  2263. #define STATUS_BTL_NO_FREE_SLOT_TGTID 0x25
  2264. #define STATUS_OSM_DEVSLOT_NOT_FOUND 0x26
  2265. #define STATUS_FLASHROM_READ_FAILED 0x27
  2266. #define STATUS_POLL_IOCTL_TIMEOUT 0x28
  2267. #define STATUS_ERROR_ACITMAIN 0x2a
  2268. #define STATUS_REBOOT_REQUIRED 0x2c
  2269. #define STATUS_FCF_IN_USE 0x3a
  2270. #define STATUS_FCF_TABLE_EMPTY 0x43
  2271. /*
  2272. * Additional status field for embedded SLI_CONFIG mailbox
  2273. * command.
  2274. */
  2275. #define ADD_STATUS_OPERATION_ALREADY_ACTIVE 0x67
  2276. #define ADD_STATUS_FW_NOT_SUPPORTED 0xEB
  2277. #define ADD_STATUS_INVALID_REQUEST 0x4B
  2278. #define ADD_STATUS_INVALID_OBJECT_NAME 0xA0
  2279. #define ADD_STATUS_FW_DOWNLOAD_HW_DISABLED 0x58
  2280. struct lpfc_mbx_sli4_config {
  2281. struct mbox_header header;
  2282. };
  2283. struct lpfc_mbx_init_vfi {
  2284. uint32_t word1;
  2285. #define lpfc_init_vfi_vr_SHIFT 31
  2286. #define lpfc_init_vfi_vr_MASK 0x00000001
  2287. #define lpfc_init_vfi_vr_WORD word1
  2288. #define lpfc_init_vfi_vt_SHIFT 30
  2289. #define lpfc_init_vfi_vt_MASK 0x00000001
  2290. #define lpfc_init_vfi_vt_WORD word1
  2291. #define lpfc_init_vfi_vf_SHIFT 29
  2292. #define lpfc_init_vfi_vf_MASK 0x00000001
  2293. #define lpfc_init_vfi_vf_WORD word1
  2294. #define lpfc_init_vfi_vp_SHIFT 28
  2295. #define lpfc_init_vfi_vp_MASK 0x00000001
  2296. #define lpfc_init_vfi_vp_WORD word1
  2297. #define lpfc_init_vfi_vfi_SHIFT 0
  2298. #define lpfc_init_vfi_vfi_MASK 0x0000FFFF
  2299. #define lpfc_init_vfi_vfi_WORD word1
  2300. uint32_t word2;
  2301. #define lpfc_init_vfi_vpi_SHIFT 16
  2302. #define lpfc_init_vfi_vpi_MASK 0x0000FFFF
  2303. #define lpfc_init_vfi_vpi_WORD word2
  2304. #define lpfc_init_vfi_fcfi_SHIFT 0
  2305. #define lpfc_init_vfi_fcfi_MASK 0x0000FFFF
  2306. #define lpfc_init_vfi_fcfi_WORD word2
  2307. uint32_t word3;
  2308. #define lpfc_init_vfi_pri_SHIFT 13
  2309. #define lpfc_init_vfi_pri_MASK 0x00000007
  2310. #define lpfc_init_vfi_pri_WORD word3
  2311. #define lpfc_init_vfi_vf_id_SHIFT 1
  2312. #define lpfc_init_vfi_vf_id_MASK 0x00000FFF
  2313. #define lpfc_init_vfi_vf_id_WORD word3
  2314. uint32_t word4;
  2315. #define lpfc_init_vfi_hop_count_SHIFT 24
  2316. #define lpfc_init_vfi_hop_count_MASK 0x000000FF
  2317. #define lpfc_init_vfi_hop_count_WORD word4
  2318. };
  2319. #define MBX_VFI_IN_USE 0x9F02
  2320. struct lpfc_mbx_reg_vfi {
  2321. uint32_t word1;
  2322. #define lpfc_reg_vfi_upd_SHIFT 29
  2323. #define lpfc_reg_vfi_upd_MASK 0x00000001
  2324. #define lpfc_reg_vfi_upd_WORD word1
  2325. #define lpfc_reg_vfi_vp_SHIFT 28
  2326. #define lpfc_reg_vfi_vp_MASK 0x00000001
  2327. #define lpfc_reg_vfi_vp_WORD word1
  2328. #define lpfc_reg_vfi_vfi_SHIFT 0
  2329. #define lpfc_reg_vfi_vfi_MASK 0x0000FFFF
  2330. #define lpfc_reg_vfi_vfi_WORD word1
  2331. uint32_t word2;
  2332. #define lpfc_reg_vfi_vpi_SHIFT 16
  2333. #define lpfc_reg_vfi_vpi_MASK 0x0000FFFF
  2334. #define lpfc_reg_vfi_vpi_WORD word2
  2335. #define lpfc_reg_vfi_fcfi_SHIFT 0
  2336. #define lpfc_reg_vfi_fcfi_MASK 0x0000FFFF
  2337. #define lpfc_reg_vfi_fcfi_WORD word2
  2338. uint32_t wwn[2];
  2339. struct ulp_bde64 bde;
  2340. uint32_t e_d_tov;
  2341. uint32_t r_a_tov;
  2342. uint32_t word10;
  2343. #define lpfc_reg_vfi_nport_id_SHIFT 0
  2344. #define lpfc_reg_vfi_nport_id_MASK 0x00FFFFFF
  2345. #define lpfc_reg_vfi_nport_id_WORD word10
  2346. #define lpfc_reg_vfi_bbcr_SHIFT 27
  2347. #define lpfc_reg_vfi_bbcr_MASK 0x00000001
  2348. #define lpfc_reg_vfi_bbcr_WORD word10
  2349. #define lpfc_reg_vfi_bbscn_SHIFT 28
  2350. #define lpfc_reg_vfi_bbscn_MASK 0x0000000F
  2351. #define lpfc_reg_vfi_bbscn_WORD word10
  2352. };
  2353. struct lpfc_mbx_init_vpi {
  2354. uint32_t word1;
  2355. #define lpfc_init_vpi_vfi_SHIFT 16
  2356. #define lpfc_init_vpi_vfi_MASK 0x0000FFFF
  2357. #define lpfc_init_vpi_vfi_WORD word1
  2358. #define lpfc_init_vpi_vpi_SHIFT 0
  2359. #define lpfc_init_vpi_vpi_MASK 0x0000FFFF
  2360. #define lpfc_init_vpi_vpi_WORD word1
  2361. };
  2362. struct lpfc_mbx_read_vpi {
  2363. uint32_t word1_rsvd;
  2364. uint32_t word2;
  2365. #define lpfc_mbx_read_vpi_vnportid_SHIFT 0
  2366. #define lpfc_mbx_read_vpi_vnportid_MASK 0x00FFFFFF
  2367. #define lpfc_mbx_read_vpi_vnportid_WORD word2
  2368. uint32_t word3_rsvd;
  2369. uint32_t word4;
  2370. #define lpfc_mbx_read_vpi_acq_alpa_SHIFT 0
  2371. #define lpfc_mbx_read_vpi_acq_alpa_MASK 0x000000FF
  2372. #define lpfc_mbx_read_vpi_acq_alpa_WORD word4
  2373. #define lpfc_mbx_read_vpi_pb_SHIFT 15
  2374. #define lpfc_mbx_read_vpi_pb_MASK 0x00000001
  2375. #define lpfc_mbx_read_vpi_pb_WORD word4
  2376. #define lpfc_mbx_read_vpi_spec_alpa_SHIFT 16
  2377. #define lpfc_mbx_read_vpi_spec_alpa_MASK 0x000000FF
  2378. #define lpfc_mbx_read_vpi_spec_alpa_WORD word4
  2379. #define lpfc_mbx_read_vpi_ns_SHIFT 30
  2380. #define lpfc_mbx_read_vpi_ns_MASK 0x00000001
  2381. #define lpfc_mbx_read_vpi_ns_WORD word4
  2382. #define lpfc_mbx_read_vpi_hl_SHIFT 31
  2383. #define lpfc_mbx_read_vpi_hl_MASK 0x00000001
  2384. #define lpfc_mbx_read_vpi_hl_WORD word4
  2385. uint32_t word5_rsvd;
  2386. uint32_t word6;
  2387. #define lpfc_mbx_read_vpi_vpi_SHIFT 0
  2388. #define lpfc_mbx_read_vpi_vpi_MASK 0x0000FFFF
  2389. #define lpfc_mbx_read_vpi_vpi_WORD word6
  2390. uint32_t word7;
  2391. #define lpfc_mbx_read_vpi_mac_0_SHIFT 0
  2392. #define lpfc_mbx_read_vpi_mac_0_MASK 0x000000FF
  2393. #define lpfc_mbx_read_vpi_mac_0_WORD word7
  2394. #define lpfc_mbx_read_vpi_mac_1_SHIFT 8
  2395. #define lpfc_mbx_read_vpi_mac_1_MASK 0x000000FF
  2396. #define lpfc_mbx_read_vpi_mac_1_WORD word7
  2397. #define lpfc_mbx_read_vpi_mac_2_SHIFT 16
  2398. #define lpfc_mbx_read_vpi_mac_2_MASK 0x000000FF
  2399. #define lpfc_mbx_read_vpi_mac_2_WORD word7
  2400. #define lpfc_mbx_read_vpi_mac_3_SHIFT 24
  2401. #define lpfc_mbx_read_vpi_mac_3_MASK 0x000000FF
  2402. #define lpfc_mbx_read_vpi_mac_3_WORD word7
  2403. uint32_t word8;
  2404. #define lpfc_mbx_read_vpi_mac_4_SHIFT 0
  2405. #define lpfc_mbx_read_vpi_mac_4_MASK 0x000000FF
  2406. #define lpfc_mbx_read_vpi_mac_4_WORD word8
  2407. #define lpfc_mbx_read_vpi_mac_5_SHIFT 8
  2408. #define lpfc_mbx_read_vpi_mac_5_MASK 0x000000FF
  2409. #define lpfc_mbx_read_vpi_mac_5_WORD word8
  2410. #define lpfc_mbx_read_vpi_vlan_tag_SHIFT 16
  2411. #define lpfc_mbx_read_vpi_vlan_tag_MASK 0x00000FFF
  2412. #define lpfc_mbx_read_vpi_vlan_tag_WORD word8
  2413. #define lpfc_mbx_read_vpi_vv_SHIFT 28
  2414. #define lpfc_mbx_read_vpi_vv_MASK 0x0000001
  2415. #define lpfc_mbx_read_vpi_vv_WORD word8
  2416. };
  2417. struct lpfc_mbx_unreg_vfi {
  2418. uint32_t word1_rsvd;
  2419. uint32_t word2;
  2420. #define lpfc_unreg_vfi_vfi_SHIFT 0
  2421. #define lpfc_unreg_vfi_vfi_MASK 0x0000FFFF
  2422. #define lpfc_unreg_vfi_vfi_WORD word2
  2423. };
  2424. struct lpfc_mbx_resume_rpi {
  2425. uint32_t word1;
  2426. #define lpfc_resume_rpi_index_SHIFT 0
  2427. #define lpfc_resume_rpi_index_MASK 0x0000FFFF
  2428. #define lpfc_resume_rpi_index_WORD word1
  2429. #define lpfc_resume_rpi_ii_SHIFT 30
  2430. #define lpfc_resume_rpi_ii_MASK 0x00000003
  2431. #define lpfc_resume_rpi_ii_WORD word1
  2432. #define RESUME_INDEX_RPI 0
  2433. #define RESUME_INDEX_VPI 1
  2434. #define RESUME_INDEX_VFI 2
  2435. #define RESUME_INDEX_FCFI 3
  2436. uint32_t event_tag;
  2437. };
  2438. #define REG_FCF_INVALID_QID 0xFFFF
  2439. struct lpfc_mbx_reg_fcfi {
  2440. uint32_t word1;
  2441. #define lpfc_reg_fcfi_info_index_SHIFT 0
  2442. #define lpfc_reg_fcfi_info_index_MASK 0x0000FFFF
  2443. #define lpfc_reg_fcfi_info_index_WORD word1
  2444. #define lpfc_reg_fcfi_fcfi_SHIFT 16
  2445. #define lpfc_reg_fcfi_fcfi_MASK 0x0000FFFF
  2446. #define lpfc_reg_fcfi_fcfi_WORD word1
  2447. uint32_t word2;
  2448. #define lpfc_reg_fcfi_rq_id1_SHIFT 0
  2449. #define lpfc_reg_fcfi_rq_id1_MASK 0x0000FFFF
  2450. #define lpfc_reg_fcfi_rq_id1_WORD word2
  2451. #define lpfc_reg_fcfi_rq_id0_SHIFT 16
  2452. #define lpfc_reg_fcfi_rq_id0_MASK 0x0000FFFF
  2453. #define lpfc_reg_fcfi_rq_id0_WORD word2
  2454. uint32_t word3;
  2455. #define lpfc_reg_fcfi_rq_id3_SHIFT 0
  2456. #define lpfc_reg_fcfi_rq_id3_MASK 0x0000FFFF
  2457. #define lpfc_reg_fcfi_rq_id3_WORD word3
  2458. #define lpfc_reg_fcfi_rq_id2_SHIFT 16
  2459. #define lpfc_reg_fcfi_rq_id2_MASK 0x0000FFFF
  2460. #define lpfc_reg_fcfi_rq_id2_WORD word3
  2461. uint32_t word4;
  2462. #define lpfc_reg_fcfi_type_match0_SHIFT 24
  2463. #define lpfc_reg_fcfi_type_match0_MASK 0x000000FF
  2464. #define lpfc_reg_fcfi_type_match0_WORD word4
  2465. #define lpfc_reg_fcfi_type_mask0_SHIFT 16
  2466. #define lpfc_reg_fcfi_type_mask0_MASK 0x000000FF
  2467. #define lpfc_reg_fcfi_type_mask0_WORD word4
  2468. #define lpfc_reg_fcfi_rctl_match0_SHIFT 8
  2469. #define lpfc_reg_fcfi_rctl_match0_MASK 0x000000FF
  2470. #define lpfc_reg_fcfi_rctl_match0_WORD word4
  2471. #define lpfc_reg_fcfi_rctl_mask0_SHIFT 0
  2472. #define lpfc_reg_fcfi_rctl_mask0_MASK 0x000000FF
  2473. #define lpfc_reg_fcfi_rctl_mask0_WORD word4
  2474. uint32_t word5;
  2475. #define lpfc_reg_fcfi_type_match1_SHIFT 24
  2476. #define lpfc_reg_fcfi_type_match1_MASK 0x000000FF
  2477. #define lpfc_reg_fcfi_type_match1_WORD word5
  2478. #define lpfc_reg_fcfi_type_mask1_SHIFT 16
  2479. #define lpfc_reg_fcfi_type_mask1_MASK 0x000000FF
  2480. #define lpfc_reg_fcfi_type_mask1_WORD word5
  2481. #define lpfc_reg_fcfi_rctl_match1_SHIFT 8
  2482. #define lpfc_reg_fcfi_rctl_match1_MASK 0x000000FF
  2483. #define lpfc_reg_fcfi_rctl_match1_WORD word5
  2484. #define lpfc_reg_fcfi_rctl_mask1_SHIFT 0
  2485. #define lpfc_reg_fcfi_rctl_mask1_MASK 0x000000FF
  2486. #define lpfc_reg_fcfi_rctl_mask1_WORD word5
  2487. uint32_t word6;
  2488. #define lpfc_reg_fcfi_type_match2_SHIFT 24
  2489. #define lpfc_reg_fcfi_type_match2_MASK 0x000000FF
  2490. #define lpfc_reg_fcfi_type_match2_WORD word6
  2491. #define lpfc_reg_fcfi_type_mask2_SHIFT 16
  2492. #define lpfc_reg_fcfi_type_mask2_MASK 0x000000FF
  2493. #define lpfc_reg_fcfi_type_mask2_WORD word6
  2494. #define lpfc_reg_fcfi_rctl_match2_SHIFT 8
  2495. #define lpfc_reg_fcfi_rctl_match2_MASK 0x000000FF
  2496. #define lpfc_reg_fcfi_rctl_match2_WORD word6
  2497. #define lpfc_reg_fcfi_rctl_mask2_SHIFT 0
  2498. #define lpfc_reg_fcfi_rctl_mask2_MASK 0x000000FF
  2499. #define lpfc_reg_fcfi_rctl_mask2_WORD word6
  2500. uint32_t word7;
  2501. #define lpfc_reg_fcfi_type_match3_SHIFT 24
  2502. #define lpfc_reg_fcfi_type_match3_MASK 0x000000FF
  2503. #define lpfc_reg_fcfi_type_match3_WORD word7
  2504. #define lpfc_reg_fcfi_type_mask3_SHIFT 16
  2505. #define lpfc_reg_fcfi_type_mask3_MASK 0x000000FF
  2506. #define lpfc_reg_fcfi_type_mask3_WORD word7
  2507. #define lpfc_reg_fcfi_rctl_match3_SHIFT 8
  2508. #define lpfc_reg_fcfi_rctl_match3_MASK 0x000000FF
  2509. #define lpfc_reg_fcfi_rctl_match3_WORD word7
  2510. #define lpfc_reg_fcfi_rctl_mask3_SHIFT 0
  2511. #define lpfc_reg_fcfi_rctl_mask3_MASK 0x000000FF
  2512. #define lpfc_reg_fcfi_rctl_mask3_WORD word7
  2513. uint32_t word8;
  2514. #define lpfc_reg_fcfi_mam_SHIFT 13
  2515. #define lpfc_reg_fcfi_mam_MASK 0x00000003
  2516. #define lpfc_reg_fcfi_mam_WORD word8
  2517. #define LPFC_MAM_BOTH 0 /* Both SPMA and FPMA */
  2518. #define LPFC_MAM_SPMA 1 /* Server Provided MAC Address */
  2519. #define LPFC_MAM_FPMA 2 /* Fabric Provided MAC Address */
  2520. #define lpfc_reg_fcfi_vv_SHIFT 12
  2521. #define lpfc_reg_fcfi_vv_MASK 0x00000001
  2522. #define lpfc_reg_fcfi_vv_WORD word8
  2523. #define lpfc_reg_fcfi_vlan_tag_SHIFT 0
  2524. #define lpfc_reg_fcfi_vlan_tag_MASK 0x00000FFF
  2525. #define lpfc_reg_fcfi_vlan_tag_WORD word8
  2526. };
  2527. struct lpfc_mbx_reg_fcfi_mrq {
  2528. uint32_t word1;
  2529. #define lpfc_reg_fcfi_mrq_info_index_SHIFT 0
  2530. #define lpfc_reg_fcfi_mrq_info_index_MASK 0x0000FFFF
  2531. #define lpfc_reg_fcfi_mrq_info_index_WORD word1
  2532. #define lpfc_reg_fcfi_mrq_fcfi_SHIFT 16
  2533. #define lpfc_reg_fcfi_mrq_fcfi_MASK 0x0000FFFF
  2534. #define lpfc_reg_fcfi_mrq_fcfi_WORD word1
  2535. uint32_t word2;
  2536. #define lpfc_reg_fcfi_mrq_rq_id1_SHIFT 0
  2537. #define lpfc_reg_fcfi_mrq_rq_id1_MASK 0x0000FFFF
  2538. #define lpfc_reg_fcfi_mrq_rq_id1_WORD word2
  2539. #define lpfc_reg_fcfi_mrq_rq_id0_SHIFT 16
  2540. #define lpfc_reg_fcfi_mrq_rq_id0_MASK 0x0000FFFF
  2541. #define lpfc_reg_fcfi_mrq_rq_id0_WORD word2
  2542. uint32_t word3;
  2543. #define lpfc_reg_fcfi_mrq_rq_id3_SHIFT 0
  2544. #define lpfc_reg_fcfi_mrq_rq_id3_MASK 0x0000FFFF
  2545. #define lpfc_reg_fcfi_mrq_rq_id3_WORD word3
  2546. #define lpfc_reg_fcfi_mrq_rq_id2_SHIFT 16
  2547. #define lpfc_reg_fcfi_mrq_rq_id2_MASK 0x0000FFFF
  2548. #define lpfc_reg_fcfi_mrq_rq_id2_WORD word3
  2549. uint32_t word4;
  2550. #define lpfc_reg_fcfi_mrq_type_match0_SHIFT 24
  2551. #define lpfc_reg_fcfi_mrq_type_match0_MASK 0x000000FF
  2552. #define lpfc_reg_fcfi_mrq_type_match0_WORD word4
  2553. #define lpfc_reg_fcfi_mrq_type_mask0_SHIFT 16
  2554. #define lpfc_reg_fcfi_mrq_type_mask0_MASK 0x000000FF
  2555. #define lpfc_reg_fcfi_mrq_type_mask0_WORD word4
  2556. #define lpfc_reg_fcfi_mrq_rctl_match0_SHIFT 8
  2557. #define lpfc_reg_fcfi_mrq_rctl_match0_MASK 0x000000FF
  2558. #define lpfc_reg_fcfi_mrq_rctl_match0_WORD word4
  2559. #define lpfc_reg_fcfi_mrq_rctl_mask0_SHIFT 0
  2560. #define lpfc_reg_fcfi_mrq_rctl_mask0_MASK 0x000000FF
  2561. #define lpfc_reg_fcfi_mrq_rctl_mask0_WORD word4
  2562. uint32_t word5;
  2563. #define lpfc_reg_fcfi_mrq_type_match1_SHIFT 24
  2564. #define lpfc_reg_fcfi_mrq_type_match1_MASK 0x000000FF
  2565. #define lpfc_reg_fcfi_mrq_type_match1_WORD word5
  2566. #define lpfc_reg_fcfi_mrq_type_mask1_SHIFT 16
  2567. #define lpfc_reg_fcfi_mrq_type_mask1_MASK 0x000000FF
  2568. #define lpfc_reg_fcfi_mrq_type_mask1_WORD word5
  2569. #define lpfc_reg_fcfi_mrq_rctl_match1_SHIFT 8
  2570. #define lpfc_reg_fcfi_mrq_rctl_match1_MASK 0x000000FF
  2571. #define lpfc_reg_fcfi_mrq_rctl_match1_WORD word5
  2572. #define lpfc_reg_fcfi_mrq_rctl_mask1_SHIFT 0
  2573. #define lpfc_reg_fcfi_mrq_rctl_mask1_MASK 0x000000FF
  2574. #define lpfc_reg_fcfi_mrq_rctl_mask1_WORD word5
  2575. uint32_t word6;
  2576. #define lpfc_reg_fcfi_mrq_type_match2_SHIFT 24
  2577. #define lpfc_reg_fcfi_mrq_type_match2_MASK 0x000000FF
  2578. #define lpfc_reg_fcfi_mrq_type_match2_WORD word6
  2579. #define lpfc_reg_fcfi_mrq_type_mask2_SHIFT 16
  2580. #define lpfc_reg_fcfi_mrq_type_mask2_MASK 0x000000FF
  2581. #define lpfc_reg_fcfi_mrq_type_mask2_WORD word6
  2582. #define lpfc_reg_fcfi_mrq_rctl_match2_SHIFT 8
  2583. #define lpfc_reg_fcfi_mrq_rctl_match2_MASK 0x000000FF
  2584. #define lpfc_reg_fcfi_mrq_rctl_match2_WORD word6
  2585. #define lpfc_reg_fcfi_mrq_rctl_mask2_SHIFT 0
  2586. #define lpfc_reg_fcfi_mrq_rctl_mask2_MASK 0x000000FF
  2587. #define lpfc_reg_fcfi_mrq_rctl_mask2_WORD word6
  2588. uint32_t word7;
  2589. #define lpfc_reg_fcfi_mrq_type_match3_SHIFT 24
  2590. #define lpfc_reg_fcfi_mrq_type_match3_MASK 0x000000FF
  2591. #define lpfc_reg_fcfi_mrq_type_match3_WORD word7
  2592. #define lpfc_reg_fcfi_mrq_type_mask3_SHIFT 16
  2593. #define lpfc_reg_fcfi_mrq_type_mask3_MASK 0x000000FF
  2594. #define lpfc_reg_fcfi_mrq_type_mask3_WORD word7
  2595. #define lpfc_reg_fcfi_mrq_rctl_match3_SHIFT 8
  2596. #define lpfc_reg_fcfi_mrq_rctl_match3_MASK 0x000000FF
  2597. #define lpfc_reg_fcfi_mrq_rctl_match3_WORD word7
  2598. #define lpfc_reg_fcfi_mrq_rctl_mask3_SHIFT 0
  2599. #define lpfc_reg_fcfi_mrq_rctl_mask3_MASK 0x000000FF
  2600. #define lpfc_reg_fcfi_mrq_rctl_mask3_WORD word7
  2601. uint32_t word8;
  2602. #define lpfc_reg_fcfi_mrq_ptc7_SHIFT 31
  2603. #define lpfc_reg_fcfi_mrq_ptc7_MASK 0x00000001
  2604. #define lpfc_reg_fcfi_mrq_ptc7_WORD word8
  2605. #define lpfc_reg_fcfi_mrq_ptc6_SHIFT 30
  2606. #define lpfc_reg_fcfi_mrq_ptc6_MASK 0x00000001
  2607. #define lpfc_reg_fcfi_mrq_ptc6_WORD word8
  2608. #define lpfc_reg_fcfi_mrq_ptc5_SHIFT 29
  2609. #define lpfc_reg_fcfi_mrq_ptc5_MASK 0x00000001
  2610. #define lpfc_reg_fcfi_mrq_ptc5_WORD word8
  2611. #define lpfc_reg_fcfi_mrq_ptc4_SHIFT 28
  2612. #define lpfc_reg_fcfi_mrq_ptc4_MASK 0x00000001
  2613. #define lpfc_reg_fcfi_mrq_ptc4_WORD word8
  2614. #define lpfc_reg_fcfi_mrq_ptc3_SHIFT 27
  2615. #define lpfc_reg_fcfi_mrq_ptc3_MASK 0x00000001
  2616. #define lpfc_reg_fcfi_mrq_ptc3_WORD word8
  2617. #define lpfc_reg_fcfi_mrq_ptc2_SHIFT 26
  2618. #define lpfc_reg_fcfi_mrq_ptc2_MASK 0x00000001
  2619. #define lpfc_reg_fcfi_mrq_ptc2_WORD word8
  2620. #define lpfc_reg_fcfi_mrq_ptc1_SHIFT 25
  2621. #define lpfc_reg_fcfi_mrq_ptc1_MASK 0x00000001
  2622. #define lpfc_reg_fcfi_mrq_ptc1_WORD word8
  2623. #define lpfc_reg_fcfi_mrq_ptc0_SHIFT 24
  2624. #define lpfc_reg_fcfi_mrq_ptc0_MASK 0x00000001
  2625. #define lpfc_reg_fcfi_mrq_ptc0_WORD word8
  2626. #define lpfc_reg_fcfi_mrq_pt7_SHIFT 23
  2627. #define lpfc_reg_fcfi_mrq_pt7_MASK 0x00000001
  2628. #define lpfc_reg_fcfi_mrq_pt7_WORD word8
  2629. #define lpfc_reg_fcfi_mrq_pt6_SHIFT 22
  2630. #define lpfc_reg_fcfi_mrq_pt6_MASK 0x00000001
  2631. #define lpfc_reg_fcfi_mrq_pt6_WORD word8
  2632. #define lpfc_reg_fcfi_mrq_pt5_SHIFT 21
  2633. #define lpfc_reg_fcfi_mrq_pt5_MASK 0x00000001
  2634. #define lpfc_reg_fcfi_mrq_pt5_WORD word8
  2635. #define lpfc_reg_fcfi_mrq_pt4_SHIFT 20
  2636. #define lpfc_reg_fcfi_mrq_pt4_MASK 0x00000001
  2637. #define lpfc_reg_fcfi_mrq_pt4_WORD word8
  2638. #define lpfc_reg_fcfi_mrq_pt3_SHIFT 19
  2639. #define lpfc_reg_fcfi_mrq_pt3_MASK 0x00000001
  2640. #define lpfc_reg_fcfi_mrq_pt3_WORD word8
  2641. #define lpfc_reg_fcfi_mrq_pt2_SHIFT 18
  2642. #define lpfc_reg_fcfi_mrq_pt2_MASK 0x00000001
  2643. #define lpfc_reg_fcfi_mrq_pt2_WORD word8
  2644. #define lpfc_reg_fcfi_mrq_pt1_SHIFT 17
  2645. #define lpfc_reg_fcfi_mrq_pt1_MASK 0x00000001
  2646. #define lpfc_reg_fcfi_mrq_pt1_WORD word8
  2647. #define lpfc_reg_fcfi_mrq_pt0_SHIFT 16
  2648. #define lpfc_reg_fcfi_mrq_pt0_MASK 0x00000001
  2649. #define lpfc_reg_fcfi_mrq_pt0_WORD word8
  2650. #define lpfc_reg_fcfi_mrq_xmv_SHIFT 15
  2651. #define lpfc_reg_fcfi_mrq_xmv_MASK 0x00000001
  2652. #define lpfc_reg_fcfi_mrq_xmv_WORD word8
  2653. #define lpfc_reg_fcfi_mrq_mode_SHIFT 13
  2654. #define lpfc_reg_fcfi_mrq_mode_MASK 0x00000001
  2655. #define lpfc_reg_fcfi_mrq_mode_WORD word8
  2656. #define lpfc_reg_fcfi_mrq_vv_SHIFT 12
  2657. #define lpfc_reg_fcfi_mrq_vv_MASK 0x00000001
  2658. #define lpfc_reg_fcfi_mrq_vv_WORD word8
  2659. #define lpfc_reg_fcfi_mrq_vlan_tag_SHIFT 0
  2660. #define lpfc_reg_fcfi_mrq_vlan_tag_MASK 0x00000FFF
  2661. #define lpfc_reg_fcfi_mrq_vlan_tag_WORD word8
  2662. uint32_t word9;
  2663. #define lpfc_reg_fcfi_mrq_policy_SHIFT 12
  2664. #define lpfc_reg_fcfi_mrq_policy_MASK 0x0000000F
  2665. #define lpfc_reg_fcfi_mrq_policy_WORD word9
  2666. #define lpfc_reg_fcfi_mrq_filter_SHIFT 8
  2667. #define lpfc_reg_fcfi_mrq_filter_MASK 0x0000000F
  2668. #define lpfc_reg_fcfi_mrq_filter_WORD word9
  2669. #define lpfc_reg_fcfi_mrq_npairs_SHIFT 0
  2670. #define lpfc_reg_fcfi_mrq_npairs_MASK 0x000000FF
  2671. #define lpfc_reg_fcfi_mrq_npairs_WORD word9
  2672. uint32_t word10;
  2673. uint32_t word11;
  2674. uint32_t word12;
  2675. uint32_t word13;
  2676. uint32_t word14;
  2677. uint32_t word15;
  2678. uint32_t word16;
  2679. };
  2680. struct lpfc_mbx_unreg_fcfi {
  2681. uint32_t word1_rsv;
  2682. uint32_t word2;
  2683. #define lpfc_unreg_fcfi_SHIFT 0
  2684. #define lpfc_unreg_fcfi_MASK 0x0000FFFF
  2685. #define lpfc_unreg_fcfi_WORD word2
  2686. };
  2687. struct lpfc_mbx_read_rev {
  2688. uint32_t word1;
  2689. #define lpfc_mbx_rd_rev_sli_lvl_SHIFT 16
  2690. #define lpfc_mbx_rd_rev_sli_lvl_MASK 0x0000000F
  2691. #define lpfc_mbx_rd_rev_sli_lvl_WORD word1
  2692. #define lpfc_mbx_rd_rev_fcoe_SHIFT 20
  2693. #define lpfc_mbx_rd_rev_fcoe_MASK 0x00000001
  2694. #define lpfc_mbx_rd_rev_fcoe_WORD word1
  2695. #define lpfc_mbx_rd_rev_cee_ver_SHIFT 21
  2696. #define lpfc_mbx_rd_rev_cee_ver_MASK 0x00000003
  2697. #define lpfc_mbx_rd_rev_cee_ver_WORD word1
  2698. #define LPFC_PREDCBX_CEE_MODE 0
  2699. #define LPFC_DCBX_CEE_MODE 1
  2700. #define lpfc_mbx_rd_rev_vpd_SHIFT 29
  2701. #define lpfc_mbx_rd_rev_vpd_MASK 0x00000001
  2702. #define lpfc_mbx_rd_rev_vpd_WORD word1
  2703. uint32_t first_hw_rev;
  2704. #define LPFC_G7_ASIC_1 0xd
  2705. uint32_t second_hw_rev;
  2706. uint32_t word4_rsvd;
  2707. uint32_t third_hw_rev;
  2708. uint32_t word6;
  2709. #define lpfc_mbx_rd_rev_fcph_low_SHIFT 0
  2710. #define lpfc_mbx_rd_rev_fcph_low_MASK 0x000000FF
  2711. #define lpfc_mbx_rd_rev_fcph_low_WORD word6
  2712. #define lpfc_mbx_rd_rev_fcph_high_SHIFT 8
  2713. #define lpfc_mbx_rd_rev_fcph_high_MASK 0x000000FF
  2714. #define lpfc_mbx_rd_rev_fcph_high_WORD word6
  2715. #define lpfc_mbx_rd_rev_ftr_lvl_low_SHIFT 16
  2716. #define lpfc_mbx_rd_rev_ftr_lvl_low_MASK 0x000000FF
  2717. #define lpfc_mbx_rd_rev_ftr_lvl_low_WORD word6
  2718. #define lpfc_mbx_rd_rev_ftr_lvl_high_SHIFT 24
  2719. #define lpfc_mbx_rd_rev_ftr_lvl_high_MASK 0x000000FF
  2720. #define lpfc_mbx_rd_rev_ftr_lvl_high_WORD word6
  2721. uint32_t word7_rsvd;
  2722. uint32_t fw_id_rev;
  2723. uint8_t fw_name[16];
  2724. uint32_t ulp_fw_id_rev;
  2725. uint8_t ulp_fw_name[16];
  2726. uint32_t word18_47_rsvd[30];
  2727. uint32_t word48;
  2728. #define lpfc_mbx_rd_rev_avail_len_SHIFT 0
  2729. #define lpfc_mbx_rd_rev_avail_len_MASK 0x00FFFFFF
  2730. #define lpfc_mbx_rd_rev_avail_len_WORD word48
  2731. uint32_t vpd_paddr_low;
  2732. uint32_t vpd_paddr_high;
  2733. uint32_t avail_vpd_len;
  2734. uint32_t rsvd_52_63[12];
  2735. };
  2736. struct lpfc_mbx_read_config {
  2737. uint32_t word1;
  2738. #define lpfc_mbx_rd_conf_extnts_inuse_SHIFT 31
  2739. #define lpfc_mbx_rd_conf_extnts_inuse_MASK 0x00000001
  2740. #define lpfc_mbx_rd_conf_extnts_inuse_WORD word1
  2741. #define lpfc_mbx_rd_conf_fawwpn_SHIFT 30
  2742. #define lpfc_mbx_rd_conf_fawwpn_MASK 0x00000001
  2743. #define lpfc_mbx_rd_conf_fawwpn_WORD word1
  2744. #define lpfc_mbx_rd_conf_wcs_SHIFT 28 /* warning signaling */
  2745. #define lpfc_mbx_rd_conf_wcs_MASK 0x00000001
  2746. #define lpfc_mbx_rd_conf_wcs_WORD word1
  2747. #define lpfc_mbx_rd_conf_acs_SHIFT 27 /* alarm signaling */
  2748. #define lpfc_mbx_rd_conf_acs_MASK 0x00000001
  2749. #define lpfc_mbx_rd_conf_acs_WORD word1
  2750. uint32_t word2;
  2751. #define lpfc_mbx_rd_conf_lnk_numb_SHIFT 0
  2752. #define lpfc_mbx_rd_conf_lnk_numb_MASK 0x0000003F
  2753. #define lpfc_mbx_rd_conf_lnk_numb_WORD word2
  2754. #define lpfc_mbx_rd_conf_lnk_type_SHIFT 6
  2755. #define lpfc_mbx_rd_conf_lnk_type_MASK 0x00000003
  2756. #define lpfc_mbx_rd_conf_lnk_type_WORD word2
  2757. #define LPFC_LNK_TYPE_GE 0
  2758. #define LPFC_LNK_TYPE_FC 1
  2759. #define lpfc_mbx_rd_conf_lnk_ldv_SHIFT 8
  2760. #define lpfc_mbx_rd_conf_lnk_ldv_MASK 0x00000001
  2761. #define lpfc_mbx_rd_conf_lnk_ldv_WORD word2
  2762. #define lpfc_mbx_rd_conf_trunk_SHIFT 12
  2763. #define lpfc_mbx_rd_conf_trunk_MASK 0x0000000F
  2764. #define lpfc_mbx_rd_conf_trunk_WORD word2
  2765. #define lpfc_mbx_rd_conf_pt_SHIFT 20
  2766. #define lpfc_mbx_rd_conf_pt_MASK 0x00000003
  2767. #define lpfc_mbx_rd_conf_pt_WORD word2
  2768. #define lpfc_mbx_rd_conf_tf_SHIFT 22
  2769. #define lpfc_mbx_rd_conf_tf_MASK 0x00000001
  2770. #define lpfc_mbx_rd_conf_tf_WORD word2
  2771. #define lpfc_mbx_rd_conf_ptv_SHIFT 23
  2772. #define lpfc_mbx_rd_conf_ptv_MASK 0x00000001
  2773. #define lpfc_mbx_rd_conf_ptv_WORD word2
  2774. #define lpfc_mbx_rd_conf_topology_SHIFT 24
  2775. #define lpfc_mbx_rd_conf_topology_MASK 0x000000FF
  2776. #define lpfc_mbx_rd_conf_topology_WORD word2
  2777. uint32_t rsvd_3;
  2778. uint32_t word4;
  2779. #define lpfc_mbx_rd_conf_e_d_tov_SHIFT 0
  2780. #define lpfc_mbx_rd_conf_e_d_tov_MASK 0x0000FFFF
  2781. #define lpfc_mbx_rd_conf_e_d_tov_WORD word4
  2782. uint32_t rsvd_5;
  2783. uint32_t word6;
  2784. #define lpfc_mbx_rd_conf_r_a_tov_SHIFT 0
  2785. #define lpfc_mbx_rd_conf_r_a_tov_MASK 0x0000FFFF
  2786. #define lpfc_mbx_rd_conf_r_a_tov_WORD word6
  2787. #define lpfc_mbx_rd_conf_link_speed_SHIFT 16
  2788. #define lpfc_mbx_rd_conf_link_speed_MASK 0x0000FFFF
  2789. #define lpfc_mbx_rd_conf_link_speed_WORD word6
  2790. uint32_t rsvd_7;
  2791. uint32_t word8;
  2792. #define lpfc_mbx_rd_conf_bbscn_min_SHIFT 0
  2793. #define lpfc_mbx_rd_conf_bbscn_min_MASK 0x0000000F
  2794. #define lpfc_mbx_rd_conf_bbscn_min_WORD word8
  2795. #define lpfc_mbx_rd_conf_bbscn_max_SHIFT 4
  2796. #define lpfc_mbx_rd_conf_bbscn_max_MASK 0x0000000F
  2797. #define lpfc_mbx_rd_conf_bbscn_max_WORD word8
  2798. #define lpfc_mbx_rd_conf_bbscn_def_SHIFT 8
  2799. #define lpfc_mbx_rd_conf_bbscn_def_MASK 0x0000000F
  2800. #define lpfc_mbx_rd_conf_bbscn_def_WORD word8
  2801. uint32_t word9;
  2802. #define lpfc_mbx_rd_conf_lmt_SHIFT 0
  2803. #define lpfc_mbx_rd_conf_lmt_MASK 0x0000FFFF
  2804. #define lpfc_mbx_rd_conf_lmt_WORD word9
  2805. uint32_t rsvd_10;
  2806. uint32_t rsvd_11;
  2807. uint32_t word12;
  2808. #define lpfc_mbx_rd_conf_xri_base_SHIFT 0
  2809. #define lpfc_mbx_rd_conf_xri_base_MASK 0x0000FFFF
  2810. #define lpfc_mbx_rd_conf_xri_base_WORD word12
  2811. #define lpfc_mbx_rd_conf_xri_count_SHIFT 16
  2812. #define lpfc_mbx_rd_conf_xri_count_MASK 0x0000FFFF
  2813. #define lpfc_mbx_rd_conf_xri_count_WORD word12
  2814. uint32_t word13;
  2815. #define lpfc_mbx_rd_conf_rpi_base_SHIFT 0
  2816. #define lpfc_mbx_rd_conf_rpi_base_MASK 0x0000FFFF
  2817. #define lpfc_mbx_rd_conf_rpi_base_WORD word13
  2818. #define lpfc_mbx_rd_conf_rpi_count_SHIFT 16
  2819. #define lpfc_mbx_rd_conf_rpi_count_MASK 0x0000FFFF
  2820. #define lpfc_mbx_rd_conf_rpi_count_WORD word13
  2821. uint32_t word14;
  2822. #define lpfc_mbx_rd_conf_vpi_base_SHIFT 0
  2823. #define lpfc_mbx_rd_conf_vpi_base_MASK 0x0000FFFF
  2824. #define lpfc_mbx_rd_conf_vpi_base_WORD word14
  2825. #define lpfc_mbx_rd_conf_vpi_count_SHIFT 16
  2826. #define lpfc_mbx_rd_conf_vpi_count_MASK 0x0000FFFF
  2827. #define lpfc_mbx_rd_conf_vpi_count_WORD word14
  2828. uint32_t word15;
  2829. #define lpfc_mbx_rd_conf_vfi_base_SHIFT 0
  2830. #define lpfc_mbx_rd_conf_vfi_base_MASK 0x0000FFFF
  2831. #define lpfc_mbx_rd_conf_vfi_base_WORD word15
  2832. #define lpfc_mbx_rd_conf_vfi_count_SHIFT 16
  2833. #define lpfc_mbx_rd_conf_vfi_count_MASK 0x0000FFFF
  2834. #define lpfc_mbx_rd_conf_vfi_count_WORD word15
  2835. uint32_t word16;
  2836. #define lpfc_mbx_rd_conf_fcfi_count_SHIFT 16
  2837. #define lpfc_mbx_rd_conf_fcfi_count_MASK 0x0000FFFF
  2838. #define lpfc_mbx_rd_conf_fcfi_count_WORD word16
  2839. uint32_t word17;
  2840. #define lpfc_mbx_rd_conf_rq_count_SHIFT 0
  2841. #define lpfc_mbx_rd_conf_rq_count_MASK 0x0000FFFF
  2842. #define lpfc_mbx_rd_conf_rq_count_WORD word17
  2843. #define lpfc_mbx_rd_conf_eq_count_SHIFT 16
  2844. #define lpfc_mbx_rd_conf_eq_count_MASK 0x0000FFFF
  2845. #define lpfc_mbx_rd_conf_eq_count_WORD word17
  2846. uint32_t word18;
  2847. #define lpfc_mbx_rd_conf_wq_count_SHIFT 0
  2848. #define lpfc_mbx_rd_conf_wq_count_MASK 0x0000FFFF
  2849. #define lpfc_mbx_rd_conf_wq_count_WORD word18
  2850. #define lpfc_mbx_rd_conf_cq_count_SHIFT 16
  2851. #define lpfc_mbx_rd_conf_cq_count_MASK 0x0000FFFF
  2852. #define lpfc_mbx_rd_conf_cq_count_WORD word18
  2853. };
  2854. struct lpfc_mbx_request_features {
  2855. uint32_t word1;
  2856. #define lpfc_mbx_rq_ftr_qry_SHIFT 0
  2857. #define lpfc_mbx_rq_ftr_qry_MASK 0x00000001
  2858. #define lpfc_mbx_rq_ftr_qry_WORD word1
  2859. uint32_t word2;
  2860. #define lpfc_mbx_rq_ftr_rq_iaab_SHIFT 0
  2861. #define lpfc_mbx_rq_ftr_rq_iaab_MASK 0x00000001
  2862. #define lpfc_mbx_rq_ftr_rq_iaab_WORD word2
  2863. #define lpfc_mbx_rq_ftr_rq_npiv_SHIFT 1
  2864. #define lpfc_mbx_rq_ftr_rq_npiv_MASK 0x00000001
  2865. #define lpfc_mbx_rq_ftr_rq_npiv_WORD word2
  2866. #define lpfc_mbx_rq_ftr_rq_dif_SHIFT 2
  2867. #define lpfc_mbx_rq_ftr_rq_dif_MASK 0x00000001
  2868. #define lpfc_mbx_rq_ftr_rq_dif_WORD word2
  2869. #define lpfc_mbx_rq_ftr_rq_vf_SHIFT 3
  2870. #define lpfc_mbx_rq_ftr_rq_vf_MASK 0x00000001
  2871. #define lpfc_mbx_rq_ftr_rq_vf_WORD word2
  2872. #define lpfc_mbx_rq_ftr_rq_fcpi_SHIFT 4
  2873. #define lpfc_mbx_rq_ftr_rq_fcpi_MASK 0x00000001
  2874. #define lpfc_mbx_rq_ftr_rq_fcpi_WORD word2
  2875. #define lpfc_mbx_rq_ftr_rq_fcpt_SHIFT 5
  2876. #define lpfc_mbx_rq_ftr_rq_fcpt_MASK 0x00000001
  2877. #define lpfc_mbx_rq_ftr_rq_fcpt_WORD word2
  2878. #define lpfc_mbx_rq_ftr_rq_fcpc_SHIFT 6
  2879. #define lpfc_mbx_rq_ftr_rq_fcpc_MASK 0x00000001
  2880. #define lpfc_mbx_rq_ftr_rq_fcpc_WORD word2
  2881. #define lpfc_mbx_rq_ftr_rq_ifip_SHIFT 7
  2882. #define lpfc_mbx_rq_ftr_rq_ifip_MASK 0x00000001
  2883. #define lpfc_mbx_rq_ftr_rq_ifip_WORD word2
  2884. #define lpfc_mbx_rq_ftr_rq_iaar_SHIFT 9
  2885. #define lpfc_mbx_rq_ftr_rq_iaar_MASK 0x00000001
  2886. #define lpfc_mbx_rq_ftr_rq_iaar_WORD word2
  2887. #define lpfc_mbx_rq_ftr_rq_perfh_SHIFT 11
  2888. #define lpfc_mbx_rq_ftr_rq_perfh_MASK 0x00000001
  2889. #define lpfc_mbx_rq_ftr_rq_perfh_WORD word2
  2890. #define lpfc_mbx_rq_ftr_rq_mrqp_SHIFT 16
  2891. #define lpfc_mbx_rq_ftr_rq_mrqp_MASK 0x00000001
  2892. #define lpfc_mbx_rq_ftr_rq_mrqp_WORD word2
  2893. #define lpfc_mbx_rq_ftr_rq_ashdr_SHIFT 17
  2894. #define lpfc_mbx_rq_ftr_rq_ashdr_MASK 0x00000001
  2895. #define lpfc_mbx_rq_ftr_rq_ashdr_WORD word2
  2896. uint32_t word3;
  2897. #define lpfc_mbx_rq_ftr_rsp_iaab_SHIFT 0
  2898. #define lpfc_mbx_rq_ftr_rsp_iaab_MASK 0x00000001
  2899. #define lpfc_mbx_rq_ftr_rsp_iaab_WORD word3
  2900. #define lpfc_mbx_rq_ftr_rsp_npiv_SHIFT 1
  2901. #define lpfc_mbx_rq_ftr_rsp_npiv_MASK 0x00000001
  2902. #define lpfc_mbx_rq_ftr_rsp_npiv_WORD word3
  2903. #define lpfc_mbx_rq_ftr_rsp_dif_SHIFT 2
  2904. #define lpfc_mbx_rq_ftr_rsp_dif_MASK 0x00000001
  2905. #define lpfc_mbx_rq_ftr_rsp_dif_WORD word3
  2906. #define lpfc_mbx_rq_ftr_rsp_vf_SHIFT 3
  2907. #define lpfc_mbx_rq_ftr_rsp_vf__MASK 0x00000001
  2908. #define lpfc_mbx_rq_ftr_rsp_vf_WORD word3
  2909. #define lpfc_mbx_rq_ftr_rsp_fcpi_SHIFT 4
  2910. #define lpfc_mbx_rq_ftr_rsp_fcpi_MASK 0x00000001
  2911. #define lpfc_mbx_rq_ftr_rsp_fcpi_WORD word3
  2912. #define lpfc_mbx_rq_ftr_rsp_fcpt_SHIFT 5
  2913. #define lpfc_mbx_rq_ftr_rsp_fcpt_MASK 0x00000001
  2914. #define lpfc_mbx_rq_ftr_rsp_fcpt_WORD word3
  2915. #define lpfc_mbx_rq_ftr_rsp_fcpc_SHIFT 6
  2916. #define lpfc_mbx_rq_ftr_rsp_fcpc_MASK 0x00000001
  2917. #define lpfc_mbx_rq_ftr_rsp_fcpc_WORD word3
  2918. #define lpfc_mbx_rq_ftr_rsp_ifip_SHIFT 7
  2919. #define lpfc_mbx_rq_ftr_rsp_ifip_MASK 0x00000001
  2920. #define lpfc_mbx_rq_ftr_rsp_ifip_WORD word3
  2921. #define lpfc_mbx_rq_ftr_rsp_perfh_SHIFT 11
  2922. #define lpfc_mbx_rq_ftr_rsp_perfh_MASK 0x00000001
  2923. #define lpfc_mbx_rq_ftr_rsp_perfh_WORD word3
  2924. #define lpfc_mbx_rq_ftr_rsp_mrqp_SHIFT 16
  2925. #define lpfc_mbx_rq_ftr_rsp_mrqp_MASK 0x00000001
  2926. #define lpfc_mbx_rq_ftr_rsp_mrqp_WORD word3
  2927. #define lpfc_mbx_rq_ftr_rsp_ashdr_SHIFT 17
  2928. #define lpfc_mbx_rq_ftr_rsp_ashdr_MASK 0x00000001
  2929. #define lpfc_mbx_rq_ftr_rsp_ashdr_WORD word3
  2930. };
  2931. struct lpfc_mbx_memory_dump_type3 {
  2932. uint32_t word1;
  2933. #define lpfc_mbx_memory_dump_type3_type_SHIFT 0
  2934. #define lpfc_mbx_memory_dump_type3_type_MASK 0x0000000f
  2935. #define lpfc_mbx_memory_dump_type3_type_WORD word1
  2936. #define lpfc_mbx_memory_dump_type3_link_SHIFT 24
  2937. #define lpfc_mbx_memory_dump_type3_link_MASK 0x000000ff
  2938. #define lpfc_mbx_memory_dump_type3_link_WORD word1
  2939. uint32_t word2;
  2940. #define lpfc_mbx_memory_dump_type3_page_no_SHIFT 0
  2941. #define lpfc_mbx_memory_dump_type3_page_no_MASK 0x0000ffff
  2942. #define lpfc_mbx_memory_dump_type3_page_no_WORD word2
  2943. #define lpfc_mbx_memory_dump_type3_offset_SHIFT 16
  2944. #define lpfc_mbx_memory_dump_type3_offset_MASK 0x0000ffff
  2945. #define lpfc_mbx_memory_dump_type3_offset_WORD word2
  2946. uint32_t word3;
  2947. #define lpfc_mbx_memory_dump_type3_length_SHIFT 0
  2948. #define lpfc_mbx_memory_dump_type3_length_MASK 0x00ffffff
  2949. #define lpfc_mbx_memory_dump_type3_length_WORD word3
  2950. uint32_t addr_lo;
  2951. uint32_t addr_hi;
  2952. uint32_t return_len;
  2953. };
  2954. #define DMP_PAGE_A0 0xa0
  2955. #define DMP_PAGE_A2 0xa2
  2956. #define DMP_SFF_PAGE_A0_SIZE 256
  2957. #define DMP_SFF_PAGE_A2_SIZE 256
  2958. #define SFP_WAVELENGTH_LC1310 1310
  2959. #define SFP_WAVELENGTH_LL1550 1550
  2960. /*
  2961. * * SFF-8472 TABLE 3.4
  2962. * */
  2963. #define SFF_PG0_CONNECTOR_UNKNOWN 0x00 /* Unknown */
  2964. #define SFF_PG0_CONNECTOR_SC 0x01 /* SC */
  2965. #define SFF_PG0_CONNECTOR_FC_COPPER1 0x02 /* FC style 1 copper connector */
  2966. #define SFF_PG0_CONNECTOR_FC_COPPER2 0x03 /* FC style 2 copper connector */
  2967. #define SFF_PG0_CONNECTOR_BNC 0x04 /* BNC / TNC */
  2968. #define SFF_PG0_CONNECTOR__FC_COAX 0x05 /* FC coaxial headers */
  2969. #define SFF_PG0_CONNECTOR_FIBERJACK 0x06 /* FiberJack */
  2970. #define SFF_PG0_CONNECTOR_LC 0x07 /* LC */
  2971. #define SFF_PG0_CONNECTOR_MT 0x08 /* MT - RJ */
  2972. #define SFF_PG0_CONNECTOR_MU 0x09 /* MU */
  2973. #define SFF_PG0_CONNECTOR_SF 0x0A /* SG */
  2974. #define SFF_PG0_CONNECTOR_OPTICAL_PIGTAIL 0x0B /* Optical pigtail */
  2975. #define SFF_PG0_CONNECTOR_OPTICAL_PARALLEL 0x0C /* MPO Parallel Optic */
  2976. #define SFF_PG0_CONNECTOR_HSSDC_II 0x20 /* HSSDC II */
  2977. #define SFF_PG0_CONNECTOR_COPPER_PIGTAIL 0x21 /* Copper pigtail */
  2978. #define SFF_PG0_CONNECTOR_RJ45 0x22 /* RJ45 */
  2979. /* SFF-8472 Table 3.1 Diagnostics: Data Fields Address/Page A0 */
  2980. #define SSF_IDENTIFIER 0
  2981. #define SSF_EXT_IDENTIFIER 1
  2982. #define SSF_CONNECTOR 2
  2983. #define SSF_TRANSCEIVER_CODE_B0 3
  2984. #define SSF_TRANSCEIVER_CODE_B1 4
  2985. #define SSF_TRANSCEIVER_CODE_B2 5
  2986. #define SSF_TRANSCEIVER_CODE_B3 6
  2987. #define SSF_TRANSCEIVER_CODE_B4 7
  2988. #define SSF_TRANSCEIVER_CODE_B5 8
  2989. #define SSF_TRANSCEIVER_CODE_B6 9
  2990. #define SSF_TRANSCEIVER_CODE_B7 10
  2991. #define SSF_ENCODING 11
  2992. #define SSF_BR_NOMINAL 12
  2993. #define SSF_RATE_IDENTIFIER 13
  2994. #define SSF_LENGTH_9UM_KM 14
  2995. #define SSF_LENGTH_9UM 15
  2996. #define SSF_LENGTH_50UM_OM2 16
  2997. #define SSF_LENGTH_62UM_OM1 17
  2998. #define SFF_LENGTH_COPPER 18
  2999. #define SSF_LENGTH_50UM_OM3 19
  3000. #define SSF_VENDOR_NAME 20
  3001. #define SSF_VENDOR_OUI 36
  3002. #define SSF_VENDOR_PN 40
  3003. #define SSF_VENDOR_REV 56
  3004. #define SSF_WAVELENGTH_B1 60
  3005. #define SSF_WAVELENGTH_B0 61
  3006. #define SSF_CC_BASE 63
  3007. #define SSF_OPTIONS_B1 64
  3008. #define SSF_OPTIONS_B0 65
  3009. #define SSF_BR_MAX 66
  3010. #define SSF_BR_MIN 67
  3011. #define SSF_VENDOR_SN 68
  3012. #define SSF_DATE_CODE 84
  3013. #define SSF_MONITORING_TYPEDIAGNOSTIC 92
  3014. #define SSF_ENHANCED_OPTIONS 93
  3015. #define SFF_8472_COMPLIANCE 94
  3016. #define SSF_CC_EXT 95
  3017. #define SSF_A0_VENDOR_SPECIFIC 96
  3018. /* SFF-8472 Table 3.1a Diagnostics: Data Fields Address/Page A2 */
  3019. #define SSF_TEMP_HIGH_ALARM 0
  3020. #define SSF_TEMP_LOW_ALARM 2
  3021. #define SSF_TEMP_HIGH_WARNING 4
  3022. #define SSF_TEMP_LOW_WARNING 6
  3023. #define SSF_VOLTAGE_HIGH_ALARM 8
  3024. #define SSF_VOLTAGE_LOW_ALARM 10
  3025. #define SSF_VOLTAGE_HIGH_WARNING 12
  3026. #define SSF_VOLTAGE_LOW_WARNING 14
  3027. #define SSF_BIAS_HIGH_ALARM 16
  3028. #define SSF_BIAS_LOW_ALARM 18
  3029. #define SSF_BIAS_HIGH_WARNING 20
  3030. #define SSF_BIAS_LOW_WARNING 22
  3031. #define SSF_TXPOWER_HIGH_ALARM 24
  3032. #define SSF_TXPOWER_LOW_ALARM 26
  3033. #define SSF_TXPOWER_HIGH_WARNING 28
  3034. #define SSF_TXPOWER_LOW_WARNING 30
  3035. #define SSF_RXPOWER_HIGH_ALARM 32
  3036. #define SSF_RXPOWER_LOW_ALARM 34
  3037. #define SSF_RXPOWER_HIGH_WARNING 36
  3038. #define SSF_RXPOWER_LOW_WARNING 38
  3039. #define SSF_EXT_CAL_CONSTANTS 56
  3040. #define SSF_CC_DMI 95
  3041. #define SFF_TEMPERATURE_B1 96
  3042. #define SFF_TEMPERATURE_B0 97
  3043. #define SFF_VCC_B1 98
  3044. #define SFF_VCC_B0 99
  3045. #define SFF_TX_BIAS_CURRENT_B1 100
  3046. #define SFF_TX_BIAS_CURRENT_B0 101
  3047. #define SFF_TXPOWER_B1 102
  3048. #define SFF_TXPOWER_B0 103
  3049. #define SFF_RXPOWER_B1 104
  3050. #define SFF_RXPOWER_B0 105
  3051. #define SSF_STATUS_CONTROL 110
  3052. #define SSF_ALARM_FLAGS 112
  3053. #define SSF_WARNING_FLAGS 116
  3054. #define SSF_EXT_TATUS_CONTROL_B1 118
  3055. #define SSF_EXT_TATUS_CONTROL_B0 119
  3056. #define SSF_A2_VENDOR_SPECIFIC 120
  3057. #define SSF_USER_EEPROM 128
  3058. #define SSF_VENDOR_CONTROL 148
  3059. /*
  3060. * Tranceiver codes Fibre Channel SFF-8472
  3061. * Table 3.5.
  3062. */
  3063. struct sff_trasnceiver_codes_byte0 {
  3064. uint8_t inifiband:4;
  3065. uint8_t teng_ethernet:4;
  3066. };
  3067. struct sff_trasnceiver_codes_byte1 {
  3068. uint8_t sonet:6;
  3069. uint8_t escon:2;
  3070. };
  3071. struct sff_trasnceiver_codes_byte2 {
  3072. uint8_t soNet:8;
  3073. };
  3074. struct sff_trasnceiver_codes_byte3 {
  3075. uint8_t ethernet:8;
  3076. };
  3077. struct sff_trasnceiver_codes_byte4 {
  3078. uint8_t fc_el_lo:1;
  3079. uint8_t fc_lw_laser:1;
  3080. uint8_t fc_sw_laser:1;
  3081. uint8_t fc_md_distance:1;
  3082. uint8_t fc_lg_distance:1;
  3083. uint8_t fc_int_distance:1;
  3084. uint8_t fc_short_distance:1;
  3085. uint8_t fc_vld_distance:1;
  3086. };
  3087. struct sff_trasnceiver_codes_byte5 {
  3088. uint8_t reserved1:1;
  3089. uint8_t reserved2:1;
  3090. uint8_t fc_sfp_active:1; /* Active cable */
  3091. uint8_t fc_sfp_passive:1; /* Passive cable */
  3092. uint8_t fc_lw_laser:1; /* Longwave laser */
  3093. uint8_t fc_sw_laser_sl:1;
  3094. uint8_t fc_sw_laser_sn:1;
  3095. uint8_t fc_el_hi:1; /* Electrical enclosure high bit */
  3096. };
  3097. struct sff_trasnceiver_codes_byte6 {
  3098. uint8_t fc_tm_sm:1; /* Single Mode */
  3099. uint8_t reserved:1;
  3100. uint8_t fc_tm_m6:1; /* Multimode, 62.5um (M6) */
  3101. uint8_t fc_tm_tv:1; /* Video Coax (TV) */
  3102. uint8_t fc_tm_mi:1; /* Miniature Coax (MI) */
  3103. uint8_t fc_tm_tp:1; /* Twisted Pair (TP) */
  3104. uint8_t fc_tm_tw:1; /* Twin Axial Pair */
  3105. };
  3106. struct sff_trasnceiver_codes_byte7 {
  3107. uint8_t fc_sp_100MB:1; /* 100 MB/sec */
  3108. uint8_t reserve:1;
  3109. uint8_t fc_sp_200mb:1; /* 200 MB/sec */
  3110. uint8_t fc_sp_3200MB:1; /* 3200 MB/sec */
  3111. uint8_t fc_sp_400MB:1; /* 400 MB/sec */
  3112. uint8_t fc_sp_1600MB:1; /* 1600 MB/sec */
  3113. uint8_t fc_sp_800MB:1; /* 800 MB/sec */
  3114. uint8_t fc_sp_1200MB:1; /* 1200 MB/sec */
  3115. };
  3116. /* User writable non-volatile memory, SFF-8472 Table 3.20 */
  3117. struct user_eeprom {
  3118. uint8_t vendor_name[16];
  3119. uint8_t vendor_oui[3];
  3120. uint8_t vendor_pn[816];
  3121. uint8_t vendor_rev[4];
  3122. uint8_t vendor_sn[16];
  3123. uint8_t datecode[6];
  3124. uint8_t lot_code[2];
  3125. uint8_t reserved191[57];
  3126. };
  3127. #define SLI4_PAGE_ALIGN(addr) (((addr)+((SLI4_PAGE_SIZE)-1)) \
  3128. &(~((SLI4_PAGE_SIZE)-1)))
  3129. struct lpfc_sli4_parameters {
  3130. uint32_t word0;
  3131. #define cfg_prot_type_SHIFT 0
  3132. #define cfg_prot_type_MASK 0x000000FF
  3133. #define cfg_prot_type_WORD word0
  3134. uint32_t word1;
  3135. #define cfg_ft_SHIFT 0
  3136. #define cfg_ft_MASK 0x00000001
  3137. #define cfg_ft_WORD word1
  3138. #define cfg_sli_rev_SHIFT 4
  3139. #define cfg_sli_rev_MASK 0x0000000f
  3140. #define cfg_sli_rev_WORD word1
  3141. #define cfg_sli_family_SHIFT 8
  3142. #define cfg_sli_family_MASK 0x0000000f
  3143. #define cfg_sli_family_WORD word1
  3144. #define cfg_if_type_SHIFT 12
  3145. #define cfg_if_type_MASK 0x0000000f
  3146. #define cfg_if_type_WORD word1
  3147. #define cfg_sli_hint_1_SHIFT 16
  3148. #define cfg_sli_hint_1_MASK 0x000000ff
  3149. #define cfg_sli_hint_1_WORD word1
  3150. #define cfg_sli_hint_2_SHIFT 24
  3151. #define cfg_sli_hint_2_MASK 0x0000001f
  3152. #define cfg_sli_hint_2_WORD word1
  3153. uint32_t word2;
  3154. #define cfg_eqav_SHIFT 31
  3155. #define cfg_eqav_MASK 0x00000001
  3156. #define cfg_eqav_WORD word2
  3157. uint32_t word3;
  3158. uint32_t word4;
  3159. #define cfg_cqv_SHIFT 14
  3160. #define cfg_cqv_MASK 0x00000003
  3161. #define cfg_cqv_WORD word4
  3162. #define cfg_cqpsize_SHIFT 16
  3163. #define cfg_cqpsize_MASK 0x000000ff
  3164. #define cfg_cqpsize_WORD word4
  3165. #define cfg_cqav_SHIFT 31
  3166. #define cfg_cqav_MASK 0x00000001
  3167. #define cfg_cqav_WORD word4
  3168. uint32_t word5;
  3169. uint32_t word6;
  3170. #define cfg_mqv_SHIFT 14
  3171. #define cfg_mqv_MASK 0x00000003
  3172. #define cfg_mqv_WORD word6
  3173. uint32_t word7;
  3174. uint32_t word8;
  3175. #define cfg_wqpcnt_SHIFT 0
  3176. #define cfg_wqpcnt_MASK 0x0000000f
  3177. #define cfg_wqpcnt_WORD word8
  3178. #define cfg_wqsize_SHIFT 8
  3179. #define cfg_wqsize_MASK 0x0000000f
  3180. #define cfg_wqsize_WORD word8
  3181. #define cfg_wqv_SHIFT 14
  3182. #define cfg_wqv_MASK 0x00000003
  3183. #define cfg_wqv_WORD word8
  3184. #define cfg_wqpsize_SHIFT 16
  3185. #define cfg_wqpsize_MASK 0x000000ff
  3186. #define cfg_wqpsize_WORD word8
  3187. uint32_t word9;
  3188. uint32_t word10;
  3189. #define cfg_rqv_SHIFT 14
  3190. #define cfg_rqv_MASK 0x00000003
  3191. #define cfg_rqv_WORD word10
  3192. uint32_t word11;
  3193. #define cfg_rq_db_window_SHIFT 28
  3194. #define cfg_rq_db_window_MASK 0x0000000f
  3195. #define cfg_rq_db_window_WORD word11
  3196. uint32_t word12;
  3197. #define cfg_fcoe_SHIFT 0
  3198. #define cfg_fcoe_MASK 0x00000001
  3199. #define cfg_fcoe_WORD word12
  3200. #define cfg_ext_SHIFT 1
  3201. #define cfg_ext_MASK 0x00000001
  3202. #define cfg_ext_WORD word12
  3203. #define cfg_hdrr_SHIFT 2
  3204. #define cfg_hdrr_MASK 0x00000001
  3205. #define cfg_hdrr_WORD word12
  3206. #define cfg_phwq_SHIFT 15
  3207. #define cfg_phwq_MASK 0x00000001
  3208. #define cfg_phwq_WORD word12
  3209. #define cfg_oas_SHIFT 25
  3210. #define cfg_oas_MASK 0x00000001
  3211. #define cfg_oas_WORD word12
  3212. #define cfg_loopbk_scope_SHIFT 28
  3213. #define cfg_loopbk_scope_MASK 0x0000000f
  3214. #define cfg_loopbk_scope_WORD word12
  3215. uint32_t sge_supp_len;
  3216. uint32_t word14;
  3217. #define cfg_sgl_page_cnt_SHIFT 0
  3218. #define cfg_sgl_page_cnt_MASK 0x0000000f
  3219. #define cfg_sgl_page_cnt_WORD word14
  3220. #define cfg_sgl_page_size_SHIFT 8
  3221. #define cfg_sgl_page_size_MASK 0x000000ff
  3222. #define cfg_sgl_page_size_WORD word14
  3223. #define cfg_sgl_pp_align_SHIFT 16
  3224. #define cfg_sgl_pp_align_MASK 0x000000ff
  3225. #define cfg_sgl_pp_align_WORD word14
  3226. uint32_t word15;
  3227. uint32_t word16;
  3228. uint32_t word17;
  3229. uint32_t word18;
  3230. uint32_t word19;
  3231. #define cfg_ext_embed_cb_SHIFT 0
  3232. #define cfg_ext_embed_cb_MASK 0x00000001
  3233. #define cfg_ext_embed_cb_WORD word19
  3234. #define cfg_mds_diags_SHIFT 1
  3235. #define cfg_mds_diags_MASK 0x00000001
  3236. #define cfg_mds_diags_WORD word19
  3237. #define cfg_nvme_SHIFT 3
  3238. #define cfg_nvme_MASK 0x00000001
  3239. #define cfg_nvme_WORD word19
  3240. #define cfg_xib_SHIFT 4
  3241. #define cfg_xib_MASK 0x00000001
  3242. #define cfg_xib_WORD word19
  3243. #define cfg_xpsgl_SHIFT 6
  3244. #define cfg_xpsgl_MASK 0x00000001
  3245. #define cfg_xpsgl_WORD word19
  3246. #define cfg_eqdr_SHIFT 8
  3247. #define cfg_eqdr_MASK 0x00000001
  3248. #define cfg_eqdr_WORD word19
  3249. #define cfg_nosr_SHIFT 9
  3250. #define cfg_nosr_MASK 0x00000001
  3251. #define cfg_nosr_WORD word19
  3252. #define cfg_bv1s_SHIFT 10
  3253. #define cfg_bv1s_MASK 0x00000001
  3254. #define cfg_bv1s_WORD word19
  3255. #define cfg_nsler_SHIFT 12
  3256. #define cfg_nsler_MASK 0x00000001
  3257. #define cfg_nsler_WORD word19
  3258. #define cfg_pvl_SHIFT 13
  3259. #define cfg_pvl_MASK 0x00000001
  3260. #define cfg_pvl_WORD word19
  3261. #define cfg_pbde_SHIFT 20
  3262. #define cfg_pbde_MASK 0x00000001
  3263. #define cfg_pbde_WORD word19
  3264. uint32_t word20;
  3265. #define cfg_max_tow_xri_SHIFT 0
  3266. #define cfg_max_tow_xri_MASK 0x0000ffff
  3267. #define cfg_max_tow_xri_WORD word20
  3268. uint32_t word21;
  3269. #define cfg_mi_ver_SHIFT 0
  3270. #define cfg_mi_ver_MASK 0x0000ffff
  3271. #define cfg_mi_ver_WORD word21
  3272. #define cfg_cmf_SHIFT 24
  3273. #define cfg_cmf_MASK 0x000000ff
  3274. #define cfg_cmf_WORD word21
  3275. uint32_t mib_size;
  3276. uint32_t word23; /* RESERVED */
  3277. uint32_t word24;
  3278. #define cfg_frag_field_offset_SHIFT 0
  3279. #define cfg_frag_field_offset_MASK 0x0000ffff
  3280. #define cfg_frag_field_offset_WORD word24
  3281. #define cfg_frag_field_size_SHIFT 16
  3282. #define cfg_frag_field_size_MASK 0x0000ffff
  3283. #define cfg_frag_field_size_WORD word24
  3284. uint32_t word25;
  3285. #define cfg_sgl_field_offset_SHIFT 0
  3286. #define cfg_sgl_field_offset_MASK 0x0000ffff
  3287. #define cfg_sgl_field_offset_WORD word25
  3288. #define cfg_sgl_field_size_SHIFT 16
  3289. #define cfg_sgl_field_size_MASK 0x0000ffff
  3290. #define cfg_sgl_field_size_WORD word25
  3291. uint32_t word26; /* Chain SGE initial value LOW */
  3292. uint32_t word27; /* Chain SGE initial value HIGH */
  3293. #define LPFC_NODELAY_MAX_IO 32
  3294. };
  3295. #define LPFC_SET_UE_RECOVERY 0x10
  3296. #define LPFC_SET_MDS_DIAGS 0x12
  3297. #define LPFC_SET_DUAL_DUMP 0x1e
  3298. #define LPFC_SET_CGN_SIGNAL 0x1f
  3299. #define LPFC_SET_ENABLE_MI 0x21
  3300. #define LPFC_SET_LD_SIGNAL 0x23
  3301. #define LPFC_SET_ENABLE_CMF 0x24
  3302. struct lpfc_mbx_set_feature {
  3303. struct mbox_header header;
  3304. uint32_t feature;
  3305. uint32_t param_len;
  3306. uint32_t word6;
  3307. #define lpfc_mbx_set_feature_UER_SHIFT 0
  3308. #define lpfc_mbx_set_feature_UER_MASK 0x00000001
  3309. #define lpfc_mbx_set_feature_UER_WORD word6
  3310. #define lpfc_mbx_set_feature_mds_SHIFT 2
  3311. #define lpfc_mbx_set_feature_mds_MASK 0x00000001
  3312. #define lpfc_mbx_set_feature_mds_WORD word6
  3313. #define lpfc_mbx_set_feature_mds_deep_loopbk_SHIFT 1
  3314. #define lpfc_mbx_set_feature_mds_deep_loopbk_MASK 0x00000001
  3315. #define lpfc_mbx_set_feature_mds_deep_loopbk_WORD word6
  3316. #define lpfc_mbx_set_feature_CGN_warn_freq_SHIFT 0
  3317. #define lpfc_mbx_set_feature_CGN_warn_freq_MASK 0x0000ffff
  3318. #define lpfc_mbx_set_feature_CGN_warn_freq_WORD word6
  3319. #define lpfc_mbx_set_feature_dd_SHIFT 0
  3320. #define lpfc_mbx_set_feature_dd_MASK 0x00000001
  3321. #define lpfc_mbx_set_feature_dd_WORD word6
  3322. #define lpfc_mbx_set_feature_ddquery_SHIFT 1
  3323. #define lpfc_mbx_set_feature_ddquery_MASK 0x00000001
  3324. #define lpfc_mbx_set_feature_ddquery_WORD word6
  3325. #define LPFC_DISABLE_DUAL_DUMP 0
  3326. #define LPFC_ENABLE_DUAL_DUMP 1
  3327. #define LPFC_QUERY_OP_DUAL_DUMP 2
  3328. #define lpfc_mbx_set_feature_cmf_SHIFT 0
  3329. #define lpfc_mbx_set_feature_cmf_MASK 0x00000001
  3330. #define lpfc_mbx_set_feature_cmf_WORD word6
  3331. #define lpfc_mbx_set_feature_lds_qry_SHIFT 0
  3332. #define lpfc_mbx_set_feature_lds_qry_MASK 0x00000001
  3333. #define lpfc_mbx_set_feature_lds_qry_WORD word6
  3334. #define LPFC_QUERY_LDS_OP 1
  3335. #define lpfc_mbx_set_feature_mi_SHIFT 0
  3336. #define lpfc_mbx_set_feature_mi_MASK 0x0000ffff
  3337. #define lpfc_mbx_set_feature_mi_WORD word6
  3338. #define lpfc_mbx_set_feature_milunq_SHIFT 16
  3339. #define lpfc_mbx_set_feature_milunq_MASK 0x0000ffff
  3340. #define lpfc_mbx_set_feature_milunq_WORD word6
  3341. u32 word7;
  3342. #define lpfc_mbx_set_feature_UERP_SHIFT 0
  3343. #define lpfc_mbx_set_feature_UERP_MASK 0x0000ffff
  3344. #define lpfc_mbx_set_feature_UERP_WORD word7
  3345. #define lpfc_mbx_set_feature_UESR_SHIFT 16
  3346. #define lpfc_mbx_set_feature_UESR_MASK 0x0000ffff
  3347. #define lpfc_mbx_set_feature_UESR_WORD word7
  3348. #define lpfc_mbx_set_feature_CGN_alarm_freq_SHIFT 0
  3349. #define lpfc_mbx_set_feature_CGN_alarm_freq_MASK 0x0000ffff
  3350. #define lpfc_mbx_set_feature_CGN_alarm_freq_WORD word7
  3351. u32 word8;
  3352. #define lpfc_mbx_set_feature_CGN_acqe_freq_SHIFT 0
  3353. #define lpfc_mbx_set_feature_CGN_acqe_freq_MASK 0x000000ff
  3354. #define lpfc_mbx_set_feature_CGN_acqe_freq_WORD word8
  3355. u32 word9;
  3356. u32 word10;
  3357. };
  3358. #define LPFC_SET_HOST_OS_DRIVER_VERSION 0x2
  3359. #define LPFC_SET_HOST_DATE_TIME 0x4
  3360. struct lpfc_mbx_set_host_date_time {
  3361. uint32_t word6;
  3362. #define lpfc_mbx_set_host_month_WORD word6
  3363. #define lpfc_mbx_set_host_month_SHIFT 16
  3364. #define lpfc_mbx_set_host_month_MASK 0xFF
  3365. #define lpfc_mbx_set_host_day_WORD word6
  3366. #define lpfc_mbx_set_host_day_SHIFT 8
  3367. #define lpfc_mbx_set_host_day_MASK 0xFF
  3368. #define lpfc_mbx_set_host_year_WORD word6
  3369. #define lpfc_mbx_set_host_year_SHIFT 0
  3370. #define lpfc_mbx_set_host_year_MASK 0xFF
  3371. uint32_t word7;
  3372. #define lpfc_mbx_set_host_hour_WORD word7
  3373. #define lpfc_mbx_set_host_hour_SHIFT 16
  3374. #define lpfc_mbx_set_host_hour_MASK 0xFF
  3375. #define lpfc_mbx_set_host_min_WORD word7
  3376. #define lpfc_mbx_set_host_min_SHIFT 8
  3377. #define lpfc_mbx_set_host_min_MASK 0xFF
  3378. #define lpfc_mbx_set_host_sec_WORD word7
  3379. #define lpfc_mbx_set_host_sec_SHIFT 0
  3380. #define lpfc_mbx_set_host_sec_MASK 0xFF
  3381. };
  3382. struct lpfc_mbx_set_host_data {
  3383. #define LPFC_HOST_OS_DRIVER_VERSION_SIZE 48
  3384. struct mbox_header header;
  3385. uint32_t param_id;
  3386. uint32_t param_len;
  3387. union {
  3388. uint8_t data[LPFC_HOST_OS_DRIVER_VERSION_SIZE];
  3389. struct lpfc_mbx_set_host_date_time tm;
  3390. } un;
  3391. };
  3392. struct lpfc_mbx_set_trunk_mode {
  3393. struct mbox_header header;
  3394. uint32_t word0;
  3395. #define lpfc_mbx_set_trunk_mode_WORD word0
  3396. #define lpfc_mbx_set_trunk_mode_SHIFT 0
  3397. #define lpfc_mbx_set_trunk_mode_MASK 0xFF
  3398. uint32_t word1;
  3399. uint32_t word2;
  3400. };
  3401. struct lpfc_mbx_get_sli4_parameters {
  3402. struct mbox_header header;
  3403. struct lpfc_sli4_parameters sli4_parameters;
  3404. };
  3405. struct lpfc_mbx_reg_congestion_buf {
  3406. struct mbox_header header;
  3407. uint32_t word0;
  3408. #define lpfc_mbx_reg_cgn_buf_type_WORD word0
  3409. #define lpfc_mbx_reg_cgn_buf_type_SHIFT 0
  3410. #define lpfc_mbx_reg_cgn_buf_type_MASK 0xFF
  3411. #define lpfc_mbx_reg_cgn_buf_cnt_WORD word0
  3412. #define lpfc_mbx_reg_cgn_buf_cnt_SHIFT 16
  3413. #define lpfc_mbx_reg_cgn_buf_cnt_MASK 0xFF
  3414. uint32_t word1;
  3415. uint32_t length;
  3416. uint32_t addr_lo;
  3417. uint32_t addr_hi;
  3418. };
  3419. struct lpfc_rscr_desc_generic {
  3420. #define LPFC_RSRC_DESC_WSIZE 22
  3421. uint32_t desc[LPFC_RSRC_DESC_WSIZE];
  3422. };
  3423. struct lpfc_rsrc_desc_pcie {
  3424. uint32_t word0;
  3425. #define lpfc_rsrc_desc_pcie_type_SHIFT 0
  3426. #define lpfc_rsrc_desc_pcie_type_MASK 0x000000ff
  3427. #define lpfc_rsrc_desc_pcie_type_WORD word0
  3428. #define LPFC_RSRC_DESC_TYPE_PCIE 0x40
  3429. #define lpfc_rsrc_desc_pcie_length_SHIFT 8
  3430. #define lpfc_rsrc_desc_pcie_length_MASK 0x000000ff
  3431. #define lpfc_rsrc_desc_pcie_length_WORD word0
  3432. uint32_t word1;
  3433. #define lpfc_rsrc_desc_pcie_pfnum_SHIFT 0
  3434. #define lpfc_rsrc_desc_pcie_pfnum_MASK 0x000000ff
  3435. #define lpfc_rsrc_desc_pcie_pfnum_WORD word1
  3436. uint32_t reserved;
  3437. uint32_t word3;
  3438. #define lpfc_rsrc_desc_pcie_sriov_sta_SHIFT 0
  3439. #define lpfc_rsrc_desc_pcie_sriov_sta_MASK 0x000000ff
  3440. #define lpfc_rsrc_desc_pcie_sriov_sta_WORD word3
  3441. #define lpfc_rsrc_desc_pcie_pf_sta_SHIFT 8
  3442. #define lpfc_rsrc_desc_pcie_pf_sta_MASK 0x000000ff
  3443. #define lpfc_rsrc_desc_pcie_pf_sta_WORD word3
  3444. #define lpfc_rsrc_desc_pcie_pf_type_SHIFT 16
  3445. #define lpfc_rsrc_desc_pcie_pf_type_MASK 0x000000ff
  3446. #define lpfc_rsrc_desc_pcie_pf_type_WORD word3
  3447. uint32_t word4;
  3448. #define lpfc_rsrc_desc_pcie_nr_virtfn_SHIFT 0
  3449. #define lpfc_rsrc_desc_pcie_nr_virtfn_MASK 0x0000ffff
  3450. #define lpfc_rsrc_desc_pcie_nr_virtfn_WORD word4
  3451. };
  3452. struct lpfc_rsrc_desc_fcfcoe {
  3453. uint32_t word0;
  3454. #define lpfc_rsrc_desc_fcfcoe_type_SHIFT 0
  3455. #define lpfc_rsrc_desc_fcfcoe_type_MASK 0x000000ff
  3456. #define lpfc_rsrc_desc_fcfcoe_type_WORD word0
  3457. #define LPFC_RSRC_DESC_TYPE_FCFCOE 0x43
  3458. #define lpfc_rsrc_desc_fcfcoe_length_SHIFT 8
  3459. #define lpfc_rsrc_desc_fcfcoe_length_MASK 0x000000ff
  3460. #define lpfc_rsrc_desc_fcfcoe_length_WORD word0
  3461. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_RSVD 0
  3462. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V0_LENGTH 72
  3463. #define LPFC_RSRC_DESC_TYPE_FCFCOE_V1_LENGTH 88
  3464. uint32_t word1;
  3465. #define lpfc_rsrc_desc_fcfcoe_vfnum_SHIFT 0
  3466. #define lpfc_rsrc_desc_fcfcoe_vfnum_MASK 0x000000ff
  3467. #define lpfc_rsrc_desc_fcfcoe_vfnum_WORD word1
  3468. #define lpfc_rsrc_desc_fcfcoe_pfnum_SHIFT 16
  3469. #define lpfc_rsrc_desc_fcfcoe_pfnum_MASK 0x000007ff
  3470. #define lpfc_rsrc_desc_fcfcoe_pfnum_WORD word1
  3471. uint32_t word2;
  3472. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_SHIFT 0
  3473. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_MASK 0x0000ffff
  3474. #define lpfc_rsrc_desc_fcfcoe_rpi_cnt_WORD word2
  3475. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_SHIFT 16
  3476. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_MASK 0x0000ffff
  3477. #define lpfc_rsrc_desc_fcfcoe_xri_cnt_WORD word2
  3478. uint32_t word3;
  3479. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_SHIFT 0
  3480. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_MASK 0x0000ffff
  3481. #define lpfc_rsrc_desc_fcfcoe_wq_cnt_WORD word3
  3482. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_SHIFT 16
  3483. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_MASK 0x0000ffff
  3484. #define lpfc_rsrc_desc_fcfcoe_rq_cnt_WORD word3
  3485. uint32_t word4;
  3486. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_SHIFT 0
  3487. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_MASK 0x0000ffff
  3488. #define lpfc_rsrc_desc_fcfcoe_cq_cnt_WORD word4
  3489. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_SHIFT 16
  3490. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_MASK 0x0000ffff
  3491. #define lpfc_rsrc_desc_fcfcoe_vpi_cnt_WORD word4
  3492. uint32_t word5;
  3493. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_SHIFT 0
  3494. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_MASK 0x0000ffff
  3495. #define lpfc_rsrc_desc_fcfcoe_fcfi_cnt_WORD word5
  3496. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_SHIFT 16
  3497. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_MASK 0x0000ffff
  3498. #define lpfc_rsrc_desc_fcfcoe_vfi_cnt_WORD word5
  3499. uint32_t word6;
  3500. uint32_t word7;
  3501. uint32_t word8;
  3502. uint32_t word9;
  3503. uint32_t word10;
  3504. uint32_t word11;
  3505. uint32_t word12;
  3506. uint32_t word13;
  3507. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_SHIFT 0
  3508. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_MASK 0x0000003f
  3509. #define lpfc_rsrc_desc_fcfcoe_lnk_nr_WORD word13
  3510. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_SHIFT 6
  3511. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_MASK 0x00000003
  3512. #define lpfc_rsrc_desc_fcfcoe_lnk_tp_WORD word13
  3513. #define lpfc_rsrc_desc_fcfcoe_lmc_SHIFT 8
  3514. #define lpfc_rsrc_desc_fcfcoe_lmc_MASK 0x00000001
  3515. #define lpfc_rsrc_desc_fcfcoe_lmc_WORD word13
  3516. #define lpfc_rsrc_desc_fcfcoe_lld_SHIFT 9
  3517. #define lpfc_rsrc_desc_fcfcoe_lld_MASK 0x00000001
  3518. #define lpfc_rsrc_desc_fcfcoe_lld_WORD word13
  3519. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_SHIFT 16
  3520. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_MASK 0x0000ffff
  3521. #define lpfc_rsrc_desc_fcfcoe_eq_cnt_WORD word13
  3522. /* extended FC/FCoE Resource Descriptor when length = 88 bytes */
  3523. uint32_t bw_min;
  3524. uint32_t bw_max;
  3525. uint32_t iops_min;
  3526. uint32_t iops_max;
  3527. uint32_t reserved[4];
  3528. };
  3529. struct lpfc_func_cfg {
  3530. #define LPFC_RSRC_DESC_MAX_NUM 2
  3531. uint32_t rsrc_desc_count;
  3532. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  3533. };
  3534. struct lpfc_mbx_get_func_cfg {
  3535. struct mbox_header header;
  3536. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  3537. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  3538. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  3539. struct lpfc_func_cfg func_cfg;
  3540. };
  3541. struct lpfc_prof_cfg {
  3542. #define LPFC_RSRC_DESC_MAX_NUM 2
  3543. uint32_t rsrc_desc_count;
  3544. struct lpfc_rscr_desc_generic desc[LPFC_RSRC_DESC_MAX_NUM];
  3545. };
  3546. struct lpfc_mbx_get_prof_cfg {
  3547. struct mbox_header header;
  3548. #define LPFC_CFG_TYPE_PERSISTENT_OVERRIDE 0x0
  3549. #define LPFC_CFG_TYPE_FACTURY_DEFAULT 0x1
  3550. #define LPFC_CFG_TYPE_CURRENT_ACTIVE 0x2
  3551. union {
  3552. struct {
  3553. uint32_t word10;
  3554. #define lpfc_mbx_get_prof_cfg_prof_id_SHIFT 0
  3555. #define lpfc_mbx_get_prof_cfg_prof_id_MASK 0x000000ff
  3556. #define lpfc_mbx_get_prof_cfg_prof_id_WORD word10
  3557. #define lpfc_mbx_get_prof_cfg_prof_tp_SHIFT 8
  3558. #define lpfc_mbx_get_prof_cfg_prof_tp_MASK 0x00000003
  3559. #define lpfc_mbx_get_prof_cfg_prof_tp_WORD word10
  3560. } request;
  3561. struct {
  3562. struct lpfc_prof_cfg prof_cfg;
  3563. } response;
  3564. } u;
  3565. };
  3566. struct lpfc_controller_attribute {
  3567. uint32_t version_string[8];
  3568. uint32_t manufacturer_name[8];
  3569. uint32_t supported_modes;
  3570. uint32_t word17;
  3571. #define lpfc_cntl_attr_eprom_ver_lo_SHIFT 0
  3572. #define lpfc_cntl_attr_eprom_ver_lo_MASK 0x000000ff
  3573. #define lpfc_cntl_attr_eprom_ver_lo_WORD word17
  3574. #define lpfc_cntl_attr_eprom_ver_hi_SHIFT 8
  3575. #define lpfc_cntl_attr_eprom_ver_hi_MASK 0x000000ff
  3576. #define lpfc_cntl_attr_eprom_ver_hi_WORD word17
  3577. #define lpfc_cntl_attr_flash_id_SHIFT 16
  3578. #define lpfc_cntl_attr_flash_id_MASK 0x000000ff
  3579. #define lpfc_cntl_attr_flash_id_WORD word17
  3580. uint32_t mbx_da_struct_ver;
  3581. uint32_t ep_fw_da_struct_ver;
  3582. uint32_t ncsi_ver_str[3];
  3583. uint32_t dflt_ext_timeout;
  3584. uint32_t model_number[8];
  3585. uint32_t description[16];
  3586. uint32_t serial_number[8];
  3587. uint32_t ip_ver_str[8];
  3588. uint32_t fw_ver_str[8];
  3589. uint32_t bios_ver_str[8];
  3590. uint32_t redboot_ver_str[8];
  3591. uint32_t driver_ver_str[8];
  3592. uint32_t flash_fw_ver_str[8];
  3593. uint32_t functionality;
  3594. uint32_t word105;
  3595. #define lpfc_cntl_attr_max_cbd_len_SHIFT 0
  3596. #define lpfc_cntl_attr_max_cbd_len_MASK 0x0000ffff
  3597. #define lpfc_cntl_attr_max_cbd_len_WORD word105
  3598. #define lpfc_cntl_attr_asic_rev_SHIFT 16
  3599. #define lpfc_cntl_attr_asic_rev_MASK 0x000000ff
  3600. #define lpfc_cntl_attr_asic_rev_WORD word105
  3601. #define lpfc_cntl_attr_gen_guid0_SHIFT 24
  3602. #define lpfc_cntl_attr_gen_guid0_MASK 0x000000ff
  3603. #define lpfc_cntl_attr_gen_guid0_WORD word105
  3604. uint32_t gen_guid1_12[3];
  3605. uint32_t word109;
  3606. #define lpfc_cntl_attr_gen_guid13_14_SHIFT 0
  3607. #define lpfc_cntl_attr_gen_guid13_14_MASK 0x0000ffff
  3608. #define lpfc_cntl_attr_gen_guid13_14_WORD word109
  3609. #define lpfc_cntl_attr_gen_guid15_SHIFT 16
  3610. #define lpfc_cntl_attr_gen_guid15_MASK 0x000000ff
  3611. #define lpfc_cntl_attr_gen_guid15_WORD word109
  3612. #define lpfc_cntl_attr_hba_port_cnt_SHIFT 24
  3613. #define lpfc_cntl_attr_hba_port_cnt_MASK 0x000000ff
  3614. #define lpfc_cntl_attr_hba_port_cnt_WORD word109
  3615. uint32_t word110;
  3616. #define lpfc_cntl_attr_dflt_lnk_tmo_SHIFT 0
  3617. #define lpfc_cntl_attr_dflt_lnk_tmo_MASK 0x0000ffff
  3618. #define lpfc_cntl_attr_dflt_lnk_tmo_WORD word110
  3619. #define lpfc_cntl_attr_multi_func_dev_SHIFT 24
  3620. #define lpfc_cntl_attr_multi_func_dev_MASK 0x000000ff
  3621. #define lpfc_cntl_attr_multi_func_dev_WORD word110
  3622. uint32_t word111;
  3623. #define lpfc_cntl_attr_cache_valid_SHIFT 0
  3624. #define lpfc_cntl_attr_cache_valid_MASK 0x000000ff
  3625. #define lpfc_cntl_attr_cache_valid_WORD word111
  3626. #define lpfc_cntl_attr_hba_status_SHIFT 8
  3627. #define lpfc_cntl_attr_hba_status_MASK 0x000000ff
  3628. #define lpfc_cntl_attr_hba_status_WORD word111
  3629. #define lpfc_cntl_attr_max_domain_SHIFT 16
  3630. #define lpfc_cntl_attr_max_domain_MASK 0x000000ff
  3631. #define lpfc_cntl_attr_max_domain_WORD word111
  3632. #define lpfc_cntl_attr_lnk_numb_SHIFT 24
  3633. #define lpfc_cntl_attr_lnk_numb_MASK 0x0000003f
  3634. #define lpfc_cntl_attr_lnk_numb_WORD word111
  3635. #define lpfc_cntl_attr_lnk_type_SHIFT 30
  3636. #define lpfc_cntl_attr_lnk_type_MASK 0x00000003
  3637. #define lpfc_cntl_attr_lnk_type_WORD word111
  3638. uint32_t fw_post_status;
  3639. uint32_t hba_mtu[8];
  3640. uint32_t word121;
  3641. uint32_t reserved1[3];
  3642. uint32_t word125;
  3643. #define lpfc_cntl_attr_pci_vendor_id_SHIFT 0
  3644. #define lpfc_cntl_attr_pci_vendor_id_MASK 0x0000ffff
  3645. #define lpfc_cntl_attr_pci_vendor_id_WORD word125
  3646. #define lpfc_cntl_attr_pci_device_id_SHIFT 16
  3647. #define lpfc_cntl_attr_pci_device_id_MASK 0x0000ffff
  3648. #define lpfc_cntl_attr_pci_device_id_WORD word125
  3649. uint32_t word126;
  3650. #define lpfc_cntl_attr_pci_subvdr_id_SHIFT 0
  3651. #define lpfc_cntl_attr_pci_subvdr_id_MASK 0x0000ffff
  3652. #define lpfc_cntl_attr_pci_subvdr_id_WORD word126
  3653. #define lpfc_cntl_attr_pci_subsys_id_SHIFT 16
  3654. #define lpfc_cntl_attr_pci_subsys_id_MASK 0x0000ffff
  3655. #define lpfc_cntl_attr_pci_subsys_id_WORD word126
  3656. uint32_t word127;
  3657. #define lpfc_cntl_attr_pci_bus_num_SHIFT 0
  3658. #define lpfc_cntl_attr_pci_bus_num_MASK 0x000000ff
  3659. #define lpfc_cntl_attr_pci_bus_num_WORD word127
  3660. #define lpfc_cntl_attr_pci_dev_num_SHIFT 8
  3661. #define lpfc_cntl_attr_pci_dev_num_MASK 0x000000ff
  3662. #define lpfc_cntl_attr_pci_dev_num_WORD word127
  3663. #define lpfc_cntl_attr_pci_fnc_num_SHIFT 16
  3664. #define lpfc_cntl_attr_pci_fnc_num_MASK 0x000000ff
  3665. #define lpfc_cntl_attr_pci_fnc_num_WORD word127
  3666. #define lpfc_cntl_attr_inf_type_SHIFT 24
  3667. #define lpfc_cntl_attr_inf_type_MASK 0x000000ff
  3668. #define lpfc_cntl_attr_inf_type_WORD word127
  3669. uint32_t unique_id[2];
  3670. uint32_t word130;
  3671. #define lpfc_cntl_attr_num_netfil_SHIFT 0
  3672. #define lpfc_cntl_attr_num_netfil_MASK 0x000000ff
  3673. #define lpfc_cntl_attr_num_netfil_WORD word130
  3674. uint32_t reserved2[4];
  3675. };
  3676. struct lpfc_mbx_get_cntl_attributes {
  3677. union lpfc_sli4_cfg_shdr cfg_shdr;
  3678. struct lpfc_controller_attribute cntl_attr;
  3679. };
  3680. struct lpfc_mbx_get_port_name {
  3681. struct mbox_header header;
  3682. union {
  3683. struct {
  3684. uint32_t word4;
  3685. #define lpfc_mbx_get_port_name_lnk_type_SHIFT 0
  3686. #define lpfc_mbx_get_port_name_lnk_type_MASK 0x00000003
  3687. #define lpfc_mbx_get_port_name_lnk_type_WORD word4
  3688. } request;
  3689. struct {
  3690. uint32_t word4;
  3691. #define lpfc_mbx_get_port_name_name0_SHIFT 0
  3692. #define lpfc_mbx_get_port_name_name0_MASK 0x000000FF
  3693. #define lpfc_mbx_get_port_name_name0_WORD word4
  3694. #define lpfc_mbx_get_port_name_name1_SHIFT 8
  3695. #define lpfc_mbx_get_port_name_name1_MASK 0x000000FF
  3696. #define lpfc_mbx_get_port_name_name1_WORD word4
  3697. #define lpfc_mbx_get_port_name_name2_SHIFT 16
  3698. #define lpfc_mbx_get_port_name_name2_MASK 0x000000FF
  3699. #define lpfc_mbx_get_port_name_name2_WORD word4
  3700. #define lpfc_mbx_get_port_name_name3_SHIFT 24
  3701. #define lpfc_mbx_get_port_name_name3_MASK 0x000000FF
  3702. #define lpfc_mbx_get_port_name_name3_WORD word4
  3703. #define LPFC_LINK_NUMBER_0 0
  3704. #define LPFC_LINK_NUMBER_1 1
  3705. #define LPFC_LINK_NUMBER_2 2
  3706. #define LPFC_LINK_NUMBER_3 3
  3707. } response;
  3708. } u;
  3709. };
  3710. /* Mailbox Completion Queue Error Messages */
  3711. #define MB_CQE_STATUS_SUCCESS 0x0
  3712. #define MB_CQE_STATUS_INSUFFICIENT_PRIVILEGES 0x1
  3713. #define MB_CQE_STATUS_INVALID_PARAMETER 0x2
  3714. #define MB_CQE_STATUS_INSUFFICIENT_RESOURCES 0x3
  3715. #define MB_CEQ_STATUS_QUEUE_FLUSHING 0x4
  3716. #define MB_CQE_STATUS_DMA_FAILED 0x5
  3717. #define LPFC_MBX_WR_CONFIG_MAX_BDE 1
  3718. struct lpfc_mbx_wr_object {
  3719. struct mbox_header header;
  3720. union {
  3721. struct {
  3722. uint32_t word4;
  3723. #define lpfc_wr_object_eof_SHIFT 31
  3724. #define lpfc_wr_object_eof_MASK 0x00000001
  3725. #define lpfc_wr_object_eof_WORD word4
  3726. #define lpfc_wr_object_eas_SHIFT 29
  3727. #define lpfc_wr_object_eas_MASK 0x00000001
  3728. #define lpfc_wr_object_eas_WORD word4
  3729. #define lpfc_wr_object_write_length_SHIFT 0
  3730. #define lpfc_wr_object_write_length_MASK 0x00FFFFFF
  3731. #define lpfc_wr_object_write_length_WORD word4
  3732. uint32_t write_offset;
  3733. uint32_t object_name[LPFC_MBX_OBJECT_NAME_LEN_DW];
  3734. uint32_t bde_count;
  3735. struct ulp_bde64 bde[LPFC_MBX_WR_CONFIG_MAX_BDE];
  3736. } request;
  3737. struct {
  3738. uint32_t actual_write_length;
  3739. uint32_t word5;
  3740. #define lpfc_wr_object_change_status_SHIFT 0
  3741. #define lpfc_wr_object_change_status_MASK 0x000000FF
  3742. #define lpfc_wr_object_change_status_WORD word5
  3743. #define LPFC_CHANGE_STATUS_NO_RESET_NEEDED 0x00
  3744. #define LPFC_CHANGE_STATUS_PHYS_DEV_RESET 0x01
  3745. #define LPFC_CHANGE_STATUS_FW_RESET 0x02
  3746. #define LPFC_CHANGE_STATUS_PORT_MIGRATION 0x04
  3747. #define LPFC_CHANGE_STATUS_PCI_RESET 0x05
  3748. #define lpfc_wr_object_csf_SHIFT 8
  3749. #define lpfc_wr_object_csf_MASK 0x00000001
  3750. #define lpfc_wr_object_csf_WORD word5
  3751. } response;
  3752. } u;
  3753. };
  3754. /* mailbox queue entry structure */
  3755. struct lpfc_mqe {
  3756. uint32_t word0;
  3757. #define lpfc_mqe_status_SHIFT 16
  3758. #define lpfc_mqe_status_MASK 0x0000FFFF
  3759. #define lpfc_mqe_status_WORD word0
  3760. #define lpfc_mqe_command_SHIFT 8
  3761. #define lpfc_mqe_command_MASK 0x000000FF
  3762. #define lpfc_mqe_command_WORD word0
  3763. union {
  3764. uint32_t mb_words[LPFC_SLI4_MB_WORD_COUNT - 1];
  3765. /* sli4 mailbox commands */
  3766. struct lpfc_mbx_sli4_config sli4_config;
  3767. struct lpfc_mbx_init_vfi init_vfi;
  3768. struct lpfc_mbx_reg_vfi reg_vfi;
  3769. struct lpfc_mbx_reg_vfi unreg_vfi;
  3770. struct lpfc_mbx_init_vpi init_vpi;
  3771. struct lpfc_mbx_resume_rpi resume_rpi;
  3772. struct lpfc_mbx_read_fcf_tbl read_fcf_tbl;
  3773. struct lpfc_mbx_add_fcf_tbl_entry add_fcf_entry;
  3774. struct lpfc_mbx_del_fcf_tbl_entry del_fcf_entry;
  3775. struct lpfc_mbx_redisc_fcf_tbl redisc_fcf_tbl;
  3776. struct lpfc_mbx_reg_fcfi reg_fcfi;
  3777. struct lpfc_mbx_reg_fcfi_mrq reg_fcfi_mrq;
  3778. struct lpfc_mbx_unreg_fcfi unreg_fcfi;
  3779. struct lpfc_mbx_mq_create mq_create;
  3780. struct lpfc_mbx_mq_create_ext mq_create_ext;
  3781. struct lpfc_mbx_read_object read_object;
  3782. struct lpfc_mbx_eq_create eq_create;
  3783. struct lpfc_mbx_modify_eq_delay eq_delay;
  3784. struct lpfc_mbx_cq_create cq_create;
  3785. struct lpfc_mbx_cq_create_set cq_create_set;
  3786. struct lpfc_mbx_wq_create wq_create;
  3787. struct lpfc_mbx_rq_create rq_create;
  3788. struct lpfc_mbx_rq_create_v2 rq_create_v2;
  3789. struct lpfc_mbx_mq_destroy mq_destroy;
  3790. struct lpfc_mbx_eq_destroy eq_destroy;
  3791. struct lpfc_mbx_cq_destroy cq_destroy;
  3792. struct lpfc_mbx_wq_destroy wq_destroy;
  3793. struct lpfc_mbx_rq_destroy rq_destroy;
  3794. struct lpfc_mbx_get_rsrc_extent_info rsrc_extent_info;
  3795. struct lpfc_mbx_alloc_rsrc_extents alloc_rsrc_extents;
  3796. struct lpfc_mbx_dealloc_rsrc_extents dealloc_rsrc_extents;
  3797. struct lpfc_mbx_post_sgl_pages post_sgl_pages;
  3798. struct lpfc_mbx_nembed_cmd nembed_cmd;
  3799. struct lpfc_mbx_read_rev read_rev;
  3800. struct lpfc_mbx_read_vpi read_vpi;
  3801. struct lpfc_mbx_read_config rd_config;
  3802. struct lpfc_mbx_request_features req_ftrs;
  3803. struct lpfc_mbx_post_hdr_tmpl hdr_tmpl;
  3804. struct lpfc_mbx_query_fw_config query_fw_cfg;
  3805. struct lpfc_mbx_set_beacon_config beacon_config;
  3806. struct lpfc_mbx_get_sli4_parameters get_sli4_parameters;
  3807. struct lpfc_mbx_reg_congestion_buf reg_congestion_buf;
  3808. struct lpfc_mbx_set_link_diag_state link_diag_state;
  3809. struct lpfc_mbx_set_link_diag_loopback link_diag_loopback;
  3810. struct lpfc_mbx_run_link_diag_test link_diag_test;
  3811. struct lpfc_mbx_get_func_cfg get_func_cfg;
  3812. struct lpfc_mbx_get_prof_cfg get_prof_cfg;
  3813. struct lpfc_mbx_wr_object wr_object;
  3814. struct lpfc_mbx_get_port_name get_port_name;
  3815. struct lpfc_mbx_set_feature set_feature;
  3816. struct lpfc_mbx_memory_dump_type3 mem_dump_type3;
  3817. struct lpfc_mbx_set_host_data set_host_data;
  3818. struct lpfc_mbx_set_trunk_mode set_trunk_mode;
  3819. struct lpfc_mbx_nop nop;
  3820. struct lpfc_mbx_set_ras_fwlog ras_fwlog;
  3821. } un;
  3822. };
  3823. struct lpfc_mcqe {
  3824. uint32_t word0;
  3825. #define lpfc_mcqe_status_SHIFT 0
  3826. #define lpfc_mcqe_status_MASK 0x0000FFFF
  3827. #define lpfc_mcqe_status_WORD word0
  3828. #define lpfc_mcqe_ext_status_SHIFT 16
  3829. #define lpfc_mcqe_ext_status_MASK 0x0000FFFF
  3830. #define lpfc_mcqe_ext_status_WORD word0
  3831. uint32_t mcqe_tag0;
  3832. uint32_t mcqe_tag1;
  3833. uint32_t trailer;
  3834. #define lpfc_trailer_valid_SHIFT 31
  3835. #define lpfc_trailer_valid_MASK 0x00000001
  3836. #define lpfc_trailer_valid_WORD trailer
  3837. #define lpfc_trailer_async_SHIFT 30
  3838. #define lpfc_trailer_async_MASK 0x00000001
  3839. #define lpfc_trailer_async_WORD trailer
  3840. #define lpfc_trailer_hpi_SHIFT 29
  3841. #define lpfc_trailer_hpi_MASK 0x00000001
  3842. #define lpfc_trailer_hpi_WORD trailer
  3843. #define lpfc_trailer_completed_SHIFT 28
  3844. #define lpfc_trailer_completed_MASK 0x00000001
  3845. #define lpfc_trailer_completed_WORD trailer
  3846. #define lpfc_trailer_consumed_SHIFT 27
  3847. #define lpfc_trailer_consumed_MASK 0x00000001
  3848. #define lpfc_trailer_consumed_WORD trailer
  3849. #define lpfc_trailer_type_SHIFT 16
  3850. #define lpfc_trailer_type_MASK 0x000000FF
  3851. #define lpfc_trailer_type_WORD trailer
  3852. #define lpfc_trailer_code_SHIFT 8
  3853. #define lpfc_trailer_code_MASK 0x000000FF
  3854. #define lpfc_trailer_code_WORD trailer
  3855. #define LPFC_TRAILER_CODE_LINK 0x1
  3856. #define LPFC_TRAILER_CODE_FCOE 0x2
  3857. #define LPFC_TRAILER_CODE_DCBX 0x3
  3858. #define LPFC_TRAILER_CODE_GRP5 0x5
  3859. #define LPFC_TRAILER_CODE_FC 0x10
  3860. #define LPFC_TRAILER_CODE_SLI 0x11
  3861. #define LPFC_TRAILER_CODE_CMSTAT 0x13
  3862. };
  3863. struct lpfc_acqe_link {
  3864. uint32_t word0;
  3865. #define lpfc_acqe_link_speed_SHIFT 24
  3866. #define lpfc_acqe_link_speed_MASK 0x000000FF
  3867. #define lpfc_acqe_link_speed_WORD word0
  3868. #define LPFC_ASYNC_LINK_SPEED_ZERO 0x0
  3869. #define LPFC_ASYNC_LINK_SPEED_10MBPS 0x1
  3870. #define LPFC_ASYNC_LINK_SPEED_100MBPS 0x2
  3871. #define LPFC_ASYNC_LINK_SPEED_1GBPS 0x3
  3872. #define LPFC_ASYNC_LINK_SPEED_10GBPS 0x4
  3873. #define LPFC_ASYNC_LINK_SPEED_20GBPS 0x5
  3874. #define LPFC_ASYNC_LINK_SPEED_25GBPS 0x6
  3875. #define LPFC_ASYNC_LINK_SPEED_40GBPS 0x7
  3876. #define LPFC_ASYNC_LINK_SPEED_100GBPS 0x8
  3877. #define lpfc_acqe_link_duplex_SHIFT 16
  3878. #define lpfc_acqe_link_duplex_MASK 0x000000FF
  3879. #define lpfc_acqe_link_duplex_WORD word0
  3880. #define LPFC_ASYNC_LINK_DUPLEX_NONE 0x0
  3881. #define LPFC_ASYNC_LINK_DUPLEX_HALF 0x1
  3882. #define LPFC_ASYNC_LINK_DUPLEX_FULL 0x2
  3883. #define lpfc_acqe_link_status_SHIFT 8
  3884. #define lpfc_acqe_link_status_MASK 0x000000FF
  3885. #define lpfc_acqe_link_status_WORD word0
  3886. #define LPFC_ASYNC_LINK_STATUS_DOWN 0x0
  3887. #define LPFC_ASYNC_LINK_STATUS_UP 0x1
  3888. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_DOWN 0x2
  3889. #define LPFC_ASYNC_LINK_STATUS_LOGICAL_UP 0x3
  3890. #define lpfc_acqe_link_type_SHIFT 6
  3891. #define lpfc_acqe_link_type_MASK 0x00000003
  3892. #define lpfc_acqe_link_type_WORD word0
  3893. #define lpfc_acqe_link_number_SHIFT 0
  3894. #define lpfc_acqe_link_number_MASK 0x0000003F
  3895. #define lpfc_acqe_link_number_WORD word0
  3896. uint32_t word1;
  3897. #define lpfc_acqe_link_fault_SHIFT 0
  3898. #define lpfc_acqe_link_fault_MASK 0x000000FF
  3899. #define lpfc_acqe_link_fault_WORD word1
  3900. #define LPFC_ASYNC_LINK_FAULT_NONE 0x0
  3901. #define LPFC_ASYNC_LINK_FAULT_LOCAL 0x1
  3902. #define LPFC_ASYNC_LINK_FAULT_REMOTE 0x2
  3903. #define LPFC_ASYNC_LINK_FAULT_LR_LRR 0x3
  3904. #define lpfc_acqe_logical_link_speed_SHIFT 16
  3905. #define lpfc_acqe_logical_link_speed_MASK 0x0000FFFF
  3906. #define lpfc_acqe_logical_link_speed_WORD word1
  3907. uint32_t event_tag;
  3908. uint32_t trailer;
  3909. #define LPFC_LINK_EVENT_TYPE_PHYSICAL 0x0
  3910. #define LPFC_LINK_EVENT_TYPE_VIRTUAL 0x1
  3911. };
  3912. struct lpfc_acqe_fip {
  3913. uint32_t index;
  3914. uint32_t word1;
  3915. #define lpfc_acqe_fip_fcf_count_SHIFT 0
  3916. #define lpfc_acqe_fip_fcf_count_MASK 0x0000FFFF
  3917. #define lpfc_acqe_fip_fcf_count_WORD word1
  3918. #define lpfc_acqe_fip_event_type_SHIFT 16
  3919. #define lpfc_acqe_fip_event_type_MASK 0x0000FFFF
  3920. #define lpfc_acqe_fip_event_type_WORD word1
  3921. uint32_t event_tag;
  3922. uint32_t trailer;
  3923. #define LPFC_FIP_EVENT_TYPE_NEW_FCF 0x1
  3924. #define LPFC_FIP_EVENT_TYPE_FCF_TABLE_FULL 0x2
  3925. #define LPFC_FIP_EVENT_TYPE_FCF_DEAD 0x3
  3926. #define LPFC_FIP_EVENT_TYPE_CVL 0x4
  3927. #define LPFC_FIP_EVENT_TYPE_FCF_PARAM_MOD 0x5
  3928. };
  3929. struct lpfc_acqe_dcbx {
  3930. uint32_t tlv_ttl;
  3931. uint32_t reserved;
  3932. uint32_t event_tag;
  3933. uint32_t trailer;
  3934. };
  3935. struct lpfc_acqe_grp5 {
  3936. uint32_t word0;
  3937. #define lpfc_acqe_grp5_type_SHIFT 6
  3938. #define lpfc_acqe_grp5_type_MASK 0x00000003
  3939. #define lpfc_acqe_grp5_type_WORD word0
  3940. #define lpfc_acqe_grp5_number_SHIFT 0
  3941. #define lpfc_acqe_grp5_number_MASK 0x0000003F
  3942. #define lpfc_acqe_grp5_number_WORD word0
  3943. uint32_t word1;
  3944. #define lpfc_acqe_grp5_llink_spd_SHIFT 16
  3945. #define lpfc_acqe_grp5_llink_spd_MASK 0x0000FFFF
  3946. #define lpfc_acqe_grp5_llink_spd_WORD word1
  3947. uint32_t event_tag;
  3948. uint32_t trailer;
  3949. };
  3950. extern const char *const trunk_errmsg[];
  3951. struct lpfc_acqe_fc_la {
  3952. uint32_t word0;
  3953. #define lpfc_acqe_fc_la_speed_SHIFT 24
  3954. #define lpfc_acqe_fc_la_speed_MASK 0x000000FF
  3955. #define lpfc_acqe_fc_la_speed_WORD word0
  3956. #define LPFC_FC_LA_SPEED_UNKNOWN 0x0
  3957. #define LPFC_FC_LA_SPEED_1G 0x1
  3958. #define LPFC_FC_LA_SPEED_2G 0x2
  3959. #define LPFC_FC_LA_SPEED_4G 0x4
  3960. #define LPFC_FC_LA_SPEED_8G 0x8
  3961. #define LPFC_FC_LA_SPEED_10G 0xA
  3962. #define LPFC_FC_LA_SPEED_16G 0x10
  3963. #define LPFC_FC_LA_SPEED_32G 0x20
  3964. #define LPFC_FC_LA_SPEED_64G 0x21
  3965. #define LPFC_FC_LA_SPEED_128G 0x22
  3966. #define LPFC_FC_LA_SPEED_256G 0x23
  3967. #define lpfc_acqe_fc_la_topology_SHIFT 16
  3968. #define lpfc_acqe_fc_la_topology_MASK 0x000000FF
  3969. #define lpfc_acqe_fc_la_topology_WORD word0
  3970. #define LPFC_FC_LA_TOP_UNKOWN 0x0
  3971. #define LPFC_FC_LA_TOP_P2P 0x1
  3972. #define LPFC_FC_LA_TOP_FCAL 0x2
  3973. #define LPFC_FC_LA_TOP_INTERNAL_LOOP 0x3
  3974. #define LPFC_FC_LA_TOP_SERDES_LOOP 0x4
  3975. #define lpfc_acqe_fc_la_att_type_SHIFT 8
  3976. #define lpfc_acqe_fc_la_att_type_MASK 0x000000FF
  3977. #define lpfc_acqe_fc_la_att_type_WORD word0
  3978. #define LPFC_FC_LA_TYPE_LINK_UP 0x1
  3979. #define LPFC_FC_LA_TYPE_LINK_DOWN 0x2
  3980. #define LPFC_FC_LA_TYPE_NO_HARD_ALPA 0x3
  3981. #define LPFC_FC_LA_TYPE_MDS_LINK_DOWN 0x4
  3982. #define LPFC_FC_LA_TYPE_MDS_LOOPBACK 0x5
  3983. #define LPFC_FC_LA_TYPE_UNEXP_WWPN 0x6
  3984. #define LPFC_FC_LA_TYPE_TRUNKING_EVENT 0x7
  3985. #define lpfc_acqe_fc_la_port_type_SHIFT 6
  3986. #define lpfc_acqe_fc_la_port_type_MASK 0x00000003
  3987. #define lpfc_acqe_fc_la_port_type_WORD word0
  3988. #define LPFC_LINK_TYPE_ETHERNET 0x0
  3989. #define LPFC_LINK_TYPE_FC 0x1
  3990. #define lpfc_acqe_fc_la_port_number_SHIFT 0
  3991. #define lpfc_acqe_fc_la_port_number_MASK 0x0000003F
  3992. #define lpfc_acqe_fc_la_port_number_WORD word0
  3993. /* Attention Type is 0x07 (Trunking Event) word0 */
  3994. #define lpfc_acqe_fc_la_trunk_link_status_port0_SHIFT 16
  3995. #define lpfc_acqe_fc_la_trunk_link_status_port0_MASK 0x0000001
  3996. #define lpfc_acqe_fc_la_trunk_link_status_port0_WORD word0
  3997. #define lpfc_acqe_fc_la_trunk_link_status_port1_SHIFT 17
  3998. #define lpfc_acqe_fc_la_trunk_link_status_port1_MASK 0x0000001
  3999. #define lpfc_acqe_fc_la_trunk_link_status_port1_WORD word0
  4000. #define lpfc_acqe_fc_la_trunk_link_status_port2_SHIFT 18
  4001. #define lpfc_acqe_fc_la_trunk_link_status_port2_MASK 0x0000001
  4002. #define lpfc_acqe_fc_la_trunk_link_status_port2_WORD word0
  4003. #define lpfc_acqe_fc_la_trunk_link_status_port3_SHIFT 19
  4004. #define lpfc_acqe_fc_la_trunk_link_status_port3_MASK 0x0000001
  4005. #define lpfc_acqe_fc_la_trunk_link_status_port3_WORD word0
  4006. #define lpfc_acqe_fc_la_trunk_config_port0_SHIFT 20
  4007. #define lpfc_acqe_fc_la_trunk_config_port0_MASK 0x0000001
  4008. #define lpfc_acqe_fc_la_trunk_config_port0_WORD word0
  4009. #define lpfc_acqe_fc_la_trunk_config_port1_SHIFT 21
  4010. #define lpfc_acqe_fc_la_trunk_config_port1_MASK 0x0000001
  4011. #define lpfc_acqe_fc_la_trunk_config_port1_WORD word0
  4012. #define lpfc_acqe_fc_la_trunk_config_port2_SHIFT 22
  4013. #define lpfc_acqe_fc_la_trunk_config_port2_MASK 0x0000001
  4014. #define lpfc_acqe_fc_la_trunk_config_port2_WORD word0
  4015. #define lpfc_acqe_fc_la_trunk_config_port3_SHIFT 23
  4016. #define lpfc_acqe_fc_la_trunk_config_port3_MASK 0x0000001
  4017. #define lpfc_acqe_fc_la_trunk_config_port3_WORD word0
  4018. uint32_t word1;
  4019. #define lpfc_acqe_fc_la_llink_spd_SHIFT 16
  4020. #define lpfc_acqe_fc_la_llink_spd_MASK 0x0000FFFF
  4021. #define lpfc_acqe_fc_la_llink_spd_WORD word1
  4022. #define lpfc_acqe_fc_la_fault_SHIFT 0
  4023. #define lpfc_acqe_fc_la_fault_MASK 0x000000FF
  4024. #define lpfc_acqe_fc_la_fault_WORD word1
  4025. #define lpfc_acqe_fc_la_trunk_fault_SHIFT 0
  4026. #define lpfc_acqe_fc_la_trunk_fault_MASK 0x0000000F
  4027. #define lpfc_acqe_fc_la_trunk_fault_WORD word1
  4028. #define lpfc_acqe_fc_la_trunk_linkmask_SHIFT 4
  4029. #define lpfc_acqe_fc_la_trunk_linkmask_MASK 0x000000F
  4030. #define lpfc_acqe_fc_la_trunk_linkmask_WORD word1
  4031. #define LPFC_FC_LA_FAULT_NONE 0x0
  4032. #define LPFC_FC_LA_FAULT_LOCAL 0x1
  4033. #define LPFC_FC_LA_FAULT_REMOTE 0x2
  4034. uint32_t event_tag;
  4035. uint32_t trailer;
  4036. #define LPFC_FC_LA_EVENT_TYPE_FC_LINK 0x1
  4037. #define LPFC_FC_LA_EVENT_TYPE_SHARED_LINK 0x2
  4038. };
  4039. struct lpfc_acqe_misconfigured_event {
  4040. struct {
  4041. uint32_t word0;
  4042. #define lpfc_sli_misconfigured_port0_state_SHIFT 0
  4043. #define lpfc_sli_misconfigured_port0_state_MASK 0x000000FF
  4044. #define lpfc_sli_misconfigured_port0_state_WORD word0
  4045. #define lpfc_sli_misconfigured_port1_state_SHIFT 8
  4046. #define lpfc_sli_misconfigured_port1_state_MASK 0x000000FF
  4047. #define lpfc_sli_misconfigured_port1_state_WORD word0
  4048. #define lpfc_sli_misconfigured_port2_state_SHIFT 16
  4049. #define lpfc_sli_misconfigured_port2_state_MASK 0x000000FF
  4050. #define lpfc_sli_misconfigured_port2_state_WORD word0
  4051. #define lpfc_sli_misconfigured_port3_state_SHIFT 24
  4052. #define lpfc_sli_misconfigured_port3_state_MASK 0x000000FF
  4053. #define lpfc_sli_misconfigured_port3_state_WORD word0
  4054. uint32_t word1;
  4055. #define lpfc_sli_misconfigured_port0_op_SHIFT 0
  4056. #define lpfc_sli_misconfigured_port0_op_MASK 0x00000001
  4057. #define lpfc_sli_misconfigured_port0_op_WORD word1
  4058. #define lpfc_sli_misconfigured_port0_severity_SHIFT 1
  4059. #define lpfc_sli_misconfigured_port0_severity_MASK 0x00000003
  4060. #define lpfc_sli_misconfigured_port0_severity_WORD word1
  4061. #define lpfc_sli_misconfigured_port1_op_SHIFT 8
  4062. #define lpfc_sli_misconfigured_port1_op_MASK 0x00000001
  4063. #define lpfc_sli_misconfigured_port1_op_WORD word1
  4064. #define lpfc_sli_misconfigured_port1_severity_SHIFT 9
  4065. #define lpfc_sli_misconfigured_port1_severity_MASK 0x00000003
  4066. #define lpfc_sli_misconfigured_port1_severity_WORD word1
  4067. #define lpfc_sli_misconfigured_port2_op_SHIFT 16
  4068. #define lpfc_sli_misconfigured_port2_op_MASK 0x00000001
  4069. #define lpfc_sli_misconfigured_port2_op_WORD word1
  4070. #define lpfc_sli_misconfigured_port2_severity_SHIFT 17
  4071. #define lpfc_sli_misconfigured_port2_severity_MASK 0x00000003
  4072. #define lpfc_sli_misconfigured_port2_severity_WORD word1
  4073. #define lpfc_sli_misconfigured_port3_op_SHIFT 24
  4074. #define lpfc_sli_misconfigured_port3_op_MASK 0x00000001
  4075. #define lpfc_sli_misconfigured_port3_op_WORD word1
  4076. #define lpfc_sli_misconfigured_port3_severity_SHIFT 25
  4077. #define lpfc_sli_misconfigured_port3_severity_MASK 0x00000003
  4078. #define lpfc_sli_misconfigured_port3_severity_WORD word1
  4079. } theEvent;
  4080. #define LPFC_SLI_EVENT_STATUS_VALID 0x00
  4081. #define LPFC_SLI_EVENT_STATUS_NOT_PRESENT 0x01
  4082. #define LPFC_SLI_EVENT_STATUS_WRONG_TYPE 0x02
  4083. #define LPFC_SLI_EVENT_STATUS_UNSUPPORTED 0x03
  4084. #define LPFC_SLI_EVENT_STATUS_UNQUALIFIED 0x04
  4085. #define LPFC_SLI_EVENT_STATUS_UNCERTIFIED 0x05
  4086. };
  4087. struct lpfc_acqe_cgn_signal {
  4088. u32 word0;
  4089. #define lpfc_warn_acqe_SHIFT 0
  4090. #define lpfc_warn_acqe_MASK 0x7FFFFFFF
  4091. #define lpfc_warn_acqe_WORD word0
  4092. #define lpfc_imm_acqe_SHIFT 31
  4093. #define lpfc_imm_acqe_MASK 0x1
  4094. #define lpfc_imm_acqe_WORD word0
  4095. u32 alarm_cnt;
  4096. u32 word2;
  4097. u32 trailer;
  4098. };
  4099. struct lpfc_acqe_sli {
  4100. uint32_t event_data1;
  4101. uint32_t event_data2;
  4102. uint32_t event_data3;
  4103. uint32_t trailer;
  4104. #define LPFC_SLI_EVENT_TYPE_PORT_ERROR 0x1
  4105. #define LPFC_SLI_EVENT_TYPE_OVER_TEMP 0x2
  4106. #define LPFC_SLI_EVENT_TYPE_NORM_TEMP 0x3
  4107. #define LPFC_SLI_EVENT_TYPE_NVLOG_POST 0x4
  4108. #define LPFC_SLI_EVENT_TYPE_DIAG_DUMP 0x5
  4109. #define LPFC_SLI_EVENT_TYPE_MISCONFIGURED 0x9
  4110. #define LPFC_SLI_EVENT_TYPE_REMOTE_DPORT 0xA
  4111. #define LPFC_SLI_EVENT_TYPE_PORT_PARAMS_CHG 0xE
  4112. #define LPFC_SLI_EVENT_TYPE_MISCONF_FAWWN 0xF
  4113. #define LPFC_SLI_EVENT_TYPE_EEPROM_FAILURE 0x10
  4114. #define LPFC_SLI_EVENT_TYPE_CGN_SIGNAL 0x11
  4115. #define LPFC_SLI_EVENT_TYPE_RD_SIGNAL 0x12
  4116. };
  4117. /*
  4118. * Define the bootstrap mailbox (bmbx) region used to communicate
  4119. * mailbox command between the host and port. The mailbox consists
  4120. * of a payload area of 256 bytes and a completion queue of length
  4121. * 16 bytes.
  4122. */
  4123. struct lpfc_bmbx_create {
  4124. struct lpfc_mqe mqe;
  4125. struct lpfc_mcqe mcqe;
  4126. };
  4127. #define SGL_ALIGN_SZ 64
  4128. #define SGL_PAGE_SIZE 4096
  4129. /* align SGL addr on a size boundary - adjust address up */
  4130. #define NO_XRI 0xffff
  4131. struct wqe_common {
  4132. uint32_t word6;
  4133. #define wqe_xri_tag_SHIFT 0
  4134. #define wqe_xri_tag_MASK 0x0000FFFF
  4135. #define wqe_xri_tag_WORD word6
  4136. #define wqe_ctxt_tag_SHIFT 16
  4137. #define wqe_ctxt_tag_MASK 0x0000FFFF
  4138. #define wqe_ctxt_tag_WORD word6
  4139. uint32_t word7;
  4140. #define wqe_dif_SHIFT 0
  4141. #define wqe_dif_MASK 0x00000003
  4142. #define wqe_dif_WORD word7
  4143. #define LPFC_WQE_DIF_PASSTHRU 1
  4144. #define LPFC_WQE_DIF_STRIP 2
  4145. #define LPFC_WQE_DIF_INSERT 3
  4146. #define wqe_ct_SHIFT 2
  4147. #define wqe_ct_MASK 0x00000003
  4148. #define wqe_ct_WORD word7
  4149. #define wqe_status_SHIFT 4
  4150. #define wqe_status_MASK 0x0000000f
  4151. #define wqe_status_WORD word7
  4152. #define wqe_cmnd_SHIFT 8
  4153. #define wqe_cmnd_MASK 0x000000ff
  4154. #define wqe_cmnd_WORD word7
  4155. #define wqe_class_SHIFT 16
  4156. #define wqe_class_MASK 0x00000007
  4157. #define wqe_class_WORD word7
  4158. #define wqe_ar_SHIFT 19
  4159. #define wqe_ar_MASK 0x00000001
  4160. #define wqe_ar_WORD word7
  4161. #define wqe_ag_SHIFT wqe_ar_SHIFT
  4162. #define wqe_ag_MASK wqe_ar_MASK
  4163. #define wqe_ag_WORD wqe_ar_WORD
  4164. #define wqe_pu_SHIFT 20
  4165. #define wqe_pu_MASK 0x00000003
  4166. #define wqe_pu_WORD word7
  4167. #define wqe_erp_SHIFT 22
  4168. #define wqe_erp_MASK 0x00000001
  4169. #define wqe_erp_WORD word7
  4170. #define wqe_conf_SHIFT wqe_erp_SHIFT
  4171. #define wqe_conf_MASK wqe_erp_MASK
  4172. #define wqe_conf_WORD wqe_erp_WORD
  4173. #define wqe_lnk_SHIFT 23
  4174. #define wqe_lnk_MASK 0x00000001
  4175. #define wqe_lnk_WORD word7
  4176. #define wqe_tmo_SHIFT 24
  4177. #define wqe_tmo_MASK 0x000000ff
  4178. #define wqe_tmo_WORD word7
  4179. uint32_t abort_tag; /* word 8 in WQE */
  4180. uint32_t word9;
  4181. #define wqe_reqtag_SHIFT 0
  4182. #define wqe_reqtag_MASK 0x0000FFFF
  4183. #define wqe_reqtag_WORD word9
  4184. #define wqe_temp_rpi_SHIFT 16
  4185. #define wqe_temp_rpi_MASK 0x0000FFFF
  4186. #define wqe_temp_rpi_WORD word9
  4187. #define wqe_rcvoxid_SHIFT 16
  4188. #define wqe_rcvoxid_MASK 0x0000FFFF
  4189. #define wqe_rcvoxid_WORD word9
  4190. #define wqe_sof_SHIFT 24
  4191. #define wqe_sof_MASK 0x000000FF
  4192. #define wqe_sof_WORD word9
  4193. #define wqe_eof_SHIFT 16
  4194. #define wqe_eof_MASK 0x000000FF
  4195. #define wqe_eof_WORD word9
  4196. uint32_t word10;
  4197. #define wqe_ebde_cnt_SHIFT 0
  4198. #define wqe_ebde_cnt_MASK 0x0000000f
  4199. #define wqe_ebde_cnt_WORD word10
  4200. #define wqe_xchg_SHIFT 4
  4201. #define wqe_xchg_MASK 0x00000001
  4202. #define wqe_xchg_WORD word10
  4203. #define LPFC_SCSI_XCHG 0x0
  4204. #define LPFC_NVME_XCHG 0x1
  4205. #define wqe_appid_SHIFT 5
  4206. #define wqe_appid_MASK 0x00000001
  4207. #define wqe_appid_WORD word10
  4208. #define wqe_oas_SHIFT 6
  4209. #define wqe_oas_MASK 0x00000001
  4210. #define wqe_oas_WORD word10
  4211. #define wqe_lenloc_SHIFT 7
  4212. #define wqe_lenloc_MASK 0x00000003
  4213. #define wqe_lenloc_WORD word10
  4214. #define LPFC_WQE_LENLOC_NONE 0
  4215. #define LPFC_WQE_LENLOC_WORD3 1
  4216. #define LPFC_WQE_LENLOC_WORD12 2
  4217. #define LPFC_WQE_LENLOC_WORD4 3
  4218. #define wqe_qosd_SHIFT 9
  4219. #define wqe_qosd_MASK 0x00000001
  4220. #define wqe_qosd_WORD word10
  4221. #define wqe_xbl_SHIFT 11
  4222. #define wqe_xbl_MASK 0x00000001
  4223. #define wqe_xbl_WORD word10
  4224. #define wqe_iod_SHIFT 13
  4225. #define wqe_iod_MASK 0x00000001
  4226. #define wqe_iod_WORD word10
  4227. #define LPFC_WQE_IOD_NONE 0
  4228. #define LPFC_WQE_IOD_WRITE 0
  4229. #define LPFC_WQE_IOD_READ 1
  4230. #define wqe_dbde_SHIFT 14
  4231. #define wqe_dbde_MASK 0x00000001
  4232. #define wqe_dbde_WORD word10
  4233. #define wqe_wqes_SHIFT 15
  4234. #define wqe_wqes_MASK 0x00000001
  4235. #define wqe_wqes_WORD word10
  4236. /* Note that this field overlaps above fields */
  4237. #define wqe_wqid_SHIFT 1
  4238. #define wqe_wqid_MASK 0x00007fff
  4239. #define wqe_wqid_WORD word10
  4240. #define wqe_pri_SHIFT 16
  4241. #define wqe_pri_MASK 0x00000007
  4242. #define wqe_pri_WORD word10
  4243. #define wqe_pv_SHIFT 19
  4244. #define wqe_pv_MASK 0x00000001
  4245. #define wqe_pv_WORD word10
  4246. #define wqe_xc_SHIFT 21
  4247. #define wqe_xc_MASK 0x00000001
  4248. #define wqe_xc_WORD word10
  4249. #define wqe_sr_SHIFT 22
  4250. #define wqe_sr_MASK 0x00000001
  4251. #define wqe_sr_WORD word10
  4252. #define wqe_ccpe_SHIFT 23
  4253. #define wqe_ccpe_MASK 0x00000001
  4254. #define wqe_ccpe_WORD word10
  4255. #define wqe_ccp_SHIFT 24
  4256. #define wqe_ccp_MASK 0x000000ff
  4257. #define wqe_ccp_WORD word10
  4258. uint32_t word11;
  4259. #define wqe_cmd_type_SHIFT 0
  4260. #define wqe_cmd_type_MASK 0x0000000f
  4261. #define wqe_cmd_type_WORD word11
  4262. #define wqe_els_id_SHIFT 4
  4263. #define wqe_els_id_MASK 0x00000007
  4264. #define wqe_els_id_WORD word11
  4265. #define wqe_irsp_SHIFT 4
  4266. #define wqe_irsp_MASK 0x00000001
  4267. #define wqe_irsp_WORD word11
  4268. #define wqe_pbde_SHIFT 5
  4269. #define wqe_pbde_MASK 0x00000001
  4270. #define wqe_pbde_WORD word11
  4271. #define wqe_sup_SHIFT 6
  4272. #define wqe_sup_MASK 0x00000001
  4273. #define wqe_sup_WORD word11
  4274. #define wqe_ffrq_SHIFT 6
  4275. #define wqe_ffrq_MASK 0x00000001
  4276. #define wqe_ffrq_WORD word11
  4277. #define wqe_wqec_SHIFT 7
  4278. #define wqe_wqec_MASK 0x00000001
  4279. #define wqe_wqec_WORD word11
  4280. #define wqe_irsplen_SHIFT 8
  4281. #define wqe_irsplen_MASK 0x0000000f
  4282. #define wqe_irsplen_WORD word11
  4283. #define wqe_cqid_SHIFT 16
  4284. #define wqe_cqid_MASK 0x0000ffff
  4285. #define wqe_cqid_WORD word11
  4286. #define LPFC_WQE_CQ_ID_DEFAULT 0xffff
  4287. };
  4288. struct wqe_did {
  4289. uint32_t word5;
  4290. #define wqe_els_did_SHIFT 0
  4291. #define wqe_els_did_MASK 0x00FFFFFF
  4292. #define wqe_els_did_WORD word5
  4293. #define wqe_xmit_bls_pt_SHIFT 28
  4294. #define wqe_xmit_bls_pt_MASK 0x00000003
  4295. #define wqe_xmit_bls_pt_WORD word5
  4296. #define wqe_xmit_bls_ar_SHIFT 30
  4297. #define wqe_xmit_bls_ar_MASK 0x00000001
  4298. #define wqe_xmit_bls_ar_WORD word5
  4299. #define wqe_xmit_bls_xo_SHIFT 31
  4300. #define wqe_xmit_bls_xo_MASK 0x00000001
  4301. #define wqe_xmit_bls_xo_WORD word5
  4302. };
  4303. struct lpfc_wqe_generic{
  4304. struct ulp_bde64 bde;
  4305. uint32_t word3;
  4306. uint32_t word4;
  4307. uint32_t word5;
  4308. struct wqe_common wqe_com;
  4309. uint32_t payload[4];
  4310. };
  4311. enum els_request64_wqe_word11 {
  4312. LPFC_ELS_ID_DEFAULT,
  4313. LPFC_ELS_ID_LOGO,
  4314. LPFC_ELS_ID_FDISC,
  4315. LPFC_ELS_ID_FLOGI,
  4316. LPFC_ELS_ID_PLOGI,
  4317. };
  4318. struct els_request64_wqe {
  4319. struct ulp_bde64 bde;
  4320. uint32_t payload_len;
  4321. uint32_t word4;
  4322. #define els_req64_sid_SHIFT 0
  4323. #define els_req64_sid_MASK 0x00FFFFFF
  4324. #define els_req64_sid_WORD word4
  4325. #define els_req64_sp_SHIFT 24
  4326. #define els_req64_sp_MASK 0x00000001
  4327. #define els_req64_sp_WORD word4
  4328. #define els_req64_vf_SHIFT 25
  4329. #define els_req64_vf_MASK 0x00000001
  4330. #define els_req64_vf_WORD word4
  4331. struct wqe_did wqe_dest;
  4332. struct wqe_common wqe_com; /* words 6-11 */
  4333. uint32_t word12;
  4334. #define els_req64_vfid_SHIFT 1
  4335. #define els_req64_vfid_MASK 0x00000FFF
  4336. #define els_req64_vfid_WORD word12
  4337. #define els_req64_pri_SHIFT 13
  4338. #define els_req64_pri_MASK 0x00000007
  4339. #define els_req64_pri_WORD word12
  4340. uint32_t word13;
  4341. #define els_req64_hopcnt_SHIFT 24
  4342. #define els_req64_hopcnt_MASK 0x000000ff
  4343. #define els_req64_hopcnt_WORD word13
  4344. uint32_t word14;
  4345. uint32_t max_response_payload_len;
  4346. };
  4347. struct xmit_els_rsp64_wqe {
  4348. struct ulp_bde64 bde;
  4349. uint32_t response_payload_len;
  4350. uint32_t word4;
  4351. #define els_rsp64_sid_SHIFT 0
  4352. #define els_rsp64_sid_MASK 0x00FFFFFF
  4353. #define els_rsp64_sid_WORD word4
  4354. #define els_rsp64_sp_SHIFT 24
  4355. #define els_rsp64_sp_MASK 0x00000001
  4356. #define els_rsp64_sp_WORD word4
  4357. struct wqe_did wqe_dest;
  4358. struct wqe_common wqe_com; /* words 6-11 */
  4359. uint32_t word12;
  4360. #define wqe_rsp_temp_rpi_SHIFT 0
  4361. #define wqe_rsp_temp_rpi_MASK 0x0000FFFF
  4362. #define wqe_rsp_temp_rpi_WORD word12
  4363. uint32_t rsvd_13_15[3];
  4364. };
  4365. struct xmit_bls_rsp64_wqe {
  4366. uint32_t payload0;
  4367. /* Payload0 for BA_ACC */
  4368. #define xmit_bls_rsp64_acc_seq_id_SHIFT 16
  4369. #define xmit_bls_rsp64_acc_seq_id_MASK 0x000000ff
  4370. #define xmit_bls_rsp64_acc_seq_id_WORD payload0
  4371. #define xmit_bls_rsp64_acc_seq_id_vald_SHIFT 24
  4372. #define xmit_bls_rsp64_acc_seq_id_vald_MASK 0x000000ff
  4373. #define xmit_bls_rsp64_acc_seq_id_vald_WORD payload0
  4374. /* Payload0 for BA_RJT */
  4375. #define xmit_bls_rsp64_rjt_vspec_SHIFT 0
  4376. #define xmit_bls_rsp64_rjt_vspec_MASK 0x000000ff
  4377. #define xmit_bls_rsp64_rjt_vspec_WORD payload0
  4378. #define xmit_bls_rsp64_rjt_expc_SHIFT 8
  4379. #define xmit_bls_rsp64_rjt_expc_MASK 0x000000ff
  4380. #define xmit_bls_rsp64_rjt_expc_WORD payload0
  4381. #define xmit_bls_rsp64_rjt_rsnc_SHIFT 16
  4382. #define xmit_bls_rsp64_rjt_rsnc_MASK 0x000000ff
  4383. #define xmit_bls_rsp64_rjt_rsnc_WORD payload0
  4384. uint32_t word1;
  4385. #define xmit_bls_rsp64_rxid_SHIFT 0
  4386. #define xmit_bls_rsp64_rxid_MASK 0x0000ffff
  4387. #define xmit_bls_rsp64_rxid_WORD word1
  4388. #define xmit_bls_rsp64_oxid_SHIFT 16
  4389. #define xmit_bls_rsp64_oxid_MASK 0x0000ffff
  4390. #define xmit_bls_rsp64_oxid_WORD word1
  4391. uint32_t word2;
  4392. #define xmit_bls_rsp64_seqcnthi_SHIFT 0
  4393. #define xmit_bls_rsp64_seqcnthi_MASK 0x0000ffff
  4394. #define xmit_bls_rsp64_seqcnthi_WORD word2
  4395. #define xmit_bls_rsp64_seqcntlo_SHIFT 16
  4396. #define xmit_bls_rsp64_seqcntlo_MASK 0x0000ffff
  4397. #define xmit_bls_rsp64_seqcntlo_WORD word2
  4398. uint32_t rsrvd3;
  4399. uint32_t rsrvd4;
  4400. struct wqe_did wqe_dest;
  4401. struct wqe_common wqe_com; /* words 6-11 */
  4402. uint32_t word12;
  4403. #define xmit_bls_rsp64_temprpi_SHIFT 0
  4404. #define xmit_bls_rsp64_temprpi_MASK 0x0000ffff
  4405. #define xmit_bls_rsp64_temprpi_WORD word12
  4406. uint32_t rsvd_13_15[3];
  4407. };
  4408. struct wqe_rctl_dfctl {
  4409. uint32_t word5;
  4410. #define wqe_si_SHIFT 2
  4411. #define wqe_si_MASK 0x000000001
  4412. #define wqe_si_WORD word5
  4413. #define wqe_la_SHIFT 3
  4414. #define wqe_la_MASK 0x000000001
  4415. #define wqe_la_WORD word5
  4416. #define wqe_xo_SHIFT 6
  4417. #define wqe_xo_MASK 0x000000001
  4418. #define wqe_xo_WORD word5
  4419. #define wqe_ls_SHIFT 7
  4420. #define wqe_ls_MASK 0x000000001
  4421. #define wqe_ls_WORD word5
  4422. #define wqe_dfctl_SHIFT 8
  4423. #define wqe_dfctl_MASK 0x0000000ff
  4424. #define wqe_dfctl_WORD word5
  4425. #define wqe_type_SHIFT 16
  4426. #define wqe_type_MASK 0x0000000ff
  4427. #define wqe_type_WORD word5
  4428. #define wqe_rctl_SHIFT 24
  4429. #define wqe_rctl_MASK 0x0000000ff
  4430. #define wqe_rctl_WORD word5
  4431. };
  4432. struct xmit_seq64_wqe {
  4433. struct ulp_bde64 bde;
  4434. uint32_t rsvd3;
  4435. uint32_t relative_offset;
  4436. struct wqe_rctl_dfctl wge_ctl;
  4437. struct wqe_common wqe_com; /* words 6-11 */
  4438. uint32_t xmit_len;
  4439. uint32_t rsvd_12_15[3];
  4440. };
  4441. struct xmit_bcast64_wqe {
  4442. struct ulp_bde64 bde;
  4443. uint32_t seq_payload_len;
  4444. uint32_t rsvd4;
  4445. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  4446. struct wqe_common wqe_com; /* words 6-11 */
  4447. uint32_t rsvd_12_15[4];
  4448. };
  4449. struct gen_req64_wqe {
  4450. struct ulp_bde64 bde;
  4451. uint32_t request_payload_len;
  4452. uint32_t relative_offset;
  4453. struct wqe_rctl_dfctl wge_ctl; /* word 5 */
  4454. struct wqe_common wqe_com; /* words 6-11 */
  4455. uint32_t rsvd_12_14[3];
  4456. uint32_t max_response_payload_len;
  4457. };
  4458. /* Define NVME PRLI request to fabric. NVME is a
  4459. * fabric-only protocol.
  4460. * Updated to red-lined v1.08 on Sept 16, 2016
  4461. */
  4462. struct lpfc_nvme_prli {
  4463. uint32_t word1;
  4464. /* The Response Code is defined in the FCP PRLI lpfc_hw.h */
  4465. #define prli_acc_rsp_code_SHIFT 8
  4466. #define prli_acc_rsp_code_MASK 0x0000000f
  4467. #define prli_acc_rsp_code_WORD word1
  4468. #define prli_estabImagePair_SHIFT 13
  4469. #define prli_estabImagePair_MASK 0x00000001
  4470. #define prli_estabImagePair_WORD word1
  4471. #define prli_type_code_ext_SHIFT 16
  4472. #define prli_type_code_ext_MASK 0x000000ff
  4473. #define prli_type_code_ext_WORD word1
  4474. #define prli_type_code_SHIFT 24
  4475. #define prli_type_code_MASK 0x000000ff
  4476. #define prli_type_code_WORD word1
  4477. uint32_t word_rsvd2;
  4478. uint32_t word_rsvd3;
  4479. uint32_t word4;
  4480. #define prli_fba_SHIFT 0
  4481. #define prli_fba_MASK 0x00000001
  4482. #define prli_fba_WORD word4
  4483. #define prli_disc_SHIFT 3
  4484. #define prli_disc_MASK 0x00000001
  4485. #define prli_disc_WORD word4
  4486. #define prli_tgt_SHIFT 4
  4487. #define prli_tgt_MASK 0x00000001
  4488. #define prli_tgt_WORD word4
  4489. #define prli_init_SHIFT 5
  4490. #define prli_init_MASK 0x00000001
  4491. #define prli_init_WORD word4
  4492. #define prli_conf_SHIFT 7
  4493. #define prli_conf_MASK 0x00000001
  4494. #define prli_conf_WORD word4
  4495. #define prli_nsler_SHIFT 8
  4496. #define prli_nsler_MASK 0x00000001
  4497. #define prli_nsler_WORD word4
  4498. uint32_t word5;
  4499. #define prli_fb_sz_SHIFT 0
  4500. #define prli_fb_sz_MASK 0x0000ffff
  4501. #define prli_fb_sz_WORD word5
  4502. #define LPFC_NVMET_FB_SZ_MAX 65536 /* Driver target mode only. */
  4503. };
  4504. struct create_xri_wqe {
  4505. uint32_t rsrvd[5]; /* words 0-4 */
  4506. struct wqe_did wqe_dest; /* word 5 */
  4507. struct wqe_common wqe_com; /* words 6-11 */
  4508. uint32_t rsvd_12_15[4]; /* word 12-15 */
  4509. };
  4510. #define T_REQUEST_TAG 3
  4511. #define T_XRI_TAG 1
  4512. struct cmf_sync_wqe {
  4513. uint32_t rsrvd[3];
  4514. uint32_t word3;
  4515. #define cmf_sync_interval_SHIFT 0
  4516. #define cmf_sync_interval_MASK 0x00000ffff
  4517. #define cmf_sync_interval_WORD word3
  4518. #define cmf_sync_afpin_SHIFT 16
  4519. #define cmf_sync_afpin_MASK 0x000000001
  4520. #define cmf_sync_afpin_WORD word3
  4521. #define cmf_sync_asig_SHIFT 17
  4522. #define cmf_sync_asig_MASK 0x000000001
  4523. #define cmf_sync_asig_WORD word3
  4524. #define cmf_sync_op_SHIFT 20
  4525. #define cmf_sync_op_MASK 0x00000000f
  4526. #define cmf_sync_op_WORD word3
  4527. #define cmf_sync_ver_SHIFT 24
  4528. #define cmf_sync_ver_MASK 0x0000000ff
  4529. #define cmf_sync_ver_WORD word3
  4530. #define LPFC_CMF_SYNC_VER 1
  4531. uint32_t event_tag;
  4532. uint32_t word5;
  4533. #define cmf_sync_wsigmax_SHIFT 0
  4534. #define cmf_sync_wsigmax_MASK 0x00000ffff
  4535. #define cmf_sync_wsigmax_WORD word5
  4536. #define cmf_sync_wsigcnt_SHIFT 16
  4537. #define cmf_sync_wsigcnt_MASK 0x00000ffff
  4538. #define cmf_sync_wsigcnt_WORD word5
  4539. uint32_t word6;
  4540. uint32_t word7;
  4541. #define cmf_sync_cmnd_SHIFT 8
  4542. #define cmf_sync_cmnd_MASK 0x0000000ff
  4543. #define cmf_sync_cmnd_WORD word7
  4544. uint32_t word8;
  4545. uint32_t word9;
  4546. #define cmf_sync_reqtag_SHIFT 0
  4547. #define cmf_sync_reqtag_MASK 0x00000ffff
  4548. #define cmf_sync_reqtag_WORD word9
  4549. #define cmf_sync_wfpinmax_SHIFT 16
  4550. #define cmf_sync_wfpinmax_MASK 0x0000000ff
  4551. #define cmf_sync_wfpinmax_WORD word9
  4552. #define cmf_sync_wfpincnt_SHIFT 24
  4553. #define cmf_sync_wfpincnt_MASK 0x0000000ff
  4554. #define cmf_sync_wfpincnt_WORD word9
  4555. uint32_t word10;
  4556. #define cmf_sync_qosd_SHIFT 9
  4557. #define cmf_sync_qosd_MASK 0x00000001
  4558. #define cmf_sync_qosd_WORD word10
  4559. uint32_t word11;
  4560. #define cmf_sync_cmd_type_SHIFT 0
  4561. #define cmf_sync_cmd_type_MASK 0x0000000f
  4562. #define cmf_sync_cmd_type_WORD word11
  4563. #define cmf_sync_wqec_SHIFT 7
  4564. #define cmf_sync_wqec_MASK 0x00000001
  4565. #define cmf_sync_wqec_WORD word11
  4566. #define cmf_sync_cqid_SHIFT 16
  4567. #define cmf_sync_cqid_MASK 0x0000ffff
  4568. #define cmf_sync_cqid_WORD word11
  4569. uint32_t read_bytes;
  4570. uint32_t word13;
  4571. #define cmf_sync_period_SHIFT 16
  4572. #define cmf_sync_period_MASK 0x0000ffff
  4573. #define cmf_sync_period_WORD word13
  4574. uint32_t word14;
  4575. uint32_t word15;
  4576. };
  4577. struct abort_cmd_wqe {
  4578. uint32_t rsrvd[3];
  4579. uint32_t word3;
  4580. #define abort_cmd_ia_SHIFT 0
  4581. #define abort_cmd_ia_MASK 0x000000001
  4582. #define abort_cmd_ia_WORD word3
  4583. #define abort_cmd_criteria_SHIFT 8
  4584. #define abort_cmd_criteria_MASK 0x0000000ff
  4585. #define abort_cmd_criteria_WORD word3
  4586. uint32_t rsrvd4;
  4587. uint32_t rsrvd5;
  4588. struct wqe_common wqe_com; /* words 6-11 */
  4589. uint32_t rsvd_12_15[4]; /* word 12-15 */
  4590. };
  4591. struct fcp_iwrite64_wqe {
  4592. struct ulp_bde64 bde;
  4593. uint32_t word3;
  4594. #define cmd_buff_len_SHIFT 16
  4595. #define cmd_buff_len_MASK 0x00000ffff
  4596. #define cmd_buff_len_WORD word3
  4597. #define payload_offset_len_SHIFT 0
  4598. #define payload_offset_len_MASK 0x0000ffff
  4599. #define payload_offset_len_WORD word3
  4600. uint32_t total_xfer_len;
  4601. uint32_t initial_xfer_len;
  4602. struct wqe_common wqe_com; /* words 6-11 */
  4603. uint32_t rsrvd12;
  4604. struct ulp_bde64 ph_bde; /* words 13-15 */
  4605. };
  4606. struct fcp_iread64_wqe {
  4607. struct ulp_bde64 bde;
  4608. uint32_t word3;
  4609. #define cmd_buff_len_SHIFT 16
  4610. #define cmd_buff_len_MASK 0x00000ffff
  4611. #define cmd_buff_len_WORD word3
  4612. #define payload_offset_len_SHIFT 0
  4613. #define payload_offset_len_MASK 0x0000ffff
  4614. #define payload_offset_len_WORD word3
  4615. uint32_t total_xfer_len; /* word 4 */
  4616. uint32_t rsrvd5; /* word 5 */
  4617. struct wqe_common wqe_com; /* words 6-11 */
  4618. uint32_t rsrvd12;
  4619. struct ulp_bde64 ph_bde; /* words 13-15 */
  4620. };
  4621. struct fcp_icmnd64_wqe {
  4622. struct ulp_bde64 bde; /* words 0-2 */
  4623. uint32_t word3;
  4624. #define cmd_buff_len_SHIFT 16
  4625. #define cmd_buff_len_MASK 0x00000ffff
  4626. #define cmd_buff_len_WORD word3
  4627. #define payload_offset_len_SHIFT 0
  4628. #define payload_offset_len_MASK 0x0000ffff
  4629. #define payload_offset_len_WORD word3
  4630. uint32_t rsrvd4; /* word 4 */
  4631. uint32_t rsrvd5; /* word 5 */
  4632. struct wqe_common wqe_com; /* words 6-11 */
  4633. uint32_t rsvd_12_15[4]; /* word 12-15 */
  4634. };
  4635. struct fcp_trsp64_wqe {
  4636. struct ulp_bde64 bde;
  4637. uint32_t response_len;
  4638. uint32_t rsvd_4_5[2];
  4639. struct wqe_common wqe_com; /* words 6-11 */
  4640. uint32_t rsvd_12_15[4]; /* word 12-15 */
  4641. };
  4642. struct fcp_tsend64_wqe {
  4643. struct ulp_bde64 bde;
  4644. uint32_t payload_offset_len;
  4645. uint32_t relative_offset;
  4646. uint32_t reserved;
  4647. struct wqe_common wqe_com; /* words 6-11 */
  4648. uint32_t fcp_data_len; /* word 12 */
  4649. uint32_t rsvd_13_15[3]; /* word 13-15 */
  4650. };
  4651. struct fcp_treceive64_wqe {
  4652. struct ulp_bde64 bde;
  4653. uint32_t payload_offset_len;
  4654. uint32_t relative_offset;
  4655. uint32_t reserved;
  4656. struct wqe_common wqe_com; /* words 6-11 */
  4657. uint32_t fcp_data_len; /* word 12 */
  4658. uint32_t rsvd_13_15[3]; /* word 13-15 */
  4659. };
  4660. #define TXRDY_PAYLOAD_LEN 12
  4661. #define CMD_SEND_FRAME 0xE1
  4662. struct send_frame_wqe {
  4663. struct ulp_bde64 bde; /* words 0-2 */
  4664. uint32_t frame_len; /* word 3 */
  4665. uint32_t fc_hdr_wd0; /* word 4 */
  4666. uint32_t fc_hdr_wd1; /* word 5 */
  4667. struct wqe_common wqe_com; /* words 6-11 */
  4668. uint32_t fc_hdr_wd2; /* word 12 */
  4669. uint32_t fc_hdr_wd3; /* word 13 */
  4670. uint32_t fc_hdr_wd4; /* word 14 */
  4671. uint32_t fc_hdr_wd5; /* word 15 */
  4672. };
  4673. #define ELS_RDF_REG_TAG_CNT 4
  4674. struct lpfc_els_rdf_reg_desc {
  4675. struct fc_df_desc_fpin_reg reg_desc; /* descriptor header */
  4676. __be32 desc_tags[ELS_RDF_REG_TAG_CNT];
  4677. /* tags in reg_desc */
  4678. };
  4679. struct lpfc_els_rdf_req {
  4680. struct fc_els_rdf rdf; /* hdr up to descriptors */
  4681. struct lpfc_els_rdf_reg_desc reg_d1; /* 1st descriptor */
  4682. };
  4683. struct lpfc_els_rdf_rsp {
  4684. struct fc_els_rdf_resp rdf_resp; /* hdr up to descriptors */
  4685. struct lpfc_els_rdf_reg_desc reg_d1; /* 1st descriptor */
  4686. };
  4687. union lpfc_wqe {
  4688. uint32_t words[16];
  4689. struct lpfc_wqe_generic generic;
  4690. struct fcp_icmnd64_wqe fcp_icmd;
  4691. struct fcp_iread64_wqe fcp_iread;
  4692. struct fcp_iwrite64_wqe fcp_iwrite;
  4693. struct abort_cmd_wqe abort_cmd;
  4694. struct cmf_sync_wqe cmf_sync;
  4695. struct create_xri_wqe create_xri;
  4696. struct xmit_bcast64_wqe xmit_bcast64;
  4697. struct xmit_seq64_wqe xmit_sequence;
  4698. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  4699. struct xmit_els_rsp64_wqe xmit_els_rsp;
  4700. struct els_request64_wqe els_req;
  4701. struct gen_req64_wqe gen_req;
  4702. struct fcp_trsp64_wqe fcp_trsp;
  4703. struct fcp_tsend64_wqe fcp_tsend;
  4704. struct fcp_treceive64_wqe fcp_treceive;
  4705. struct send_frame_wqe send_frame;
  4706. };
  4707. union lpfc_wqe128 {
  4708. uint32_t words[32];
  4709. struct lpfc_wqe_generic generic;
  4710. struct fcp_icmnd64_wqe fcp_icmd;
  4711. struct fcp_iread64_wqe fcp_iread;
  4712. struct fcp_iwrite64_wqe fcp_iwrite;
  4713. struct abort_cmd_wqe abort_cmd;
  4714. struct cmf_sync_wqe cmf_sync;
  4715. struct create_xri_wqe create_xri;
  4716. struct xmit_bcast64_wqe xmit_bcast64;
  4717. struct xmit_seq64_wqe xmit_sequence;
  4718. struct xmit_bls_rsp64_wqe xmit_bls_rsp;
  4719. struct xmit_els_rsp64_wqe xmit_els_rsp;
  4720. struct els_request64_wqe els_req;
  4721. struct gen_req64_wqe gen_req;
  4722. struct fcp_trsp64_wqe fcp_trsp;
  4723. struct fcp_tsend64_wqe fcp_tsend;
  4724. struct fcp_treceive64_wqe fcp_treceive;
  4725. struct send_frame_wqe send_frame;
  4726. };
  4727. #define MAGIC_NUMBER_G6 0xFEAA0003
  4728. #define MAGIC_NUMBER_G7 0xFEAA0005
  4729. #define MAGIC_NUMBER_G7P 0xFEAA0020
  4730. struct lpfc_grp_hdr {
  4731. uint32_t size;
  4732. uint32_t magic_number;
  4733. uint32_t word2;
  4734. #define lpfc_grp_hdr_file_type_SHIFT 24
  4735. #define lpfc_grp_hdr_file_type_MASK 0x000000FF
  4736. #define lpfc_grp_hdr_file_type_WORD word2
  4737. #define lpfc_grp_hdr_id_SHIFT 16
  4738. #define lpfc_grp_hdr_id_MASK 0x000000FF
  4739. #define lpfc_grp_hdr_id_WORD word2
  4740. uint8_t rev_name[128];
  4741. uint8_t date[12];
  4742. uint8_t revision[32];
  4743. };
  4744. /* Defines for WQE command type */
  4745. #define FCP_COMMAND 0x0
  4746. #define NVME_READ_CMD 0x0
  4747. #define FCP_COMMAND_DATA_OUT 0x1
  4748. #define NVME_WRITE_CMD 0x1
  4749. #define COMMAND_DATA_IN 0x0
  4750. #define COMMAND_DATA_OUT 0x1
  4751. #define FCP_COMMAND_TRECEIVE 0x2
  4752. #define FCP_COMMAND_TRSP 0x3
  4753. #define FCP_COMMAND_TSEND 0x7
  4754. #define OTHER_COMMAND 0x8
  4755. #define CMF_SYNC_COMMAND 0xA
  4756. #define ELS_COMMAND_NON_FIP 0xC
  4757. #define ELS_COMMAND_FIP 0xD
  4758. #define LPFC_NVME_EMBED_CMD 0x0
  4759. #define LPFC_NVME_EMBED_WRITE 0x1
  4760. #define LPFC_NVME_EMBED_READ 0x2
  4761. /* WQE Commands */
  4762. #define CMD_ABORT_XRI_WQE 0x0F
  4763. #define CMD_XMIT_SEQUENCE64_WQE 0x82
  4764. #define CMD_XMIT_BCAST64_WQE 0x84
  4765. #define CMD_ELS_REQUEST64_WQE 0x8A
  4766. #define CMD_XMIT_ELS_RSP64_WQE 0x95
  4767. #define CMD_XMIT_BLS_RSP64_WQE 0x97
  4768. #define CMD_FCP_IWRITE64_WQE 0x98
  4769. #define CMD_FCP_IREAD64_WQE 0x9A
  4770. #define CMD_FCP_ICMND64_WQE 0x9C
  4771. #define CMD_FCP_TSEND64_WQE 0x9F
  4772. #define CMD_FCP_TRECEIVE64_WQE 0xA1
  4773. #define CMD_FCP_TRSP64_WQE 0xA3
  4774. #define CMD_GEN_REQUEST64_WQE 0xC2
  4775. #define CMD_CMF_SYNC_WQE 0xE8
  4776. #define CMD_WQE_MASK 0xff
  4777. #define LPFC_FW_DUMP 1
  4778. #define LPFC_FW_RESET 2
  4779. #define LPFC_DV_RESET 3
  4780. /* On some kernels, enum fc_ls_tlv_dtag does not have
  4781. * these 2 enums defined, on other kernels it does.
  4782. * To get aound this we need to add these 2 defines here.
  4783. */
  4784. #ifndef ELS_DTAG_LNK_FAULT_CAP
  4785. #define ELS_DTAG_LNK_FAULT_CAP 0x0001000D
  4786. #endif
  4787. #ifndef ELS_DTAG_CG_SIGNAL_CAP
  4788. #define ELS_DTAG_CG_SIGNAL_CAP 0x0001000F
  4789. #endif
  4790. /*
  4791. * Initializer useful for decoding FPIN string table.
  4792. */
  4793. #define FC_FPIN_CONGN_SEVERITY_INIT { \
  4794. { FPIN_CONGN_SEVERITY_WARNING, "Warning" }, \
  4795. { FPIN_CONGN_SEVERITY_ERROR, "Alarm" }, \
  4796. }
  4797. /* Used for logging FPIN messages */
  4798. #define LPFC_FPIN_WWPN_LINE_SZ 128
  4799. #define LPFC_FPIN_WWPN_LINE_CNT 6
  4800. #define LPFC_FPIN_WWPN_NUM_LINE 6