ipr.h 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * ipr.h -- driver for IBM Power Linux RAID adapters
  4. *
  5. * Written By: Brian King <[email protected]>, IBM Corporation
  6. *
  7. * Copyright (C) 2003, 2004 IBM Corporation
  8. *
  9. * Alan Cox <[email protected]> - Removed several careless u32/dma_addr_t errors
  10. * that broke 64bit platforms.
  11. */
  12. #ifndef _IPR_H
  13. #define _IPR_H
  14. #include <asm/unaligned.h>
  15. #include <linux/types.h>
  16. #include <linux/completion.h>
  17. #include <linux/libata.h>
  18. #include <linux/list.h>
  19. #include <linux/kref.h>
  20. #include <linux/irq_poll.h>
  21. #include <scsi/scsi.h>
  22. #include <scsi/scsi_cmnd.h>
  23. /*
  24. * Literals
  25. */
  26. #define IPR_DRIVER_VERSION "2.6.4"
  27. #define IPR_DRIVER_DATE "(March 14, 2017)"
  28. /*
  29. * IPR_MAX_CMD_PER_LUN: This defines the maximum number of outstanding
  30. * ops per device for devices not running tagged command queuing.
  31. * This can be adjusted at runtime through sysfs device attributes.
  32. */
  33. #define IPR_MAX_CMD_PER_LUN 6
  34. #define IPR_MAX_CMD_PER_ATA_LUN 1
  35. /*
  36. * IPR_NUM_BASE_CMD_BLKS: This defines the maximum number of
  37. * ops the mid-layer can send to the adapter.
  38. */
  39. #define IPR_NUM_BASE_CMD_BLKS (ioa_cfg->max_cmds)
  40. #define PCI_DEVICE_ID_IBM_OBSIDIAN_E 0x0339
  41. #define PCI_DEVICE_ID_IBM_CROC_FPGA_E2 0x033D
  42. #define PCI_DEVICE_ID_IBM_CROCODILE 0x034A
  43. #define PCI_DEVICE_ID_IBM_RATTLESNAKE 0x04DA
  44. #define IPR_SUBS_DEV_ID_2780 0x0264
  45. #define IPR_SUBS_DEV_ID_5702 0x0266
  46. #define IPR_SUBS_DEV_ID_5703 0x0278
  47. #define IPR_SUBS_DEV_ID_572E 0x028D
  48. #define IPR_SUBS_DEV_ID_573E 0x02D3
  49. #define IPR_SUBS_DEV_ID_573D 0x02D4
  50. #define IPR_SUBS_DEV_ID_571A 0x02C0
  51. #define IPR_SUBS_DEV_ID_571B 0x02BE
  52. #define IPR_SUBS_DEV_ID_571E 0x02BF
  53. #define IPR_SUBS_DEV_ID_571F 0x02D5
  54. #define IPR_SUBS_DEV_ID_572A 0x02C1
  55. #define IPR_SUBS_DEV_ID_572B 0x02C2
  56. #define IPR_SUBS_DEV_ID_572F 0x02C3
  57. #define IPR_SUBS_DEV_ID_574E 0x030A
  58. #define IPR_SUBS_DEV_ID_575B 0x030D
  59. #define IPR_SUBS_DEV_ID_575C 0x0338
  60. #define IPR_SUBS_DEV_ID_57B3 0x033A
  61. #define IPR_SUBS_DEV_ID_57B7 0x0360
  62. #define IPR_SUBS_DEV_ID_57B8 0x02C2
  63. #define IPR_SUBS_DEV_ID_57B4 0x033B
  64. #define IPR_SUBS_DEV_ID_57B2 0x035F
  65. #define IPR_SUBS_DEV_ID_57C0 0x0352
  66. #define IPR_SUBS_DEV_ID_57C3 0x0353
  67. #define IPR_SUBS_DEV_ID_57C4 0x0354
  68. #define IPR_SUBS_DEV_ID_57C6 0x0357
  69. #define IPR_SUBS_DEV_ID_57CC 0x035C
  70. #define IPR_SUBS_DEV_ID_57B5 0x033C
  71. #define IPR_SUBS_DEV_ID_57CE 0x035E
  72. #define IPR_SUBS_DEV_ID_57B1 0x0355
  73. #define IPR_SUBS_DEV_ID_574D 0x0356
  74. #define IPR_SUBS_DEV_ID_57C8 0x035D
  75. #define IPR_SUBS_DEV_ID_57D5 0x03FB
  76. #define IPR_SUBS_DEV_ID_57D6 0x03FC
  77. #define IPR_SUBS_DEV_ID_57D7 0x03FF
  78. #define IPR_SUBS_DEV_ID_57D8 0x03FE
  79. #define IPR_SUBS_DEV_ID_57D9 0x046D
  80. #define IPR_SUBS_DEV_ID_57DA 0x04CA
  81. #define IPR_SUBS_DEV_ID_57EB 0x0474
  82. #define IPR_SUBS_DEV_ID_57EC 0x0475
  83. #define IPR_SUBS_DEV_ID_57ED 0x0499
  84. #define IPR_SUBS_DEV_ID_57EE 0x049A
  85. #define IPR_SUBS_DEV_ID_57EF 0x049B
  86. #define IPR_SUBS_DEV_ID_57F0 0x049C
  87. #define IPR_SUBS_DEV_ID_2CCA 0x04C7
  88. #define IPR_SUBS_DEV_ID_2CD2 0x04C8
  89. #define IPR_SUBS_DEV_ID_2CCD 0x04C9
  90. #define IPR_SUBS_DEV_ID_580A 0x04FC
  91. #define IPR_SUBS_DEV_ID_580B 0x04FB
  92. #define IPR_NAME "ipr"
  93. /*
  94. * Return codes
  95. */
  96. #define IPR_RC_JOB_CONTINUE 1
  97. #define IPR_RC_JOB_RETURN 2
  98. /*
  99. * IOASCs
  100. */
  101. #define IPR_IOASC_NR_INIT_CMD_REQUIRED 0x02040200
  102. #define IPR_IOASC_NR_IOA_RESET_REQUIRED 0x02048000
  103. #define IPR_IOASC_SYNC_REQUIRED 0x023f0000
  104. #define IPR_IOASC_MED_DO_NOT_REALLOC 0x03110C00
  105. #define IPR_IOASC_HW_SEL_TIMEOUT 0x04050000
  106. #define IPR_IOASC_HW_DEV_BUS_STATUS 0x04448500
  107. #define IPR_IOASC_IOASC_MASK 0xFFFFFF00
  108. #define IPR_IOASC_SCSI_STATUS_MASK 0x000000FF
  109. #define IPR_IOASC_HW_CMD_FAILED 0x046E0000
  110. #define IPR_IOASC_IR_INVALID_REQ_TYPE_OR_PKT 0x05240000
  111. #define IPR_IOASC_IR_RESOURCE_HANDLE 0x05250000
  112. #define IPR_IOASC_IR_NO_CMDS_TO_2ND_IOA 0x05258100
  113. #define IPR_IOASA_IR_DUAL_IOA_DISABLED 0x052C8000
  114. #define IPR_IOASC_BUS_WAS_RESET 0x06290000
  115. #define IPR_IOASC_BUS_WAS_RESET_BY_OTHER 0x06298000
  116. #define IPR_IOASC_ABORTED_CMD_TERM_BY_HOST 0x0B5A0000
  117. #define IPR_IOASC_IR_NON_OPTIMIZED 0x05258200
  118. #define IPR_FIRST_DRIVER_IOASC 0x10000000
  119. #define IPR_IOASC_IOA_WAS_RESET 0x10000001
  120. #define IPR_IOASC_PCI_ACCESS_ERROR 0x10000002
  121. /* Driver data flags */
  122. #define IPR_USE_LONG_TRANSOP_TIMEOUT 0x00000001
  123. #define IPR_USE_PCI_WARM_RESET 0x00000002
  124. #define IPR_DEFAULT_MAX_ERROR_DUMP 984
  125. #define IPR_NUM_LOG_HCAMS 2
  126. #define IPR_NUM_CFG_CHG_HCAMS 2
  127. #define IPR_NUM_HCAM_QUEUE 12
  128. #define IPR_NUM_HCAMS (IPR_NUM_LOG_HCAMS + IPR_NUM_CFG_CHG_HCAMS)
  129. #define IPR_MAX_HCAMS (IPR_NUM_HCAMS + IPR_NUM_HCAM_QUEUE)
  130. #define IPR_MAX_SIS64_TARGETS_PER_BUS 1024
  131. #define IPR_MAX_SIS64_LUNS_PER_TARGET 0xffffffff
  132. #define IPR_MAX_NUM_TARGETS_PER_BUS 256
  133. #define IPR_MAX_NUM_LUNS_PER_TARGET 256
  134. #define IPR_VSET_BUS 0xff
  135. #define IPR_IOA_BUS 0xff
  136. #define IPR_IOA_TARGET 0xff
  137. #define IPR_IOA_LUN 0xff
  138. #define IPR_MAX_NUM_BUSES 16
  139. #define IPR_NUM_RESET_RELOAD_RETRIES 3
  140. /* We need resources for HCAMS, IOA reset, IOA bringdown, and ERP */
  141. #define IPR_NUM_INTERNAL_CMD_BLKS (IPR_NUM_HCAMS + \
  142. ((IPR_NUM_RESET_RELOAD_RETRIES + 1) * 2) + 4)
  143. #define IPR_MAX_COMMANDS 100
  144. #define IPR_NUM_CMD_BLKS (IPR_NUM_BASE_CMD_BLKS + \
  145. IPR_NUM_INTERNAL_CMD_BLKS)
  146. #define IPR_MAX_PHYSICAL_DEVS 192
  147. #define IPR_DEFAULT_SIS64_DEVS 1024
  148. #define IPR_MAX_SIS64_DEVS 4096
  149. #define IPR_MAX_SGLIST 64
  150. #define IPR_IOA_MAX_SECTORS 32767
  151. #define IPR_VSET_MAX_SECTORS 512
  152. #define IPR_MAX_CDB_LEN 16
  153. #define IPR_MAX_HRRQ_RETRIES 3
  154. #define IPR_DEFAULT_BUS_WIDTH 16
  155. #define IPR_80MBs_SCSI_RATE ((80 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  156. #define IPR_U160_SCSI_RATE ((160 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  157. #define IPR_U320_SCSI_RATE ((320 * 10) / (IPR_DEFAULT_BUS_WIDTH / 8))
  158. #define IPR_MAX_SCSI_RATE(width) ((320 * 10) / ((width) / 8))
  159. #define IPR_IOA_RES_HANDLE 0xffffffff
  160. #define IPR_INVALID_RES_HANDLE 0
  161. #define IPR_IOA_RES_ADDR 0x00ffffff
  162. /*
  163. * Adapter Commands
  164. */
  165. #define IPR_CANCEL_REQUEST 0xC0
  166. #define IPR_CANCEL_64BIT_IOARCB 0x01
  167. #define IPR_QUERY_RSRC_STATE 0xC2
  168. #define IPR_RESET_DEVICE 0xC3
  169. #define IPR_RESET_TYPE_SELECT 0x80
  170. #define IPR_LUN_RESET 0x40
  171. #define IPR_TARGET_RESET 0x20
  172. #define IPR_BUS_RESET 0x10
  173. #define IPR_ATA_PHY_RESET 0x80
  174. #define IPR_ID_HOST_RR_Q 0xC4
  175. #define IPR_QUERY_IOA_CONFIG 0xC5
  176. #define IPR_CANCEL_ALL_REQUESTS 0xCE
  177. #define IPR_HOST_CONTROLLED_ASYNC 0xCF
  178. #define IPR_HCAM_CDB_OP_CODE_CONFIG_CHANGE 0x01
  179. #define IPR_HCAM_CDB_OP_CODE_LOG_DATA 0x02
  180. #define IPR_SET_SUPPORTED_DEVICES 0xFB
  181. #define IPR_SET_ALL_SUPPORTED_DEVICES 0x80
  182. #define IPR_IOA_SHUTDOWN 0xF7
  183. #define IPR_WR_BUF_DOWNLOAD_AND_SAVE 0x05
  184. #define IPR_IOA_SERVICE_ACTION 0xD2
  185. /* IOA Service Actions */
  186. #define IPR_IOA_SA_CHANGE_CACHE_PARAMS 0x14
  187. /*
  188. * Timeouts
  189. */
  190. #define IPR_SHUTDOWN_TIMEOUT (ipr_fastfail ? 60 * HZ : 10 * 60 * HZ)
  191. #define IPR_VSET_RW_TIMEOUT (ipr_fastfail ? 30 * HZ : 2 * 60 * HZ)
  192. #define IPR_ABBREV_SHUTDOWN_TIMEOUT (10 * HZ)
  193. #define IPR_DUAL_IOA_ABBR_SHUTDOWN_TO (2 * 60 * HZ)
  194. #define IPR_DEVICE_RESET_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  195. #define IPR_CANCEL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  196. #define IPR_CANCEL_ALL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  197. #define IPR_ABORT_TASK_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  198. #define IPR_INTERNAL_TIMEOUT (ipr_fastfail ? 10 * HZ : 30 * HZ)
  199. #define IPR_WRITE_BUFFER_TIMEOUT (30 * 60 * HZ)
  200. #define IPR_SET_SUP_DEVICE_TIMEOUT (2 * 60 * HZ)
  201. #define IPR_REQUEST_SENSE_TIMEOUT (10 * HZ)
  202. #define IPR_OPERATIONAL_TIMEOUT (5 * 60)
  203. #define IPR_LONG_OPERATIONAL_TIMEOUT (12 * 60)
  204. #define IPR_WAIT_FOR_RESET_TIMEOUT (2 * HZ)
  205. #define IPR_CHECK_FOR_RESET_TIMEOUT (HZ / 10)
  206. #define IPR_WAIT_FOR_BIST_TIMEOUT (2 * HZ)
  207. #define IPR_PCI_ERROR_RECOVERY_TIMEOUT (120 * HZ)
  208. #define IPR_PCI_RESET_TIMEOUT (HZ / 2)
  209. #define IPR_SIS32_DUMP_TIMEOUT (15 * HZ)
  210. #define IPR_SIS64_DUMP_TIMEOUT (40 * HZ)
  211. #define IPR_DUMP_DELAY_SECONDS 4
  212. #define IPR_DUMP_DELAY_TIMEOUT (IPR_DUMP_DELAY_SECONDS * HZ)
  213. /*
  214. * SCSI Literals
  215. */
  216. #define IPR_VENDOR_ID_LEN 8
  217. #define IPR_PROD_ID_LEN 16
  218. #define IPR_SERIAL_NUM_LEN 8
  219. /*
  220. * Hardware literals
  221. */
  222. #define IPR_FMT2_MBX_ADDR_MASK 0x0fffffff
  223. #define IPR_FMT2_MBX_BAR_SEL_MASK 0xf0000000
  224. #define IPR_FMT2_MKR_BAR_SEL_SHIFT 28
  225. #define IPR_GET_FMT2_BAR_SEL(mbx) \
  226. (((mbx) & IPR_FMT2_MBX_BAR_SEL_MASK) >> IPR_FMT2_MKR_BAR_SEL_SHIFT)
  227. #define IPR_SDT_FMT2_BAR0_SEL 0x0
  228. #define IPR_SDT_FMT2_BAR1_SEL 0x1
  229. #define IPR_SDT_FMT2_BAR2_SEL 0x2
  230. #define IPR_SDT_FMT2_BAR3_SEL 0x3
  231. #define IPR_SDT_FMT2_BAR4_SEL 0x4
  232. #define IPR_SDT_FMT2_BAR5_SEL 0x5
  233. #define IPR_SDT_FMT2_EXP_ROM_SEL 0x8
  234. #define IPR_FMT2_SDT_READY_TO_USE 0xC4D4E3F2
  235. #define IPR_FMT3_SDT_READY_TO_USE 0xC4D4E3F3
  236. #define IPR_DOORBELL 0x82800000
  237. #define IPR_RUNTIME_RESET 0x40000000
  238. #define IPR_IPL_INIT_MIN_STAGE_TIME 5
  239. #define IPR_IPL_INIT_DEFAULT_STAGE_TIME 30
  240. #define IPR_IPL_INIT_STAGE_UNKNOWN 0x0
  241. #define IPR_IPL_INIT_STAGE_TRANSOP 0xB0000000
  242. #define IPR_IPL_INIT_STAGE_MASK 0xff000000
  243. #define IPR_IPL_INIT_STAGE_TIME_MASK 0x0000ffff
  244. #define IPR_PCII_IPL_STAGE_CHANGE (0x80000000 >> 0)
  245. #define IPR_PCII_MAILBOX_STABLE (0x80000000 >> 4)
  246. #define IPR_WAIT_FOR_MAILBOX (2 * HZ)
  247. #define IPR_PCII_IOA_TRANS_TO_OPER (0x80000000 >> 0)
  248. #define IPR_PCII_IOARCB_XFER_FAILED (0x80000000 >> 3)
  249. #define IPR_PCII_IOA_UNIT_CHECKED (0x80000000 >> 4)
  250. #define IPR_PCII_NO_HOST_RRQ (0x80000000 >> 5)
  251. #define IPR_PCII_CRITICAL_OPERATION (0x80000000 >> 6)
  252. #define IPR_PCII_IO_DEBUG_ACKNOWLEDGE (0x80000000 >> 7)
  253. #define IPR_PCII_IOARRIN_LOST (0x80000000 >> 27)
  254. #define IPR_PCII_MMIO_ERROR (0x80000000 >> 28)
  255. #define IPR_PCII_PROC_ERR_STATE (0x80000000 >> 29)
  256. #define IPR_PCII_HRRQ_UPDATED (0x80000000 >> 30)
  257. #define IPR_PCII_CORE_ISSUED_RST_REQ (0x80000000 >> 31)
  258. #define IPR_PCII_ERROR_INTERRUPTS \
  259. (IPR_PCII_IOARCB_XFER_FAILED | IPR_PCII_IOA_UNIT_CHECKED | \
  260. IPR_PCII_NO_HOST_RRQ | IPR_PCII_IOARRIN_LOST | IPR_PCII_MMIO_ERROR)
  261. #define IPR_PCII_OPER_INTERRUPTS \
  262. (IPR_PCII_ERROR_INTERRUPTS | IPR_PCII_HRRQ_UPDATED | IPR_PCII_IOA_TRANS_TO_OPER)
  263. #define IPR_UPROCI_RESET_ALERT (0x80000000 >> 7)
  264. #define IPR_UPROCI_IO_DEBUG_ALERT (0x80000000 >> 9)
  265. #define IPR_UPROCI_SIS64_START_BIST (0x80000000 >> 23)
  266. #define IPR_LDUMP_MAX_LONG_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  267. #define IPR_LDUMP_MAX_SHORT_ACK_DELAY_IN_USEC 200000 /* 200 ms */
  268. /*
  269. * Dump literals
  270. */
  271. #define IPR_FMT2_MAX_IOA_DUMP_SIZE (4 * 1024 * 1024)
  272. #define IPR_FMT3_MAX_IOA_DUMP_SIZE (80 * 1024 * 1024)
  273. #define IPR_FMT2_NUM_SDT_ENTRIES 511
  274. #define IPR_FMT3_NUM_SDT_ENTRIES 0xFFF
  275. #define IPR_FMT2_MAX_NUM_DUMP_PAGES ((IPR_FMT2_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  276. #define IPR_FMT3_MAX_NUM_DUMP_PAGES ((IPR_FMT3_MAX_IOA_DUMP_SIZE / PAGE_SIZE) + 1)
  277. /*
  278. * Misc literals
  279. */
  280. #define IPR_NUM_IOADL_ENTRIES IPR_MAX_SGLIST
  281. #define IPR_MAX_MSIX_VECTORS 0x10
  282. #define IPR_MAX_HRRQ_NUM 0x10
  283. #define IPR_INIT_HRRQ 0x0
  284. /*
  285. * Adapter interface types
  286. */
  287. struct ipr_res_addr {
  288. u8 reserved;
  289. u8 bus;
  290. u8 target;
  291. u8 lun;
  292. #define IPR_GET_PHYS_LOC(res_addr) \
  293. (((res_addr).bus << 16) | ((res_addr).target << 8) | (res_addr).lun)
  294. }__attribute__((packed, aligned (4)));
  295. struct ipr_std_inq_vpids {
  296. u8 vendor_id[IPR_VENDOR_ID_LEN];
  297. u8 product_id[IPR_PROD_ID_LEN];
  298. }__attribute__((packed));
  299. struct ipr_vpd {
  300. struct ipr_std_inq_vpids vpids;
  301. u8 sn[IPR_SERIAL_NUM_LEN];
  302. }__attribute__((packed));
  303. struct ipr_ext_vpd {
  304. struct ipr_vpd vpd;
  305. __be32 wwid[2];
  306. }__attribute__((packed));
  307. struct ipr_ext_vpd64 {
  308. struct ipr_vpd vpd;
  309. __be32 wwid[4];
  310. }__attribute__((packed));
  311. struct ipr_std_inq_data {
  312. u8 peri_qual_dev_type;
  313. #define IPR_STD_INQ_PERI_QUAL(peri) ((peri) >> 5)
  314. #define IPR_STD_INQ_PERI_DEV_TYPE(peri) ((peri) & 0x1F)
  315. u8 removeable_medium_rsvd;
  316. #define IPR_STD_INQ_REMOVEABLE_MEDIUM 0x80
  317. #define IPR_IS_DASD_DEVICE(std_inq) \
  318. ((IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_DISK) && \
  319. !(((std_inq).removeable_medium_rsvd) & IPR_STD_INQ_REMOVEABLE_MEDIUM))
  320. #define IPR_IS_SES_DEVICE(std_inq) \
  321. (IPR_STD_INQ_PERI_DEV_TYPE((std_inq).peri_qual_dev_type) == TYPE_ENCLOSURE)
  322. u8 version;
  323. u8 aen_naca_fmt;
  324. u8 additional_len;
  325. u8 sccs_rsvd;
  326. u8 bq_enc_multi;
  327. u8 sync_cmdq_flags;
  328. struct ipr_std_inq_vpids vpids;
  329. u8 ros_rsvd_ram_rsvd[4];
  330. u8 serial_num[IPR_SERIAL_NUM_LEN];
  331. }__attribute__ ((packed));
  332. #define IPR_RES_TYPE_AF_DASD 0x00
  333. #define IPR_RES_TYPE_GENERIC_SCSI 0x01
  334. #define IPR_RES_TYPE_VOLUME_SET 0x02
  335. #define IPR_RES_TYPE_REMOTE_AF_DASD 0x03
  336. #define IPR_RES_TYPE_GENERIC_ATA 0x04
  337. #define IPR_RES_TYPE_ARRAY 0x05
  338. #define IPR_RES_TYPE_IOAFP 0xff
  339. struct ipr_config_table_entry {
  340. u8 proto;
  341. #define IPR_PROTO_SATA 0x02
  342. #define IPR_PROTO_SATA_ATAPI 0x03
  343. #define IPR_PROTO_SAS_STP 0x06
  344. #define IPR_PROTO_SAS_STP_ATAPI 0x07
  345. u8 array_id;
  346. u8 flags;
  347. #define IPR_IS_IOA_RESOURCE 0x80
  348. u8 rsvd_subtype;
  349. #define IPR_QUEUEING_MODEL(res) ((((res)->flags) & 0x70) >> 4)
  350. #define IPR_QUEUE_FROZEN_MODEL 0
  351. #define IPR_QUEUE_NACA_MODEL 1
  352. struct ipr_res_addr res_addr;
  353. __be32 res_handle;
  354. __be32 lun_wwn[2];
  355. struct ipr_std_inq_data std_inq_data;
  356. }__attribute__ ((packed, aligned (4)));
  357. struct ipr_config_table_entry64 {
  358. u8 res_type;
  359. u8 proto;
  360. u8 vset_num;
  361. u8 array_id;
  362. __be16 flags;
  363. __be16 res_flags;
  364. #define IPR_QUEUEING_MODEL64(res) ((((res)->res_flags) & 0x7000) >> 12)
  365. __be32 res_handle;
  366. u8 dev_id_type;
  367. u8 reserved[3];
  368. __be64 dev_id;
  369. __be64 lun;
  370. __be64 lun_wwn[2];
  371. #define IPR_MAX_RES_PATH_LENGTH 48
  372. #define IPR_RES_PATH_BYTES 8
  373. __be64 res_path;
  374. struct ipr_std_inq_data std_inq_data;
  375. u8 reserved2[4];
  376. __be64 reserved3[2];
  377. u8 reserved4[8];
  378. }__attribute__ ((packed, aligned (8)));
  379. struct ipr_config_table_hdr {
  380. u8 num_entries;
  381. u8 flags;
  382. #define IPR_UCODE_DOWNLOAD_REQ 0x10
  383. __be16 reserved;
  384. }__attribute__((packed, aligned (4)));
  385. struct ipr_config_table_hdr64 {
  386. __be16 num_entries;
  387. __be16 reserved;
  388. u8 flags;
  389. u8 reserved2[11];
  390. }__attribute__((packed, aligned (4)));
  391. struct ipr_config_table {
  392. struct ipr_config_table_hdr hdr;
  393. struct ipr_config_table_entry dev[];
  394. }__attribute__((packed, aligned (4)));
  395. struct ipr_config_table64 {
  396. struct ipr_config_table_hdr64 hdr64;
  397. struct ipr_config_table_entry64 dev[];
  398. }__attribute__((packed, aligned (8)));
  399. struct ipr_config_table_entry_wrapper {
  400. union {
  401. struct ipr_config_table_entry *cfgte;
  402. struct ipr_config_table_entry64 *cfgte64;
  403. } u;
  404. };
  405. struct ipr_hostrcb_cfg_ch_not {
  406. union {
  407. struct ipr_config_table_entry cfgte;
  408. struct ipr_config_table_entry64 cfgte64;
  409. } u;
  410. u8 reserved[936];
  411. }__attribute__((packed, aligned (4)));
  412. struct ipr_supported_device {
  413. __be16 data_length;
  414. u8 reserved;
  415. u8 num_records;
  416. struct ipr_std_inq_vpids vpids;
  417. u8 reserved2[16];
  418. }__attribute__((packed, aligned (4)));
  419. struct ipr_hrr_queue {
  420. struct ipr_ioa_cfg *ioa_cfg;
  421. __be32 *host_rrq;
  422. dma_addr_t host_rrq_dma;
  423. #define IPR_HRRQ_REQ_RESP_HANDLE_MASK 0xfffffffc
  424. #define IPR_HRRQ_RESP_BIT_SET 0x00000002
  425. #define IPR_HRRQ_TOGGLE_BIT 0x00000001
  426. #define IPR_HRRQ_REQ_RESP_HANDLE_SHIFT 2
  427. #define IPR_ID_HRRQ_SELE_ENABLE 0x02
  428. volatile __be32 *hrrq_start;
  429. volatile __be32 *hrrq_end;
  430. volatile __be32 *hrrq_curr;
  431. struct list_head hrrq_free_q;
  432. struct list_head hrrq_pending_q;
  433. spinlock_t _lock;
  434. spinlock_t *lock;
  435. volatile u32 toggle_bit;
  436. u32 size;
  437. u32 min_cmd_id;
  438. u32 max_cmd_id;
  439. u8 allow_interrupts:1;
  440. u8 ioa_is_dead:1;
  441. u8 allow_cmds:1;
  442. u8 removing_ioa:1;
  443. struct irq_poll iopoll;
  444. };
  445. /* Command packet structure */
  446. struct ipr_cmd_pkt {
  447. u8 reserved; /* Reserved by IOA */
  448. u8 hrrq_id;
  449. u8 request_type;
  450. #define IPR_RQTYPE_SCSICDB 0x00
  451. #define IPR_RQTYPE_IOACMD 0x01
  452. #define IPR_RQTYPE_HCAM 0x02
  453. #define IPR_RQTYPE_ATA_PASSTHRU 0x04
  454. #define IPR_RQTYPE_PIPE 0x05
  455. u8 reserved2;
  456. u8 flags_hi;
  457. #define IPR_FLAGS_HI_WRITE_NOT_READ 0x80
  458. #define IPR_FLAGS_HI_NO_ULEN_CHK 0x20
  459. #define IPR_FLAGS_HI_SYNC_OVERRIDE 0x10
  460. #define IPR_FLAGS_HI_SYNC_COMPLETE 0x08
  461. #define IPR_FLAGS_HI_NO_LINK_DESC 0x04
  462. u8 flags_lo;
  463. #define IPR_FLAGS_LO_ALIGNED_BFR 0x20
  464. #define IPR_FLAGS_LO_DELAY_AFTER_RST 0x10
  465. #define IPR_FLAGS_LO_UNTAGGED_TASK 0x00
  466. #define IPR_FLAGS_LO_SIMPLE_TASK 0x02
  467. #define IPR_FLAGS_LO_ORDERED_TASK 0x04
  468. #define IPR_FLAGS_LO_HEAD_OF_Q_TASK 0x06
  469. #define IPR_FLAGS_LO_ACA_TASK 0x08
  470. u8 cdb[16];
  471. __be16 timeout;
  472. }__attribute__ ((packed, aligned(4)));
  473. struct ipr_ioarcb_ata_regs { /* 22 bytes */
  474. u8 flags;
  475. #define IPR_ATA_FLAG_PACKET_CMD 0x80
  476. #define IPR_ATA_FLAG_XFER_TYPE_DMA 0x40
  477. #define IPR_ATA_FLAG_STATUS_ON_GOOD_COMPLETION 0x20
  478. u8 reserved[3];
  479. __be16 data;
  480. u8 feature;
  481. u8 nsect;
  482. u8 lbal;
  483. u8 lbam;
  484. u8 lbah;
  485. u8 device;
  486. u8 command;
  487. u8 reserved2[3];
  488. u8 hob_feature;
  489. u8 hob_nsect;
  490. u8 hob_lbal;
  491. u8 hob_lbam;
  492. u8 hob_lbah;
  493. u8 ctl;
  494. }__attribute__ ((packed, aligned(2)));
  495. struct ipr_ioadl_desc {
  496. __be32 flags_and_data_len;
  497. #define IPR_IOADL_FLAGS_MASK 0xff000000
  498. #define IPR_IOADL_GET_FLAGS(x) (be32_to_cpu(x) & IPR_IOADL_FLAGS_MASK)
  499. #define IPR_IOADL_DATA_LEN_MASK 0x00ffffff
  500. #define IPR_IOADL_GET_DATA_LEN(x) (be32_to_cpu(x) & IPR_IOADL_DATA_LEN_MASK)
  501. #define IPR_IOADL_FLAGS_READ 0x48000000
  502. #define IPR_IOADL_FLAGS_READ_LAST 0x49000000
  503. #define IPR_IOADL_FLAGS_WRITE 0x68000000
  504. #define IPR_IOADL_FLAGS_WRITE_LAST 0x69000000
  505. #define IPR_IOADL_FLAGS_LAST 0x01000000
  506. __be32 address;
  507. }__attribute__((packed, aligned (8)));
  508. struct ipr_ioadl64_desc {
  509. __be32 flags;
  510. __be32 data_len;
  511. __be64 address;
  512. }__attribute__((packed, aligned (16)));
  513. struct ipr_ata64_ioadl {
  514. struct ipr_ioarcb_ata_regs regs;
  515. u16 reserved[5];
  516. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  517. }__attribute__((packed, aligned (16)));
  518. struct ipr_ioarcb_add_data {
  519. union {
  520. struct ipr_ioarcb_ata_regs regs;
  521. struct ipr_ioadl_desc ioadl[5];
  522. __be32 add_cmd_parms[10];
  523. } u;
  524. }__attribute__ ((packed, aligned (4)));
  525. struct ipr_ioarcb_sis64_add_addr_ecb {
  526. __be64 ioasa_host_pci_addr;
  527. __be64 data_ioadl_addr;
  528. __be64 reserved;
  529. __be32 ext_control_buf[4];
  530. }__attribute__((packed, aligned (8)));
  531. /* IOA Request Control Block 128 bytes */
  532. struct ipr_ioarcb {
  533. union {
  534. __be32 ioarcb_host_pci_addr;
  535. __be64 ioarcb_host_pci_addr64;
  536. } a;
  537. __be32 res_handle;
  538. __be32 host_response_handle;
  539. __be32 reserved1;
  540. __be32 reserved2;
  541. __be32 reserved3;
  542. __be32 data_transfer_length;
  543. __be32 read_data_transfer_length;
  544. __be32 write_ioadl_addr;
  545. __be32 ioadl_len;
  546. __be32 read_ioadl_addr;
  547. __be32 read_ioadl_len;
  548. __be32 ioasa_host_pci_addr;
  549. __be16 ioasa_len;
  550. __be16 reserved4;
  551. struct ipr_cmd_pkt cmd_pkt;
  552. __be16 add_cmd_parms_offset;
  553. __be16 add_cmd_parms_len;
  554. union {
  555. struct ipr_ioarcb_add_data add_data;
  556. struct ipr_ioarcb_sis64_add_addr_ecb sis64_addr_data;
  557. } u;
  558. }__attribute__((packed, aligned (4)));
  559. struct ipr_ioasa_vset {
  560. __be32 failing_lba_hi;
  561. __be32 failing_lba_lo;
  562. __be32 reserved;
  563. }__attribute__((packed, aligned (4)));
  564. struct ipr_ioasa_af_dasd {
  565. __be32 failing_lba;
  566. __be32 reserved[2];
  567. }__attribute__((packed, aligned (4)));
  568. struct ipr_ioasa_gpdd {
  569. u8 end_state;
  570. u8 bus_phase;
  571. __be16 reserved;
  572. __be32 ioa_data[2];
  573. }__attribute__((packed, aligned (4)));
  574. struct ipr_ioasa_gata {
  575. u8 error;
  576. u8 nsect; /* Interrupt reason */
  577. u8 lbal;
  578. u8 lbam;
  579. u8 lbah;
  580. u8 device;
  581. u8 status;
  582. u8 alt_status; /* ATA CTL */
  583. u8 hob_nsect;
  584. u8 hob_lbal;
  585. u8 hob_lbam;
  586. u8 hob_lbah;
  587. }__attribute__((packed, aligned (4)));
  588. struct ipr_auto_sense {
  589. __be16 auto_sense_len;
  590. __be16 ioa_data_len;
  591. __be32 data[SCSI_SENSE_BUFFERSIZE/sizeof(__be32)];
  592. };
  593. struct ipr_ioasa_hdr {
  594. __be32 ioasc;
  595. #define IPR_IOASC_SENSE_KEY(ioasc) ((ioasc) >> 24)
  596. #define IPR_IOASC_SENSE_CODE(ioasc) (((ioasc) & 0x00ff0000) >> 16)
  597. #define IPR_IOASC_SENSE_QUAL(ioasc) (((ioasc) & 0x0000ff00) >> 8)
  598. #define IPR_IOASC_SENSE_STATUS(ioasc) ((ioasc) & 0x000000ff)
  599. __be16 ret_stat_len; /* Length of the returned IOASA */
  600. __be16 avail_stat_len; /* Total Length of status available. */
  601. __be32 residual_data_len; /* number of bytes in the host data */
  602. /* buffers that were not used by the IOARCB command. */
  603. __be32 ilid;
  604. #define IPR_NO_ILID 0
  605. #define IPR_DRIVER_ILID 0xffffffff
  606. __be32 fd_ioasc;
  607. __be32 fd_phys_locator;
  608. __be32 fd_res_handle;
  609. __be32 ioasc_specific; /* status code specific field */
  610. #define IPR_ADDITIONAL_STATUS_FMT 0x80000000
  611. #define IPR_AUTOSENSE_VALID 0x40000000
  612. #define IPR_ATA_DEVICE_WAS_RESET 0x20000000
  613. #define IPR_IOASC_SPECIFIC_MASK 0x00ffffff
  614. #define IPR_FIELD_POINTER_VALID (0x80000000 >> 8)
  615. #define IPR_FIELD_POINTER_MASK 0x0000ffff
  616. }__attribute__((packed, aligned (4)));
  617. struct ipr_ioasa {
  618. struct ipr_ioasa_hdr hdr;
  619. union {
  620. struct ipr_ioasa_vset vset;
  621. struct ipr_ioasa_af_dasd dasd;
  622. struct ipr_ioasa_gpdd gpdd;
  623. struct ipr_ioasa_gata gata;
  624. } u;
  625. struct ipr_auto_sense auto_sense;
  626. }__attribute__((packed, aligned (4)));
  627. struct ipr_ioasa64 {
  628. struct ipr_ioasa_hdr hdr;
  629. u8 fd_res_path[8];
  630. union {
  631. struct ipr_ioasa_vset vset;
  632. struct ipr_ioasa_af_dasd dasd;
  633. struct ipr_ioasa_gpdd gpdd;
  634. struct ipr_ioasa_gata gata;
  635. } u;
  636. struct ipr_auto_sense auto_sense;
  637. }__attribute__((packed, aligned (4)));
  638. struct ipr_mode_parm_hdr {
  639. u8 length;
  640. u8 medium_type;
  641. u8 device_spec_parms;
  642. u8 block_desc_len;
  643. }__attribute__((packed));
  644. struct ipr_mode_pages {
  645. struct ipr_mode_parm_hdr hdr;
  646. u8 data[255 - sizeof(struct ipr_mode_parm_hdr)];
  647. }__attribute__((packed));
  648. struct ipr_mode_page_hdr {
  649. u8 ps_page_code;
  650. #define IPR_MODE_PAGE_PS 0x80
  651. #define IPR_GET_MODE_PAGE_CODE(hdr) ((hdr)->ps_page_code & 0x3F)
  652. u8 page_length;
  653. }__attribute__ ((packed));
  654. struct ipr_dev_bus_entry {
  655. struct ipr_res_addr res_addr;
  656. u8 flags;
  657. #define IPR_SCSI_ATTR_ENABLE_QAS 0x80
  658. #define IPR_SCSI_ATTR_DISABLE_QAS 0x40
  659. #define IPR_SCSI_ATTR_QAS_MASK 0xC0
  660. #define IPR_SCSI_ATTR_ENABLE_TM 0x20
  661. #define IPR_SCSI_ATTR_NO_TERM_PWR 0x10
  662. #define IPR_SCSI_ATTR_TM_SUPPORTED 0x08
  663. #define IPR_SCSI_ATTR_LVD_TO_SE_NOT_ALLOWED 0x04
  664. u8 scsi_id;
  665. u8 bus_width;
  666. u8 extended_reset_delay;
  667. #define IPR_EXTENDED_RESET_DELAY 7
  668. __be32 max_xfer_rate;
  669. u8 spinup_delay;
  670. u8 reserved3;
  671. __be16 reserved4;
  672. }__attribute__((packed, aligned (4)));
  673. struct ipr_mode_page28 {
  674. struct ipr_mode_page_hdr hdr;
  675. u8 num_entries;
  676. u8 entry_length;
  677. struct ipr_dev_bus_entry bus[];
  678. }__attribute__((packed));
  679. struct ipr_mode_page24 {
  680. struct ipr_mode_page_hdr hdr;
  681. u8 flags;
  682. #define IPR_ENABLE_DUAL_IOA_AF 0x80
  683. }__attribute__((packed));
  684. struct ipr_ioa_vpd {
  685. struct ipr_std_inq_data std_inq_data;
  686. u8 ascii_part_num[12];
  687. u8 reserved[40];
  688. u8 ascii_plant_code[4];
  689. }__attribute__((packed));
  690. struct ipr_inquiry_page3 {
  691. u8 peri_qual_dev_type;
  692. u8 page_code;
  693. u8 reserved1;
  694. u8 page_length;
  695. u8 ascii_len;
  696. u8 reserved2[3];
  697. u8 load_id[4];
  698. u8 major_release;
  699. u8 card_type;
  700. u8 minor_release[2];
  701. u8 ptf_number[4];
  702. u8 patch_number[4];
  703. }__attribute__((packed));
  704. struct ipr_inquiry_cap {
  705. u8 peri_qual_dev_type;
  706. u8 page_code;
  707. u8 reserved1;
  708. u8 page_length;
  709. u8 ascii_len;
  710. u8 reserved2;
  711. u8 sis_version[2];
  712. u8 cap;
  713. #define IPR_CAP_DUAL_IOA_RAID 0x80
  714. u8 reserved3[15];
  715. }__attribute__((packed));
  716. #define IPR_INQUIRY_PAGE0_ENTRIES 20
  717. struct ipr_inquiry_page0 {
  718. u8 peri_qual_dev_type;
  719. u8 page_code;
  720. u8 reserved1;
  721. u8 len;
  722. u8 page[IPR_INQUIRY_PAGE0_ENTRIES];
  723. }__attribute__((packed));
  724. struct ipr_inquiry_pageC4 {
  725. u8 peri_qual_dev_type;
  726. u8 page_code;
  727. u8 reserved1;
  728. u8 len;
  729. u8 cache_cap[4];
  730. #define IPR_CAP_SYNC_CACHE 0x08
  731. u8 reserved2[20];
  732. } __packed;
  733. struct ipr_hostrcb_device_data_entry {
  734. struct ipr_vpd vpd;
  735. struct ipr_res_addr dev_res_addr;
  736. struct ipr_vpd new_vpd;
  737. struct ipr_vpd ioa_last_with_dev_vpd;
  738. struct ipr_vpd cfc_last_with_dev_vpd;
  739. __be32 ioa_data[5];
  740. }__attribute__((packed, aligned (4)));
  741. struct ipr_hostrcb_device_data_entry_enhanced {
  742. struct ipr_ext_vpd vpd;
  743. u8 ccin[4];
  744. struct ipr_res_addr dev_res_addr;
  745. struct ipr_ext_vpd new_vpd;
  746. u8 new_ccin[4];
  747. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  748. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  749. }__attribute__((packed, aligned (4)));
  750. struct ipr_hostrcb64_device_data_entry_enhanced {
  751. struct ipr_ext_vpd vpd;
  752. u8 ccin[4];
  753. u8 res_path[8];
  754. struct ipr_ext_vpd new_vpd;
  755. u8 new_ccin[4];
  756. struct ipr_ext_vpd ioa_last_with_dev_vpd;
  757. struct ipr_ext_vpd cfc_last_with_dev_vpd;
  758. }__attribute__((packed, aligned (4)));
  759. struct ipr_hostrcb_array_data_entry {
  760. struct ipr_vpd vpd;
  761. struct ipr_res_addr expected_dev_res_addr;
  762. struct ipr_res_addr dev_res_addr;
  763. }__attribute__((packed, aligned (4)));
  764. struct ipr_hostrcb64_array_data_entry {
  765. struct ipr_ext_vpd vpd;
  766. u8 ccin[4];
  767. u8 expected_res_path[8];
  768. u8 res_path[8];
  769. }__attribute__((packed, aligned (4)));
  770. struct ipr_hostrcb_array_data_entry_enhanced {
  771. struct ipr_ext_vpd vpd;
  772. u8 ccin[4];
  773. struct ipr_res_addr expected_dev_res_addr;
  774. struct ipr_res_addr dev_res_addr;
  775. }__attribute__((packed, aligned (4)));
  776. struct ipr_hostrcb_type_ff_error {
  777. __be32 ioa_data[758];
  778. }__attribute__((packed, aligned (4)));
  779. struct ipr_hostrcb_type_01_error {
  780. __be32 seek_counter;
  781. __be32 read_counter;
  782. u8 sense_data[32];
  783. __be32 ioa_data[236];
  784. }__attribute__((packed, aligned (4)));
  785. struct ipr_hostrcb_type_21_error {
  786. __be32 wwn[4];
  787. u8 res_path[8];
  788. u8 primary_problem_desc[32];
  789. u8 second_problem_desc[32];
  790. __be32 sense_data[8];
  791. __be32 cdb[4];
  792. __be32 residual_trans_length;
  793. __be32 length_of_error;
  794. __be32 ioa_data[236];
  795. }__attribute__((packed, aligned (4)));
  796. struct ipr_hostrcb_type_02_error {
  797. struct ipr_vpd ioa_vpd;
  798. struct ipr_vpd cfc_vpd;
  799. struct ipr_vpd ioa_last_attached_to_cfc_vpd;
  800. struct ipr_vpd cfc_last_attached_to_ioa_vpd;
  801. __be32 ioa_data[3];
  802. }__attribute__((packed, aligned (4)));
  803. struct ipr_hostrcb_type_12_error {
  804. struct ipr_ext_vpd ioa_vpd;
  805. struct ipr_ext_vpd cfc_vpd;
  806. struct ipr_ext_vpd ioa_last_attached_to_cfc_vpd;
  807. struct ipr_ext_vpd cfc_last_attached_to_ioa_vpd;
  808. __be32 ioa_data[3];
  809. }__attribute__((packed, aligned (4)));
  810. struct ipr_hostrcb_type_03_error {
  811. struct ipr_vpd ioa_vpd;
  812. struct ipr_vpd cfc_vpd;
  813. __be32 errors_detected;
  814. __be32 errors_logged;
  815. u8 ioa_data[12];
  816. struct ipr_hostrcb_device_data_entry dev[3];
  817. }__attribute__((packed, aligned (4)));
  818. struct ipr_hostrcb_type_13_error {
  819. struct ipr_ext_vpd ioa_vpd;
  820. struct ipr_ext_vpd cfc_vpd;
  821. __be32 errors_detected;
  822. __be32 errors_logged;
  823. struct ipr_hostrcb_device_data_entry_enhanced dev[3];
  824. }__attribute__((packed, aligned (4)));
  825. struct ipr_hostrcb_type_23_error {
  826. struct ipr_ext_vpd ioa_vpd;
  827. struct ipr_ext_vpd cfc_vpd;
  828. __be32 errors_detected;
  829. __be32 errors_logged;
  830. struct ipr_hostrcb64_device_data_entry_enhanced dev[3];
  831. }__attribute__((packed, aligned (4)));
  832. struct ipr_hostrcb_type_04_error {
  833. struct ipr_vpd ioa_vpd;
  834. struct ipr_vpd cfc_vpd;
  835. u8 ioa_data[12];
  836. struct ipr_hostrcb_array_data_entry array_member[10];
  837. __be32 exposed_mode_adn;
  838. __be32 array_id;
  839. struct ipr_vpd incomp_dev_vpd;
  840. __be32 ioa_data2;
  841. struct ipr_hostrcb_array_data_entry array_member2[8];
  842. struct ipr_res_addr last_func_vset_res_addr;
  843. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  844. u8 protection_level[8];
  845. }__attribute__((packed, aligned (4)));
  846. struct ipr_hostrcb_type_14_error {
  847. struct ipr_ext_vpd ioa_vpd;
  848. struct ipr_ext_vpd cfc_vpd;
  849. __be32 exposed_mode_adn;
  850. __be32 array_id;
  851. struct ipr_res_addr last_func_vset_res_addr;
  852. u8 vset_serial_num[IPR_SERIAL_NUM_LEN];
  853. u8 protection_level[8];
  854. __be32 num_entries;
  855. struct ipr_hostrcb_array_data_entry_enhanced array_member[18];
  856. }__attribute__((packed, aligned (4)));
  857. struct ipr_hostrcb_type_24_error {
  858. struct ipr_ext_vpd ioa_vpd;
  859. struct ipr_ext_vpd cfc_vpd;
  860. u8 reserved[2];
  861. u8 exposed_mode_adn;
  862. #define IPR_INVALID_ARRAY_DEV_NUM 0xff
  863. u8 array_id;
  864. u8 last_res_path[8];
  865. u8 protection_level[8];
  866. struct ipr_ext_vpd64 array_vpd;
  867. u8 description[16];
  868. u8 reserved2[3];
  869. u8 num_entries;
  870. struct ipr_hostrcb64_array_data_entry array_member[32];
  871. }__attribute__((packed, aligned (4)));
  872. struct ipr_hostrcb_type_07_error {
  873. u8 failure_reason[64];
  874. struct ipr_vpd vpd;
  875. __be32 data[222];
  876. }__attribute__((packed, aligned (4)));
  877. struct ipr_hostrcb_type_17_error {
  878. u8 failure_reason[64];
  879. struct ipr_ext_vpd vpd;
  880. __be32 data[476];
  881. }__attribute__((packed, aligned (4)));
  882. struct ipr_hostrcb_config_element {
  883. u8 type_status;
  884. #define IPR_PATH_CFG_TYPE_MASK 0xF0
  885. #define IPR_PATH_CFG_NOT_EXIST 0x00
  886. #define IPR_PATH_CFG_IOA_PORT 0x10
  887. #define IPR_PATH_CFG_EXP_PORT 0x20
  888. #define IPR_PATH_CFG_DEVICE_PORT 0x30
  889. #define IPR_PATH_CFG_DEVICE_LUN 0x40
  890. #define IPR_PATH_CFG_STATUS_MASK 0x0F
  891. #define IPR_PATH_CFG_NO_PROB 0x00
  892. #define IPR_PATH_CFG_DEGRADED 0x01
  893. #define IPR_PATH_CFG_FAILED 0x02
  894. #define IPR_PATH_CFG_SUSPECT 0x03
  895. #define IPR_PATH_NOT_DETECTED 0x04
  896. #define IPR_PATH_INCORRECT_CONN 0x05
  897. u8 cascaded_expander;
  898. u8 phy;
  899. u8 link_rate;
  900. #define IPR_PHY_LINK_RATE_MASK 0x0F
  901. __be32 wwid[2];
  902. }__attribute__((packed, aligned (4)));
  903. struct ipr_hostrcb64_config_element {
  904. __be16 length;
  905. u8 descriptor_id;
  906. #define IPR_DESCRIPTOR_MASK 0xC0
  907. #define IPR_DESCRIPTOR_SIS64 0x00
  908. u8 reserved;
  909. u8 type_status;
  910. u8 reserved2[2];
  911. u8 link_rate;
  912. u8 res_path[8];
  913. __be32 wwid[2];
  914. }__attribute__((packed, aligned (8)));
  915. struct ipr_hostrcb_fabric_desc {
  916. __be16 length;
  917. u8 ioa_port;
  918. u8 cascaded_expander;
  919. u8 phy;
  920. u8 path_state;
  921. #define IPR_PATH_ACTIVE_MASK 0xC0
  922. #define IPR_PATH_NO_INFO 0x00
  923. #define IPR_PATH_ACTIVE 0x40
  924. #define IPR_PATH_NOT_ACTIVE 0x80
  925. #define IPR_PATH_STATE_MASK 0x0F
  926. #define IPR_PATH_STATE_NO_INFO 0x00
  927. #define IPR_PATH_HEALTHY 0x01
  928. #define IPR_PATH_DEGRADED 0x02
  929. #define IPR_PATH_FAILED 0x03
  930. __be16 num_entries;
  931. struct ipr_hostrcb_config_element elem[1];
  932. }__attribute__((packed, aligned (4)));
  933. struct ipr_hostrcb64_fabric_desc {
  934. __be16 length;
  935. u8 descriptor_id;
  936. u8 reserved[2];
  937. u8 path_state;
  938. u8 reserved2[2];
  939. u8 res_path[8];
  940. u8 reserved3[6];
  941. __be16 num_entries;
  942. struct ipr_hostrcb64_config_element elem[1];
  943. }__attribute__((packed, aligned (8)));
  944. #define for_each_hrrq(hrrq, ioa_cfg) \
  945. for (hrrq = (ioa_cfg)->hrrq; \
  946. hrrq < ((ioa_cfg)->hrrq + (ioa_cfg)->hrrq_num); hrrq++)
  947. #define for_each_fabric_cfg(fabric, cfg) \
  948. for (cfg = (fabric)->elem; \
  949. cfg < ((fabric)->elem + be16_to_cpu((fabric)->num_entries)); \
  950. cfg++)
  951. struct ipr_hostrcb_type_20_error {
  952. u8 failure_reason[64];
  953. u8 reserved[3];
  954. u8 num_entries;
  955. struct ipr_hostrcb_fabric_desc desc[1];
  956. }__attribute__((packed, aligned (4)));
  957. struct ipr_hostrcb_type_30_error {
  958. u8 failure_reason[64];
  959. u8 reserved[3];
  960. u8 num_entries;
  961. struct ipr_hostrcb64_fabric_desc desc[1];
  962. }__attribute__((packed, aligned (4)));
  963. struct ipr_hostrcb_type_41_error {
  964. u8 failure_reason[64];
  965. __be32 data[200];
  966. }__attribute__((packed, aligned (4)));
  967. struct ipr_hostrcb_error {
  968. __be32 fd_ioasc;
  969. struct ipr_res_addr fd_res_addr;
  970. __be32 fd_res_handle;
  971. __be32 prc;
  972. union {
  973. struct ipr_hostrcb_type_ff_error type_ff_error;
  974. struct ipr_hostrcb_type_01_error type_01_error;
  975. struct ipr_hostrcb_type_02_error type_02_error;
  976. struct ipr_hostrcb_type_03_error type_03_error;
  977. struct ipr_hostrcb_type_04_error type_04_error;
  978. struct ipr_hostrcb_type_07_error type_07_error;
  979. struct ipr_hostrcb_type_12_error type_12_error;
  980. struct ipr_hostrcb_type_13_error type_13_error;
  981. struct ipr_hostrcb_type_14_error type_14_error;
  982. struct ipr_hostrcb_type_17_error type_17_error;
  983. struct ipr_hostrcb_type_20_error type_20_error;
  984. } u;
  985. }__attribute__((packed, aligned (4)));
  986. struct ipr_hostrcb64_error {
  987. __be32 fd_ioasc;
  988. __be32 ioa_fw_level;
  989. __be32 fd_res_handle;
  990. __be32 prc;
  991. __be64 fd_dev_id;
  992. __be64 fd_lun;
  993. u8 fd_res_path[8];
  994. __be64 time_stamp;
  995. u8 reserved[16];
  996. union {
  997. struct ipr_hostrcb_type_ff_error type_ff_error;
  998. struct ipr_hostrcb_type_12_error type_12_error;
  999. struct ipr_hostrcb_type_17_error type_17_error;
  1000. struct ipr_hostrcb_type_21_error type_21_error;
  1001. struct ipr_hostrcb_type_23_error type_23_error;
  1002. struct ipr_hostrcb_type_24_error type_24_error;
  1003. struct ipr_hostrcb_type_30_error type_30_error;
  1004. struct ipr_hostrcb_type_41_error type_41_error;
  1005. } u;
  1006. }__attribute__((packed, aligned (8)));
  1007. struct ipr_hostrcb_raw {
  1008. __be32 data[sizeof(struct ipr_hostrcb_error)/sizeof(__be32)];
  1009. }__attribute__((packed, aligned (4)));
  1010. struct ipr_hcam {
  1011. u8 op_code;
  1012. #define IPR_HOST_RCB_OP_CODE_CONFIG_CHANGE 0xE1
  1013. #define IPR_HOST_RCB_OP_CODE_LOG_DATA 0xE2
  1014. u8 notify_type;
  1015. #define IPR_HOST_RCB_NOTIF_TYPE_EXISTING_CHANGED 0x00
  1016. #define IPR_HOST_RCB_NOTIF_TYPE_NEW_ENTRY 0x01
  1017. #define IPR_HOST_RCB_NOTIF_TYPE_REM_ENTRY 0x02
  1018. #define IPR_HOST_RCB_NOTIF_TYPE_ERROR_LOG_ENTRY 0x10
  1019. #define IPR_HOST_RCB_NOTIF_TYPE_INFORMATION_ENTRY 0x11
  1020. u8 notifications_lost;
  1021. #define IPR_HOST_RCB_NO_NOTIFICATIONS_LOST 0
  1022. #define IPR_HOST_RCB_NOTIFICATIONS_LOST 0x80
  1023. u8 flags;
  1024. #define IPR_HOSTRCB_INTERNAL_OPER 0x80
  1025. #define IPR_HOSTRCB_ERR_RESP_SENT 0x40
  1026. u8 overlay_id;
  1027. #define IPR_HOST_RCB_OVERLAY_ID_1 0x01
  1028. #define IPR_HOST_RCB_OVERLAY_ID_2 0x02
  1029. #define IPR_HOST_RCB_OVERLAY_ID_3 0x03
  1030. #define IPR_HOST_RCB_OVERLAY_ID_4 0x04
  1031. #define IPR_HOST_RCB_OVERLAY_ID_6 0x06
  1032. #define IPR_HOST_RCB_OVERLAY_ID_7 0x07
  1033. #define IPR_HOST_RCB_OVERLAY_ID_12 0x12
  1034. #define IPR_HOST_RCB_OVERLAY_ID_13 0x13
  1035. #define IPR_HOST_RCB_OVERLAY_ID_14 0x14
  1036. #define IPR_HOST_RCB_OVERLAY_ID_16 0x16
  1037. #define IPR_HOST_RCB_OVERLAY_ID_17 0x17
  1038. #define IPR_HOST_RCB_OVERLAY_ID_20 0x20
  1039. #define IPR_HOST_RCB_OVERLAY_ID_21 0x21
  1040. #define IPR_HOST_RCB_OVERLAY_ID_23 0x23
  1041. #define IPR_HOST_RCB_OVERLAY_ID_24 0x24
  1042. #define IPR_HOST_RCB_OVERLAY_ID_26 0x26
  1043. #define IPR_HOST_RCB_OVERLAY_ID_30 0x30
  1044. #define IPR_HOST_RCB_OVERLAY_ID_41 0x41
  1045. #define IPR_HOST_RCB_OVERLAY_ID_DEFAULT 0xFF
  1046. u8 reserved1[3];
  1047. __be32 ilid;
  1048. __be32 time_since_last_ioa_reset;
  1049. __be32 reserved2;
  1050. __be32 length;
  1051. union {
  1052. struct ipr_hostrcb_error error;
  1053. struct ipr_hostrcb64_error error64;
  1054. struct ipr_hostrcb_cfg_ch_not ccn;
  1055. struct ipr_hostrcb_raw raw;
  1056. } u;
  1057. }__attribute__((packed, aligned (4)));
  1058. struct ipr_hostrcb {
  1059. struct ipr_hcam hcam;
  1060. dma_addr_t hostrcb_dma;
  1061. struct list_head queue;
  1062. struct ipr_ioa_cfg *ioa_cfg;
  1063. char rp_buffer[IPR_MAX_RES_PATH_LENGTH];
  1064. };
  1065. /* IPR smart dump table structures */
  1066. struct ipr_sdt_entry {
  1067. __be32 start_token;
  1068. __be32 end_token;
  1069. u8 reserved[4];
  1070. u8 flags;
  1071. #define IPR_SDT_ENDIAN 0x80
  1072. #define IPR_SDT_VALID_ENTRY 0x20
  1073. u8 resv;
  1074. __be16 priority;
  1075. }__attribute__((packed, aligned (4)));
  1076. struct ipr_sdt_header {
  1077. __be32 state;
  1078. __be32 num_entries;
  1079. __be32 num_entries_used;
  1080. __be32 dump_size;
  1081. }__attribute__((packed, aligned (4)));
  1082. struct ipr_sdt {
  1083. struct ipr_sdt_header hdr;
  1084. struct ipr_sdt_entry entry[IPR_FMT3_NUM_SDT_ENTRIES];
  1085. }__attribute__((packed, aligned (4)));
  1086. struct ipr_uc_sdt {
  1087. struct ipr_sdt_header hdr;
  1088. struct ipr_sdt_entry entry[1];
  1089. }__attribute__((packed, aligned (4)));
  1090. /*
  1091. * Driver types
  1092. */
  1093. struct ipr_bus_attributes {
  1094. u8 bus;
  1095. u8 qas_enabled;
  1096. u8 bus_width;
  1097. u8 reserved;
  1098. u32 max_xfer_rate;
  1099. };
  1100. struct ipr_sata_port {
  1101. struct ipr_ioa_cfg *ioa_cfg;
  1102. struct ata_port *ap;
  1103. struct ipr_resource_entry *res;
  1104. struct ipr_ioasa_gata ioasa;
  1105. };
  1106. struct ipr_resource_entry {
  1107. u8 needs_sync_complete:1;
  1108. u8 in_erp:1;
  1109. u8 add_to_ml:1;
  1110. u8 del_from_ml:1;
  1111. u8 resetting_device:1;
  1112. u8 reset_occurred:1;
  1113. u8 raw_mode:1;
  1114. u32 bus; /* AKA channel */
  1115. u32 target; /* AKA id */
  1116. u32 lun;
  1117. #define IPR_ARRAY_VIRTUAL_BUS 0x1
  1118. #define IPR_VSET_VIRTUAL_BUS 0x2
  1119. #define IPR_IOAFP_VIRTUAL_BUS 0x3
  1120. #define IPR_MAX_SIS64_BUSES 0x4
  1121. #define IPR_GET_RES_PHYS_LOC(res) \
  1122. (((res)->bus << 24) | ((res)->target << 8) | (res)->lun)
  1123. u8 ata_class;
  1124. u8 type;
  1125. u16 flags;
  1126. u16 res_flags;
  1127. u8 qmodel;
  1128. struct ipr_std_inq_data std_inq_data;
  1129. __be32 res_handle;
  1130. __be64 dev_id;
  1131. u64 lun_wwn;
  1132. struct scsi_lun dev_lun;
  1133. u8 res_path[8];
  1134. struct ipr_ioa_cfg *ioa_cfg;
  1135. struct scsi_device *sdev;
  1136. struct ipr_sata_port *sata_port;
  1137. struct list_head queue;
  1138. }; /* struct ipr_resource_entry */
  1139. struct ipr_resource_hdr {
  1140. u16 num_entries;
  1141. u16 reserved;
  1142. };
  1143. struct ipr_misc_cbs {
  1144. struct ipr_ioa_vpd ioa_vpd;
  1145. struct ipr_inquiry_page0 page0_data;
  1146. struct ipr_inquiry_page3 page3_data;
  1147. struct ipr_inquiry_cap cap;
  1148. struct ipr_inquiry_pageC4 pageC4_data;
  1149. struct ipr_mode_pages mode_pages;
  1150. struct ipr_supported_device supp_dev;
  1151. };
  1152. struct ipr_interrupt_offsets {
  1153. unsigned long set_interrupt_mask_reg;
  1154. unsigned long clr_interrupt_mask_reg;
  1155. unsigned long clr_interrupt_mask_reg32;
  1156. unsigned long sense_interrupt_mask_reg;
  1157. unsigned long sense_interrupt_mask_reg32;
  1158. unsigned long clr_interrupt_reg;
  1159. unsigned long clr_interrupt_reg32;
  1160. unsigned long sense_interrupt_reg;
  1161. unsigned long sense_interrupt_reg32;
  1162. unsigned long ioarrin_reg;
  1163. unsigned long sense_uproc_interrupt_reg;
  1164. unsigned long sense_uproc_interrupt_reg32;
  1165. unsigned long set_uproc_interrupt_reg;
  1166. unsigned long set_uproc_interrupt_reg32;
  1167. unsigned long clr_uproc_interrupt_reg;
  1168. unsigned long clr_uproc_interrupt_reg32;
  1169. unsigned long init_feedback_reg;
  1170. unsigned long dump_addr_reg;
  1171. unsigned long dump_data_reg;
  1172. #define IPR_ENDIAN_SWAP_KEY 0x00080800
  1173. unsigned long endian_swap_reg;
  1174. };
  1175. struct ipr_interrupts {
  1176. void __iomem *set_interrupt_mask_reg;
  1177. void __iomem *clr_interrupt_mask_reg;
  1178. void __iomem *clr_interrupt_mask_reg32;
  1179. void __iomem *sense_interrupt_mask_reg;
  1180. void __iomem *sense_interrupt_mask_reg32;
  1181. void __iomem *clr_interrupt_reg;
  1182. void __iomem *clr_interrupt_reg32;
  1183. void __iomem *sense_interrupt_reg;
  1184. void __iomem *sense_interrupt_reg32;
  1185. void __iomem *ioarrin_reg;
  1186. void __iomem *sense_uproc_interrupt_reg;
  1187. void __iomem *sense_uproc_interrupt_reg32;
  1188. void __iomem *set_uproc_interrupt_reg;
  1189. void __iomem *set_uproc_interrupt_reg32;
  1190. void __iomem *clr_uproc_interrupt_reg;
  1191. void __iomem *clr_uproc_interrupt_reg32;
  1192. void __iomem *init_feedback_reg;
  1193. void __iomem *dump_addr_reg;
  1194. void __iomem *dump_data_reg;
  1195. void __iomem *endian_swap_reg;
  1196. };
  1197. struct ipr_chip_cfg_t {
  1198. u32 mailbox;
  1199. u16 max_cmds;
  1200. u8 cache_line_size;
  1201. u8 clear_isr;
  1202. u32 iopoll_weight;
  1203. struct ipr_interrupt_offsets regs;
  1204. };
  1205. struct ipr_chip_t {
  1206. u16 vendor;
  1207. u16 device;
  1208. bool has_msi;
  1209. u16 sis_type;
  1210. #define IPR_SIS32 0x00
  1211. #define IPR_SIS64 0x01
  1212. u16 bist_method;
  1213. #define IPR_PCI_CFG 0x00
  1214. #define IPR_MMIO 0x01
  1215. const struct ipr_chip_cfg_t *cfg;
  1216. };
  1217. enum ipr_shutdown_type {
  1218. IPR_SHUTDOWN_NORMAL = 0x00,
  1219. IPR_SHUTDOWN_PREPARE_FOR_NORMAL = 0x40,
  1220. IPR_SHUTDOWN_ABBREV = 0x80,
  1221. IPR_SHUTDOWN_NONE = 0x100,
  1222. IPR_SHUTDOWN_QUIESCE = 0x101,
  1223. };
  1224. struct ipr_trace_entry {
  1225. u32 time;
  1226. u8 op_code;
  1227. u8 ata_op_code;
  1228. u8 type;
  1229. #define IPR_TRACE_START 0x00
  1230. #define IPR_TRACE_FINISH 0xff
  1231. u8 cmd_index;
  1232. __be32 res_handle;
  1233. union {
  1234. u32 ioasc;
  1235. u32 add_data;
  1236. u32 res_addr;
  1237. } u;
  1238. };
  1239. struct ipr_sglist {
  1240. u32 order;
  1241. u32 num_sg;
  1242. u32 num_dma_sg;
  1243. u32 buffer_len;
  1244. struct scatterlist *scatterlist;
  1245. };
  1246. enum ipr_sdt_state {
  1247. INACTIVE,
  1248. WAIT_FOR_DUMP,
  1249. GET_DUMP,
  1250. READ_DUMP,
  1251. ABORT_DUMP,
  1252. DUMP_OBTAINED
  1253. };
  1254. /* Per-controller data */
  1255. struct ipr_ioa_cfg {
  1256. char eye_catcher[8];
  1257. #define IPR_EYECATCHER "iprcfg"
  1258. struct list_head queue;
  1259. u8 in_reset_reload:1;
  1260. u8 in_ioa_bringdown:1;
  1261. u8 ioa_unit_checked:1;
  1262. u8 dump_taken:1;
  1263. u8 scan_enabled:1;
  1264. u8 scan_done:1;
  1265. u8 needs_hard_reset:1;
  1266. u8 dual_raid:1;
  1267. u8 needs_warm_reset:1;
  1268. u8 msi_received:1;
  1269. u8 sis64:1;
  1270. u8 dump_timeout:1;
  1271. u8 cfg_locked:1;
  1272. u8 clear_isr:1;
  1273. u8 probe_done:1;
  1274. u8 scsi_unblock:1;
  1275. u8 scsi_blocked:1;
  1276. u8 revid;
  1277. /*
  1278. * Bitmaps for SIS64 generated target values
  1279. */
  1280. unsigned long target_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
  1281. unsigned long array_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
  1282. unsigned long vset_ids[BITS_TO_LONGS(IPR_MAX_SIS64_DEVS)];
  1283. u16 type; /* CCIN of the card */
  1284. u8 log_level;
  1285. #define IPR_MAX_LOG_LEVEL 4
  1286. #define IPR_DEFAULT_LOG_LEVEL 2
  1287. #define IPR_DEBUG_LOG_LEVEL 3
  1288. #define IPR_NUM_TRACE_INDEX_BITS 8
  1289. #define IPR_NUM_TRACE_ENTRIES (1 << IPR_NUM_TRACE_INDEX_BITS)
  1290. #define IPR_TRACE_INDEX_MASK (IPR_NUM_TRACE_ENTRIES - 1)
  1291. #define IPR_TRACE_SIZE (sizeof(struct ipr_trace_entry) * IPR_NUM_TRACE_ENTRIES)
  1292. char trace_start[8];
  1293. #define IPR_TRACE_START_LABEL "trace"
  1294. struct ipr_trace_entry *trace;
  1295. atomic_t trace_index;
  1296. char cfg_table_start[8];
  1297. #define IPR_CFG_TBL_START "cfg"
  1298. union {
  1299. struct ipr_config_table *cfg_table;
  1300. struct ipr_config_table64 *cfg_table64;
  1301. } u;
  1302. dma_addr_t cfg_table_dma;
  1303. u32 cfg_table_size;
  1304. u32 max_devs_supported;
  1305. char resource_table_label[8];
  1306. #define IPR_RES_TABLE_LABEL "res_tbl"
  1307. struct ipr_resource_entry *res_entries;
  1308. struct list_head free_res_q;
  1309. struct list_head used_res_q;
  1310. char ipr_hcam_label[8];
  1311. #define IPR_HCAM_LABEL "hcams"
  1312. struct ipr_hostrcb *hostrcb[IPR_MAX_HCAMS];
  1313. dma_addr_t hostrcb_dma[IPR_MAX_HCAMS];
  1314. struct list_head hostrcb_free_q;
  1315. struct list_head hostrcb_pending_q;
  1316. struct list_head hostrcb_report_q;
  1317. struct ipr_hrr_queue hrrq[IPR_MAX_HRRQ_NUM];
  1318. u32 hrrq_num;
  1319. atomic_t hrrq_index;
  1320. u16 identify_hrrq_index;
  1321. struct ipr_bus_attributes bus_attr[IPR_MAX_NUM_BUSES];
  1322. unsigned int transop_timeout;
  1323. const struct ipr_chip_cfg_t *chip_cfg;
  1324. const struct ipr_chip_t *ipr_chip;
  1325. void __iomem *hdw_dma_regs; /* iomapped PCI memory space */
  1326. unsigned long hdw_dma_regs_pci; /* raw PCI memory space */
  1327. void __iomem *ioa_mailbox;
  1328. struct ipr_interrupts regs;
  1329. u16 saved_pcix_cmd_reg;
  1330. u16 reset_retries;
  1331. u32 errors_logged;
  1332. u32 doorbell;
  1333. struct Scsi_Host *host;
  1334. struct pci_dev *pdev;
  1335. struct ipr_sglist *ucode_sglist;
  1336. u8 saved_mode_page_len;
  1337. struct work_struct work_q;
  1338. struct work_struct scsi_add_work_q;
  1339. struct workqueue_struct *reset_work_q;
  1340. wait_queue_head_t reset_wait_q;
  1341. wait_queue_head_t msi_wait_q;
  1342. wait_queue_head_t eeh_wait_q;
  1343. struct ipr_dump *dump;
  1344. enum ipr_sdt_state sdt_state;
  1345. struct ipr_misc_cbs *vpd_cbs;
  1346. dma_addr_t vpd_cbs_dma;
  1347. struct dma_pool *ipr_cmd_pool;
  1348. struct ipr_cmnd *reset_cmd;
  1349. int (*reset) (struct ipr_cmnd *);
  1350. struct ata_host ata_host;
  1351. char ipr_cmd_label[8];
  1352. #define IPR_CMD_LABEL "ipr_cmd"
  1353. u32 max_cmds;
  1354. struct ipr_cmnd **ipr_cmnd_list;
  1355. dma_addr_t *ipr_cmnd_list_dma;
  1356. unsigned int nvectors;
  1357. struct {
  1358. char desc[22];
  1359. } vectors_info[IPR_MAX_MSIX_VECTORS];
  1360. u32 iopoll_weight;
  1361. }; /* struct ipr_ioa_cfg */
  1362. struct ipr_cmnd {
  1363. struct ipr_ioarcb ioarcb;
  1364. union {
  1365. struct ipr_ioadl_desc ioadl[IPR_NUM_IOADL_ENTRIES];
  1366. struct ipr_ioadl64_desc ioadl64[IPR_NUM_IOADL_ENTRIES];
  1367. struct ipr_ata64_ioadl ata_ioadl;
  1368. } i;
  1369. union {
  1370. struct ipr_ioasa ioasa;
  1371. struct ipr_ioasa64 ioasa64;
  1372. } s;
  1373. struct list_head queue;
  1374. struct scsi_cmnd *scsi_cmd;
  1375. struct ata_queued_cmd *qc;
  1376. struct completion completion;
  1377. struct timer_list timer;
  1378. struct work_struct work;
  1379. void (*fast_done) (struct ipr_cmnd *);
  1380. void (*done) (struct ipr_cmnd *);
  1381. int (*job_step) (struct ipr_cmnd *);
  1382. int (*job_step_failed) (struct ipr_cmnd *);
  1383. u16 cmd_index;
  1384. u8 sense_buffer[SCSI_SENSE_BUFFERSIZE];
  1385. dma_addr_t sense_buffer_dma;
  1386. unsigned short dma_use_sg;
  1387. dma_addr_t dma_addr;
  1388. struct ipr_cmnd *sibling;
  1389. union {
  1390. enum ipr_shutdown_type shutdown_type;
  1391. struct ipr_hostrcb *hostrcb;
  1392. unsigned long time_left;
  1393. unsigned long scratch;
  1394. struct ipr_resource_entry *res;
  1395. struct scsi_device *sdev;
  1396. } u;
  1397. struct completion *eh_comp;
  1398. struct ipr_hrr_queue *hrrq;
  1399. struct ipr_ioa_cfg *ioa_cfg;
  1400. };
  1401. struct ipr_ses_table_entry {
  1402. char product_id[17];
  1403. char compare_product_id_byte[17];
  1404. u32 max_bus_speed_limit; /* MB/sec limit for this backplane */
  1405. };
  1406. struct ipr_dump_header {
  1407. u32 eye_catcher;
  1408. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1409. u32 len;
  1410. u32 num_entries;
  1411. u32 first_entry_offset;
  1412. u32 status;
  1413. #define IPR_DUMP_STATUS_SUCCESS 0
  1414. #define IPR_DUMP_STATUS_QUAL_SUCCESS 2
  1415. #define IPR_DUMP_STATUS_FAILED 0xffffffff
  1416. u32 os;
  1417. #define IPR_DUMP_OS_LINUX 0x4C4E5558
  1418. u32 driver_name;
  1419. #define IPR_DUMP_DRIVER_NAME 0x49505232
  1420. }__attribute__((packed, aligned (4)));
  1421. struct ipr_dump_entry_header {
  1422. u32 eye_catcher;
  1423. #define IPR_DUMP_EYE_CATCHER 0xC5D4E3F2
  1424. u32 len;
  1425. u32 num_elems;
  1426. u32 offset;
  1427. u32 data_type;
  1428. #define IPR_DUMP_DATA_TYPE_ASCII 0x41534349
  1429. #define IPR_DUMP_DATA_TYPE_BINARY 0x42494E41
  1430. u32 id;
  1431. #define IPR_DUMP_IOA_DUMP_ID 0x494F4131
  1432. #define IPR_DUMP_LOCATION_ID 0x4C4F4341
  1433. #define IPR_DUMP_TRACE_ID 0x54524143
  1434. #define IPR_DUMP_DRIVER_VERSION_ID 0x44525652
  1435. #define IPR_DUMP_DRIVER_TYPE_ID 0x54595045
  1436. #define IPR_DUMP_IOA_CTRL_BLK 0x494F4342
  1437. #define IPR_DUMP_PEND_OPS 0x414F5053
  1438. u32 status;
  1439. }__attribute__((packed, aligned (4)));
  1440. struct ipr_dump_location_entry {
  1441. struct ipr_dump_entry_header hdr;
  1442. u8 location[20];
  1443. }__attribute__((packed, aligned (4)));
  1444. struct ipr_dump_trace_entry {
  1445. struct ipr_dump_entry_header hdr;
  1446. u32 trace[IPR_TRACE_SIZE / sizeof(u32)];
  1447. }__attribute__((packed, aligned (4)));
  1448. struct ipr_dump_version_entry {
  1449. struct ipr_dump_entry_header hdr;
  1450. u8 version[sizeof(IPR_DRIVER_VERSION)];
  1451. };
  1452. struct ipr_dump_ioa_type_entry {
  1453. struct ipr_dump_entry_header hdr;
  1454. u32 type;
  1455. u32 fw_version;
  1456. };
  1457. struct ipr_driver_dump {
  1458. struct ipr_dump_header hdr;
  1459. struct ipr_dump_version_entry version_entry;
  1460. struct ipr_dump_location_entry location_entry;
  1461. struct ipr_dump_ioa_type_entry ioa_type_entry;
  1462. struct ipr_dump_trace_entry trace_entry;
  1463. }__attribute__((packed, aligned (4)));
  1464. struct ipr_ioa_dump {
  1465. struct ipr_dump_entry_header hdr;
  1466. struct ipr_sdt sdt;
  1467. __be32 **ioa_data;
  1468. u32 reserved;
  1469. u32 next_page_index;
  1470. u32 page_offset;
  1471. u32 format;
  1472. }__attribute__((packed, aligned (4)));
  1473. struct ipr_dump {
  1474. struct kref kref;
  1475. struct ipr_ioa_cfg *ioa_cfg;
  1476. struct ipr_driver_dump driver_dump;
  1477. struct ipr_ioa_dump ioa_dump;
  1478. };
  1479. struct ipr_error_table_t {
  1480. u32 ioasc;
  1481. int log_ioasa;
  1482. int log_hcam;
  1483. char *error;
  1484. };
  1485. struct ipr_software_inq_lid_info {
  1486. __be32 load_id;
  1487. __be32 timestamp[3];
  1488. }__attribute__((packed, aligned (4)));
  1489. struct ipr_ucode_image_header {
  1490. __be32 header_length;
  1491. __be32 lid_table_offset;
  1492. u8 major_release;
  1493. u8 card_type;
  1494. u8 minor_release[2];
  1495. u8 reserved[20];
  1496. char eyecatcher[16];
  1497. __be32 num_lids;
  1498. struct ipr_software_inq_lid_info lid[1];
  1499. }__attribute__((packed, aligned (4)));
  1500. /*
  1501. * Macros
  1502. */
  1503. #define IPR_DBG_CMD(CMD) if (ipr_debug) { CMD; }
  1504. #ifdef CONFIG_SCSI_IPR_TRACE
  1505. #define ipr_create_trace_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1506. #define ipr_remove_trace_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1507. #else
  1508. #define ipr_create_trace_file(kobj, attr) 0
  1509. #define ipr_remove_trace_file(kobj, attr) do { } while(0)
  1510. #endif
  1511. #ifdef CONFIG_SCSI_IPR_DUMP
  1512. #define ipr_create_dump_file(kobj, attr) sysfs_create_bin_file(kobj, attr)
  1513. #define ipr_remove_dump_file(kobj, attr) sysfs_remove_bin_file(kobj, attr)
  1514. #else
  1515. #define ipr_create_dump_file(kobj, attr) 0
  1516. #define ipr_remove_dump_file(kobj, attr) do { } while(0)
  1517. #endif
  1518. /*
  1519. * Error logging macros
  1520. */
  1521. #define ipr_err(...) printk(KERN_ERR IPR_NAME ": "__VA_ARGS__)
  1522. #define ipr_info(...) printk(KERN_INFO IPR_NAME ": "__VA_ARGS__)
  1523. #define ipr_dbg(...) IPR_DBG_CMD(printk(KERN_INFO IPR_NAME ": "__VA_ARGS__))
  1524. #define ipr_res_printk(level, ioa_cfg, bus, target, lun, fmt, ...) \
  1525. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1526. bus, target, lun, ##__VA_ARGS__)
  1527. #define ipr_res_err(ioa_cfg, res, fmt, ...) \
  1528. ipr_res_printk(KERN_ERR, ioa_cfg, (res)->bus, (res)->target, (res)->lun, fmt, ##__VA_ARGS__)
  1529. #define ipr_ra_printk(level, ioa_cfg, ra, fmt, ...) \
  1530. printk(level IPR_NAME ": %d:%d:%d:%d: " fmt, (ioa_cfg)->host->host_no, \
  1531. (ra).bus, (ra).target, (ra).lun, ##__VA_ARGS__)
  1532. #define ipr_ra_err(ioa_cfg, ra, fmt, ...) \
  1533. ipr_ra_printk(KERN_ERR, ioa_cfg, ra, fmt, ##__VA_ARGS__)
  1534. #define ipr_phys_res_err(ioa_cfg, res, fmt, ...) \
  1535. { \
  1536. if ((res).bus >= IPR_MAX_NUM_BUSES) { \
  1537. ipr_err(fmt": unknown\n", ##__VA_ARGS__); \
  1538. } else { \
  1539. ipr_err(fmt": %d:%d:%d:%d\n", \
  1540. ##__VA_ARGS__, (ioa_cfg)->host->host_no, \
  1541. (res).bus, (res).target, (res).lun); \
  1542. } \
  1543. }
  1544. #define ipr_hcam_err(hostrcb, fmt, ...) \
  1545. { \
  1546. if (ipr_is_device(hostrcb)) { \
  1547. if ((hostrcb)->ioa_cfg->sis64) { \
  1548. printk(KERN_ERR IPR_NAME ": %s: " fmt, \
  1549. ipr_format_res_path(hostrcb->ioa_cfg, \
  1550. hostrcb->hcam.u.error64.fd_res_path, \
  1551. hostrcb->rp_buffer, \
  1552. sizeof(hostrcb->rp_buffer)), \
  1553. __VA_ARGS__); \
  1554. } else { \
  1555. ipr_ra_err((hostrcb)->ioa_cfg, \
  1556. (hostrcb)->hcam.u.error.fd_res_addr, \
  1557. fmt, __VA_ARGS__); \
  1558. } \
  1559. } else { \
  1560. dev_err(&(hostrcb)->ioa_cfg->pdev->dev, fmt, __VA_ARGS__); \
  1561. } \
  1562. }
  1563. #define ipr_trace ipr_dbg("%s: %s: Line: %d\n",\
  1564. __FILE__, __func__, __LINE__)
  1565. #define ENTER IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Entering %s\n", __func__))
  1566. #define LEAVE IPR_DBG_CMD(printk(KERN_INFO IPR_NAME": Leaving %s\n", __func__))
  1567. #define ipr_err_separator \
  1568. ipr_err("----------------------------------------------------------\n")
  1569. /*
  1570. * Inlines
  1571. */
  1572. /**
  1573. * ipr_is_ioa_resource - Determine if a resource is the IOA
  1574. * @res: resource entry struct
  1575. *
  1576. * Return value:
  1577. * 1 if IOA / 0 if not IOA
  1578. **/
  1579. static inline int ipr_is_ioa_resource(struct ipr_resource_entry *res)
  1580. {
  1581. return res->type == IPR_RES_TYPE_IOAFP;
  1582. }
  1583. /**
  1584. * ipr_is_af_dasd_device - Determine if a resource is an AF DASD
  1585. * @res: resource entry struct
  1586. *
  1587. * Return value:
  1588. * 1 if AF DASD / 0 if not AF DASD
  1589. **/
  1590. static inline int ipr_is_af_dasd_device(struct ipr_resource_entry *res)
  1591. {
  1592. return res->type == IPR_RES_TYPE_AF_DASD ||
  1593. res->type == IPR_RES_TYPE_REMOTE_AF_DASD;
  1594. }
  1595. /**
  1596. * ipr_is_vset_device - Determine if a resource is a VSET
  1597. * @res: resource entry struct
  1598. *
  1599. * Return value:
  1600. * 1 if VSET / 0 if not VSET
  1601. **/
  1602. static inline int ipr_is_vset_device(struct ipr_resource_entry *res)
  1603. {
  1604. return res->type == IPR_RES_TYPE_VOLUME_SET;
  1605. }
  1606. /**
  1607. * ipr_is_gscsi - Determine if a resource is a generic scsi resource
  1608. * @res: resource entry struct
  1609. *
  1610. * Return value:
  1611. * 1 if GSCSI / 0 if not GSCSI
  1612. **/
  1613. static inline int ipr_is_gscsi(struct ipr_resource_entry *res)
  1614. {
  1615. return res->type == IPR_RES_TYPE_GENERIC_SCSI;
  1616. }
  1617. /**
  1618. * ipr_is_scsi_disk - Determine if a resource is a SCSI disk
  1619. * @res: resource entry struct
  1620. *
  1621. * Return value:
  1622. * 1 if SCSI disk / 0 if not SCSI disk
  1623. **/
  1624. static inline int ipr_is_scsi_disk(struct ipr_resource_entry *res)
  1625. {
  1626. if (ipr_is_af_dasd_device(res) ||
  1627. (ipr_is_gscsi(res) && IPR_IS_DASD_DEVICE(res->std_inq_data)))
  1628. return 1;
  1629. else
  1630. return 0;
  1631. }
  1632. /**
  1633. * ipr_is_gata - Determine if a resource is a generic ATA resource
  1634. * @res: resource entry struct
  1635. *
  1636. * Return value:
  1637. * 1 if GATA / 0 if not GATA
  1638. **/
  1639. static inline int ipr_is_gata(struct ipr_resource_entry *res)
  1640. {
  1641. return res->type == IPR_RES_TYPE_GENERIC_ATA;
  1642. }
  1643. /**
  1644. * ipr_is_naca_model - Determine if a resource is using NACA queueing model
  1645. * @res: resource entry struct
  1646. *
  1647. * Return value:
  1648. * 1 if NACA queueing model / 0 if not NACA queueing model
  1649. **/
  1650. static inline int ipr_is_naca_model(struct ipr_resource_entry *res)
  1651. {
  1652. if (ipr_is_gscsi(res) && res->qmodel == IPR_QUEUE_NACA_MODEL)
  1653. return 1;
  1654. return 0;
  1655. }
  1656. /**
  1657. * ipr_is_device - Determine if the hostrcb structure is related to a device
  1658. * @hostrcb: host resource control blocks struct
  1659. *
  1660. * Return value:
  1661. * 1 if AF / 0 if not AF
  1662. **/
  1663. static inline int ipr_is_device(struct ipr_hostrcb *hostrcb)
  1664. {
  1665. struct ipr_res_addr *res_addr;
  1666. u8 *res_path;
  1667. if (hostrcb->ioa_cfg->sis64) {
  1668. res_path = &hostrcb->hcam.u.error64.fd_res_path[0];
  1669. if ((res_path[0] == 0x00 || res_path[0] == 0x80 ||
  1670. res_path[0] == 0x81) && res_path[2] != 0xFF)
  1671. return 1;
  1672. } else {
  1673. res_addr = &hostrcb->hcam.u.error.fd_res_addr;
  1674. if ((res_addr->bus < IPR_MAX_NUM_BUSES) &&
  1675. (res_addr->target < (IPR_MAX_NUM_TARGETS_PER_BUS - 1)))
  1676. return 1;
  1677. }
  1678. return 0;
  1679. }
  1680. /**
  1681. * ipr_sdt_is_fmt2 - Determine if a SDT address is in format 2
  1682. * @sdt_word: SDT address
  1683. *
  1684. * Return value:
  1685. * 1 if format 2 / 0 if not
  1686. **/
  1687. static inline int ipr_sdt_is_fmt2(u32 sdt_word)
  1688. {
  1689. u32 bar_sel = IPR_GET_FMT2_BAR_SEL(sdt_word);
  1690. switch (bar_sel) {
  1691. case IPR_SDT_FMT2_BAR0_SEL:
  1692. case IPR_SDT_FMT2_BAR1_SEL:
  1693. case IPR_SDT_FMT2_BAR2_SEL:
  1694. case IPR_SDT_FMT2_BAR3_SEL:
  1695. case IPR_SDT_FMT2_BAR4_SEL:
  1696. case IPR_SDT_FMT2_BAR5_SEL:
  1697. case IPR_SDT_FMT2_EXP_ROM_SEL:
  1698. return 1;
  1699. };
  1700. return 0;
  1701. }
  1702. #ifndef writeq
  1703. static inline void writeq(u64 val, void __iomem *addr)
  1704. {
  1705. writel(((u32) (val >> 32)), addr);
  1706. writel(((u32) (val)), (addr + 4));
  1707. }
  1708. #endif
  1709. #endif /* _IPR_H */