sli4.c 131 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2021 Broadcom. All Rights Reserved. The term
  4. * “Broadcom” refers to Broadcom Inc. and/or its subsidiaries.
  5. */
  6. /**
  7. * All common (i.e. transport-independent) SLI-4 functions are implemented
  8. * in this file.
  9. */
  10. #include "sli4.h"
  11. static struct sli4_asic_entry_t sli4_asic_table[] = {
  12. { SLI4_ASIC_REV_B0, SLI4_ASIC_GEN_5},
  13. { SLI4_ASIC_REV_D0, SLI4_ASIC_GEN_5},
  14. { SLI4_ASIC_REV_A3, SLI4_ASIC_GEN_6},
  15. { SLI4_ASIC_REV_A0, SLI4_ASIC_GEN_6},
  16. { SLI4_ASIC_REV_A1, SLI4_ASIC_GEN_6},
  17. { SLI4_ASIC_REV_A3, SLI4_ASIC_GEN_6},
  18. { SLI4_ASIC_REV_A1, SLI4_ASIC_GEN_7},
  19. { SLI4_ASIC_REV_A0, SLI4_ASIC_GEN_7},
  20. };
  21. /* Convert queue type enum (SLI_QTYPE_*) into a string */
  22. static char *SLI4_QNAME[] = {
  23. "Event Queue",
  24. "Completion Queue",
  25. "Mailbox Queue",
  26. "Work Queue",
  27. "Receive Queue",
  28. "Undefined"
  29. };
  30. /**
  31. * sli_config_cmd_init() - Write a SLI_CONFIG command to the provided buffer.
  32. *
  33. * @sli4: SLI context pointer.
  34. * @buf: Destination buffer for the command.
  35. * @length: Length in bytes of attached command.
  36. * @dma: DMA buffer for non-embedded commands.
  37. * Return: Command payload buffer.
  38. */
  39. static void *
  40. sli_config_cmd_init(struct sli4 *sli4, void *buf, u32 length,
  41. struct efc_dma *dma)
  42. {
  43. struct sli4_cmd_sli_config *config;
  44. u32 flags;
  45. if (length > sizeof(config->payload.embed) && !dma) {
  46. efc_log_err(sli4, "Too big for an embedded cmd with len(%d)\n",
  47. length);
  48. return NULL;
  49. }
  50. memset(buf, 0, SLI4_BMBX_SIZE);
  51. config = buf;
  52. config->hdr.command = SLI4_MBX_CMD_SLI_CONFIG;
  53. if (!dma) {
  54. flags = SLI4_SLICONF_EMB;
  55. config->dw1_flags = cpu_to_le32(flags);
  56. config->payload_len = cpu_to_le32(length);
  57. return config->payload.embed;
  58. }
  59. flags = SLI4_SLICONF_PMDCMD_VAL_1;
  60. flags &= ~SLI4_SLICONF_EMB;
  61. config->dw1_flags = cpu_to_le32(flags);
  62. config->payload.mem.addr.low = cpu_to_le32(lower_32_bits(dma->phys));
  63. config->payload.mem.addr.high = cpu_to_le32(upper_32_bits(dma->phys));
  64. config->payload.mem.length =
  65. cpu_to_le32(dma->size & SLI4_SLICONF_PMD_LEN);
  66. config->payload_len = cpu_to_le32(dma->size);
  67. /* save pointer to DMA for BMBX dumping purposes */
  68. sli4->bmbx_non_emb_pmd = dma;
  69. return dma->virt;
  70. }
  71. /**
  72. * sli_cmd_common_create_cq() - Write a COMMON_CREATE_CQ V2 command.
  73. *
  74. * @sli4: SLI context pointer.
  75. * @buf: Destination buffer for the command.
  76. * @qmem: DMA memory for queue.
  77. * @eq_id: EQ id assosiated with this cq.
  78. * Return: status -EIO/0.
  79. */
  80. static int
  81. sli_cmd_common_create_cq(struct sli4 *sli4, void *buf, struct efc_dma *qmem,
  82. u16 eq_id)
  83. {
  84. struct sli4_rqst_cmn_create_cq_v2 *cqv2 = NULL;
  85. u32 p;
  86. uintptr_t addr;
  87. u32 num_pages = 0;
  88. size_t cmd_size = 0;
  89. u32 page_size = 0;
  90. u32 n_cqe = 0;
  91. u32 dw5_flags = 0;
  92. u16 dw6w1_arm = 0;
  93. __le32 len;
  94. /* First calculate number of pages and the mailbox cmd length */
  95. n_cqe = qmem->size / SLI4_CQE_BYTES;
  96. switch (n_cqe) {
  97. case 256:
  98. case 512:
  99. case 1024:
  100. case 2048:
  101. page_size = SZ_4K;
  102. break;
  103. case 4096:
  104. page_size = SZ_8K;
  105. break;
  106. default:
  107. return -EIO;
  108. }
  109. num_pages = sli_page_count(qmem->size, page_size);
  110. cmd_size = SLI4_RQST_CMDSZ(cmn_create_cq_v2)
  111. + SZ_DMAADDR * num_pages;
  112. cqv2 = sli_config_cmd_init(sli4, buf, cmd_size, NULL);
  113. if (!cqv2)
  114. return -EIO;
  115. len = SLI4_RQST_PYLD_LEN_VAR(cmn_create_cq_v2, SZ_DMAADDR * num_pages);
  116. sli_cmd_fill_hdr(&cqv2->hdr, SLI4_CMN_CREATE_CQ, SLI4_SUBSYSTEM_COMMON,
  117. CMD_V2, len);
  118. cqv2->page_size = page_size / SLI_PAGE_SIZE;
  119. /* valid values for number of pages: 1, 2, 4, 8 (sec 4.4.3) */
  120. cqv2->num_pages = cpu_to_le16(num_pages);
  121. if (!num_pages || num_pages > SLI4_CREATE_CQV2_MAX_PAGES)
  122. return -EIO;
  123. switch (num_pages) {
  124. case 1:
  125. dw5_flags |= SLI4_CQ_CNT_VAL(256);
  126. break;
  127. case 2:
  128. dw5_flags |= SLI4_CQ_CNT_VAL(512);
  129. break;
  130. case 4:
  131. dw5_flags |= SLI4_CQ_CNT_VAL(1024);
  132. break;
  133. case 8:
  134. dw5_flags |= SLI4_CQ_CNT_VAL(LARGE);
  135. cqv2->cqe_count = cpu_to_le16(n_cqe);
  136. break;
  137. default:
  138. efc_log_err(sli4, "num_pages %d not valid\n", num_pages);
  139. return -EIO;
  140. }
  141. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  142. dw5_flags |= SLI4_CREATE_CQV2_AUTOVALID;
  143. dw5_flags |= SLI4_CREATE_CQV2_EVT;
  144. dw5_flags |= SLI4_CREATE_CQV2_VALID;
  145. cqv2->dw5_flags = cpu_to_le32(dw5_flags);
  146. cqv2->dw6w1_arm = cpu_to_le16(dw6w1_arm);
  147. cqv2->eq_id = cpu_to_le16(eq_id);
  148. for (p = 0, addr = qmem->phys; p < num_pages; p++, addr += page_size) {
  149. cqv2->page_phys_addr[p].low = cpu_to_le32(lower_32_bits(addr));
  150. cqv2->page_phys_addr[p].high = cpu_to_le32(upper_32_bits(addr));
  151. }
  152. return 0;
  153. }
  154. static int
  155. sli_cmd_common_create_eq(struct sli4 *sli4, void *buf, struct efc_dma *qmem)
  156. {
  157. struct sli4_rqst_cmn_create_eq *eq;
  158. u32 p;
  159. uintptr_t addr;
  160. u16 num_pages;
  161. u32 dw5_flags = 0;
  162. u32 dw6_flags = 0, ver;
  163. eq = sli_config_cmd_init(sli4, buf, SLI4_CFG_PYLD_LENGTH(cmn_create_eq),
  164. NULL);
  165. if (!eq)
  166. return -EIO;
  167. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  168. ver = CMD_V2;
  169. else
  170. ver = CMD_V0;
  171. sli_cmd_fill_hdr(&eq->hdr, SLI4_CMN_CREATE_EQ, SLI4_SUBSYSTEM_COMMON,
  172. ver, SLI4_RQST_PYLD_LEN(cmn_create_eq));
  173. /* valid values for number of pages: 1, 2, 4 (sec 4.4.3) */
  174. num_pages = qmem->size / SLI_PAGE_SIZE;
  175. eq->num_pages = cpu_to_le16(num_pages);
  176. switch (num_pages) {
  177. case 1:
  178. dw5_flags |= SLI4_EQE_SIZE_4;
  179. dw6_flags |= SLI4_EQ_CNT_VAL(1024);
  180. break;
  181. case 2:
  182. dw5_flags |= SLI4_EQE_SIZE_4;
  183. dw6_flags |= SLI4_EQ_CNT_VAL(2048);
  184. break;
  185. case 4:
  186. dw5_flags |= SLI4_EQE_SIZE_4;
  187. dw6_flags |= SLI4_EQ_CNT_VAL(4096);
  188. break;
  189. default:
  190. efc_log_err(sli4, "num_pages %d not valid\n", num_pages);
  191. return -EIO;
  192. }
  193. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  194. dw5_flags |= SLI4_CREATE_EQ_AUTOVALID;
  195. dw5_flags |= SLI4_CREATE_EQ_VALID;
  196. dw6_flags &= (~SLI4_CREATE_EQ_ARM);
  197. eq->dw5_flags = cpu_to_le32(dw5_flags);
  198. eq->dw6_flags = cpu_to_le32(dw6_flags);
  199. eq->dw7_delaymulti = cpu_to_le32(SLI4_CREATE_EQ_DELAYMULTI);
  200. for (p = 0, addr = qmem->phys; p < num_pages;
  201. p++, addr += SLI_PAGE_SIZE) {
  202. eq->page_address[p].low = cpu_to_le32(lower_32_bits(addr));
  203. eq->page_address[p].high = cpu_to_le32(upper_32_bits(addr));
  204. }
  205. return 0;
  206. }
  207. static int
  208. sli_cmd_common_create_mq_ext(struct sli4 *sli4, void *buf, struct efc_dma *qmem,
  209. u16 cq_id)
  210. {
  211. struct sli4_rqst_cmn_create_mq_ext *mq;
  212. u32 p;
  213. uintptr_t addr;
  214. u32 num_pages;
  215. u16 dw6w1_flags = 0;
  216. mq = sli_config_cmd_init(sli4, buf,
  217. SLI4_CFG_PYLD_LENGTH(cmn_create_mq_ext), NULL);
  218. if (!mq)
  219. return -EIO;
  220. sli_cmd_fill_hdr(&mq->hdr, SLI4_CMN_CREATE_MQ_EXT,
  221. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  222. SLI4_RQST_PYLD_LEN(cmn_create_mq_ext));
  223. /* valid values for number of pages: 1, 2, 4, 8 (sec 4.4.12) */
  224. num_pages = qmem->size / SLI_PAGE_SIZE;
  225. mq->num_pages = cpu_to_le16(num_pages);
  226. switch (num_pages) {
  227. case 1:
  228. dw6w1_flags |= SLI4_MQE_SIZE_16;
  229. break;
  230. case 2:
  231. dw6w1_flags |= SLI4_MQE_SIZE_32;
  232. break;
  233. case 4:
  234. dw6w1_flags |= SLI4_MQE_SIZE_64;
  235. break;
  236. case 8:
  237. dw6w1_flags |= SLI4_MQE_SIZE_128;
  238. break;
  239. default:
  240. efc_log_info(sli4, "num_pages %d not valid\n", num_pages);
  241. return -EIO;
  242. }
  243. mq->async_event_bitmap = cpu_to_le32(SLI4_ASYNC_EVT_FC_ALL);
  244. if (sli4->params.mq_create_version) {
  245. mq->cq_id_v1 = cpu_to_le16(cq_id);
  246. mq->hdr.dw3_version = cpu_to_le32(CMD_V1);
  247. } else {
  248. dw6w1_flags |= (cq_id << SLI4_CREATE_MQEXT_CQID_SHIFT);
  249. }
  250. mq->dw7_val = cpu_to_le32(SLI4_CREATE_MQEXT_VAL);
  251. mq->dw6w1_flags = cpu_to_le16(dw6w1_flags);
  252. for (p = 0, addr = qmem->phys; p < num_pages;
  253. p++, addr += SLI_PAGE_SIZE) {
  254. mq->page_phys_addr[p].low = cpu_to_le32(lower_32_bits(addr));
  255. mq->page_phys_addr[p].high = cpu_to_le32(upper_32_bits(addr));
  256. }
  257. return 0;
  258. }
  259. int
  260. sli_cmd_wq_create(struct sli4 *sli4, void *buf, struct efc_dma *qmem, u16 cq_id)
  261. {
  262. struct sli4_rqst_wq_create *wq;
  263. u32 p;
  264. uintptr_t addr;
  265. u32 page_size = 0;
  266. u32 n_wqe = 0;
  267. u16 num_pages;
  268. wq = sli_config_cmd_init(sli4, buf, SLI4_CFG_PYLD_LENGTH(wq_create),
  269. NULL);
  270. if (!wq)
  271. return -EIO;
  272. sli_cmd_fill_hdr(&wq->hdr, SLI4_OPC_WQ_CREATE, SLI4_SUBSYSTEM_FC,
  273. CMD_V1, SLI4_RQST_PYLD_LEN(wq_create));
  274. n_wqe = qmem->size / sli4->wqe_size;
  275. switch (qmem->size) {
  276. case 4096:
  277. case 8192:
  278. case 16384:
  279. case 32768:
  280. page_size = SZ_4K;
  281. break;
  282. case 65536:
  283. page_size = SZ_8K;
  284. break;
  285. case 131072:
  286. page_size = SZ_16K;
  287. break;
  288. case 262144:
  289. page_size = SZ_32K;
  290. break;
  291. case 524288:
  292. page_size = SZ_64K;
  293. break;
  294. default:
  295. return -EIO;
  296. }
  297. /* valid values for number of pages(num_pages): 1-8 */
  298. num_pages = sli_page_count(qmem->size, page_size);
  299. wq->num_pages = cpu_to_le16(num_pages);
  300. if (!num_pages || num_pages > SLI4_WQ_CREATE_MAX_PAGES)
  301. return -EIO;
  302. wq->cq_id = cpu_to_le16(cq_id);
  303. wq->page_size = page_size / SLI_PAGE_SIZE;
  304. if (sli4->wqe_size == SLI4_WQE_EXT_BYTES)
  305. wq->wqe_size_byte |= SLI4_WQE_EXT_SIZE;
  306. else
  307. wq->wqe_size_byte |= SLI4_WQE_SIZE;
  308. wq->wqe_count = cpu_to_le16(n_wqe);
  309. for (p = 0, addr = qmem->phys; p < num_pages; p++, addr += page_size) {
  310. wq->page_phys_addr[p].low = cpu_to_le32(lower_32_bits(addr));
  311. wq->page_phys_addr[p].high = cpu_to_le32(upper_32_bits(addr));
  312. }
  313. return 0;
  314. }
  315. static int
  316. sli_cmd_rq_create_v1(struct sli4 *sli4, void *buf, struct efc_dma *qmem,
  317. u16 cq_id, u16 buffer_size)
  318. {
  319. struct sli4_rqst_rq_create_v1 *rq;
  320. u32 p;
  321. uintptr_t addr;
  322. u32 num_pages;
  323. rq = sli_config_cmd_init(sli4, buf, SLI4_CFG_PYLD_LENGTH(rq_create_v1),
  324. NULL);
  325. if (!rq)
  326. return -EIO;
  327. sli_cmd_fill_hdr(&rq->hdr, SLI4_OPC_RQ_CREATE, SLI4_SUBSYSTEM_FC,
  328. CMD_V1, SLI4_RQST_PYLD_LEN(rq_create_v1));
  329. /* Disable "no buffer warnings" to avoid Lancer bug */
  330. rq->dim_dfd_dnb |= SLI4_RQ_CREATE_V1_DNB;
  331. /* valid values for number of pages: 1-8 (sec 4.5.6) */
  332. num_pages = sli_page_count(qmem->size, SLI_PAGE_SIZE);
  333. rq->num_pages = cpu_to_le16(num_pages);
  334. if (!num_pages ||
  335. num_pages > SLI4_RQ_CREATE_V1_MAX_PAGES) {
  336. efc_log_info(sli4, "num_pages %d not valid, max %d\n",
  337. num_pages, SLI4_RQ_CREATE_V1_MAX_PAGES);
  338. return -EIO;
  339. }
  340. /*
  341. * RQE count is the total number of entries (note not lg2(# entries))
  342. */
  343. rq->rqe_count = cpu_to_le16(qmem->size / SLI4_RQE_SIZE);
  344. rq->rqe_size_byte |= SLI4_RQE_SIZE_8;
  345. rq->page_size = SLI4_RQ_PAGE_SIZE_4096;
  346. if (buffer_size < sli4->rq_min_buf_size ||
  347. buffer_size > sli4->rq_max_buf_size) {
  348. efc_log_err(sli4, "buffer_size %d out of range (%d-%d)\n",
  349. buffer_size, sli4->rq_min_buf_size,
  350. sli4->rq_max_buf_size);
  351. return -EIO;
  352. }
  353. rq->buffer_size = cpu_to_le32(buffer_size);
  354. rq->cq_id = cpu_to_le16(cq_id);
  355. for (p = 0, addr = qmem->phys;
  356. p < num_pages;
  357. p++, addr += SLI_PAGE_SIZE) {
  358. rq->page_phys_addr[p].low = cpu_to_le32(lower_32_bits(addr));
  359. rq->page_phys_addr[p].high = cpu_to_le32(upper_32_bits(addr));
  360. }
  361. return 0;
  362. }
  363. static int
  364. sli_cmd_rq_create_v2(struct sli4 *sli4, u32 num_rqs,
  365. struct sli4_queue *qs[], u32 base_cq_id,
  366. u32 header_buffer_size,
  367. u32 payload_buffer_size, struct efc_dma *dma)
  368. {
  369. struct sli4_rqst_rq_create_v2 *req = NULL;
  370. u32 i, p, offset = 0;
  371. u32 payload_size, page_count;
  372. uintptr_t addr;
  373. u32 num_pages;
  374. __le32 len;
  375. page_count = sli_page_count(qs[0]->dma.size, SLI_PAGE_SIZE) * num_rqs;
  376. /* Payload length must accommodate both request and response */
  377. payload_size = max(SLI4_RQST_CMDSZ(rq_create_v2) +
  378. SZ_DMAADDR * page_count,
  379. sizeof(struct sli4_rsp_cmn_create_queue_set));
  380. dma->size = payload_size;
  381. dma->virt = dma_alloc_coherent(&sli4->pci->dev, dma->size,
  382. &dma->phys, GFP_KERNEL);
  383. if (!dma->virt)
  384. return -EIO;
  385. memset(dma->virt, 0, payload_size);
  386. req = sli_config_cmd_init(sli4, sli4->bmbx.virt, payload_size, dma);
  387. if (!req)
  388. return -EIO;
  389. len = SLI4_RQST_PYLD_LEN_VAR(rq_create_v2, SZ_DMAADDR * page_count);
  390. sli_cmd_fill_hdr(&req->hdr, SLI4_OPC_RQ_CREATE, SLI4_SUBSYSTEM_FC,
  391. CMD_V2, len);
  392. /* Fill Payload fields */
  393. req->dim_dfd_dnb |= SLI4_RQCREATEV2_DNB;
  394. num_pages = sli_page_count(qs[0]->dma.size, SLI_PAGE_SIZE);
  395. req->num_pages = cpu_to_le16(num_pages);
  396. req->rqe_count = cpu_to_le16(qs[0]->dma.size / SLI4_RQE_SIZE);
  397. req->rqe_size_byte |= SLI4_RQE_SIZE_8;
  398. req->page_size = SLI4_RQ_PAGE_SIZE_4096;
  399. req->rq_count = num_rqs;
  400. req->base_cq_id = cpu_to_le16(base_cq_id);
  401. req->hdr_buffer_size = cpu_to_le16(header_buffer_size);
  402. req->payload_buffer_size = cpu_to_le16(payload_buffer_size);
  403. for (i = 0; i < num_rqs; i++) {
  404. for (p = 0, addr = qs[i]->dma.phys; p < num_pages;
  405. p++, addr += SLI_PAGE_SIZE) {
  406. req->page_phys_addr[offset].low =
  407. cpu_to_le32(lower_32_bits(addr));
  408. req->page_phys_addr[offset].high =
  409. cpu_to_le32(upper_32_bits(addr));
  410. offset++;
  411. }
  412. }
  413. return 0;
  414. }
  415. static void
  416. __sli_queue_destroy(struct sli4 *sli4, struct sli4_queue *q)
  417. {
  418. if (!q->dma.size)
  419. return;
  420. dma_free_coherent(&sli4->pci->dev, q->dma.size,
  421. q->dma.virt, q->dma.phys);
  422. memset(&q->dma, 0, sizeof(struct efc_dma));
  423. }
  424. int
  425. __sli_queue_init(struct sli4 *sli4, struct sli4_queue *q, u32 qtype,
  426. size_t size, u32 n_entries, u32 align)
  427. {
  428. if (q->dma.virt) {
  429. efc_log_err(sli4, "%s failed\n", __func__);
  430. return -EIO;
  431. }
  432. memset(q, 0, sizeof(struct sli4_queue));
  433. q->dma.size = size * n_entries;
  434. q->dma.virt = dma_alloc_coherent(&sli4->pci->dev, q->dma.size,
  435. &q->dma.phys, GFP_KERNEL);
  436. if (!q->dma.virt) {
  437. memset(&q->dma, 0, sizeof(struct efc_dma));
  438. efc_log_err(sli4, "%s allocation failed\n", SLI4_QNAME[qtype]);
  439. return -EIO;
  440. }
  441. memset(q->dma.virt, 0, size * n_entries);
  442. spin_lock_init(&q->lock);
  443. q->type = qtype;
  444. q->size = size;
  445. q->length = n_entries;
  446. if (q->type == SLI4_QTYPE_EQ || q->type == SLI4_QTYPE_CQ) {
  447. /* For prism, phase will be flipped after
  448. * a sweep through eq and cq
  449. */
  450. q->phase = 1;
  451. }
  452. /* Limit to hwf the queue size per interrupt */
  453. q->proc_limit = n_entries / 2;
  454. if (q->type == SLI4_QTYPE_EQ)
  455. q->posted_limit = q->length / 2;
  456. else
  457. q->posted_limit = 64;
  458. return 0;
  459. }
  460. int
  461. sli_fc_rq_alloc(struct sli4 *sli4, struct sli4_queue *q,
  462. u32 n_entries, u32 buffer_size,
  463. struct sli4_queue *cq, bool is_hdr)
  464. {
  465. if (__sli_queue_init(sli4, q, SLI4_QTYPE_RQ, SLI4_RQE_SIZE,
  466. n_entries, SLI_PAGE_SIZE))
  467. return -EIO;
  468. if (sli_cmd_rq_create_v1(sli4, sli4->bmbx.virt, &q->dma, cq->id,
  469. buffer_size))
  470. goto error;
  471. if (__sli_create_queue(sli4, q))
  472. goto error;
  473. if (is_hdr && q->id & 1) {
  474. efc_log_info(sli4, "bad header RQ_ID %d\n", q->id);
  475. goto error;
  476. } else if (!is_hdr && (q->id & 1) == 0) {
  477. efc_log_info(sli4, "bad data RQ_ID %d\n", q->id);
  478. goto error;
  479. }
  480. if (is_hdr)
  481. q->u.flag |= SLI4_QUEUE_FLAG_HDR;
  482. else
  483. q->u.flag &= ~SLI4_QUEUE_FLAG_HDR;
  484. return 0;
  485. error:
  486. __sli_queue_destroy(sli4, q);
  487. return -EIO;
  488. }
  489. int
  490. sli_fc_rq_set_alloc(struct sli4 *sli4, u32 num_rq_pairs,
  491. struct sli4_queue *qs[], u32 base_cq_id,
  492. u32 n_entries, u32 header_buffer_size,
  493. u32 payload_buffer_size)
  494. {
  495. u32 i;
  496. struct efc_dma dma = {0};
  497. struct sli4_rsp_cmn_create_queue_set *rsp = NULL;
  498. void __iomem *db_regaddr = NULL;
  499. u32 num_rqs = num_rq_pairs * 2;
  500. for (i = 0; i < num_rqs; i++) {
  501. if (__sli_queue_init(sli4, qs[i], SLI4_QTYPE_RQ,
  502. SLI4_RQE_SIZE, n_entries,
  503. SLI_PAGE_SIZE)) {
  504. goto error;
  505. }
  506. }
  507. if (sli_cmd_rq_create_v2(sli4, num_rqs, qs, base_cq_id,
  508. header_buffer_size, payload_buffer_size,
  509. &dma)) {
  510. goto error;
  511. }
  512. if (sli_bmbx_command(sli4)) {
  513. efc_log_err(sli4, "bootstrap mailbox write failed RQSet\n");
  514. goto error;
  515. }
  516. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  517. db_regaddr = sli4->reg[1] + SLI4_IF6_RQ_DB_REG;
  518. else
  519. db_regaddr = sli4->reg[0] + SLI4_RQ_DB_REG;
  520. rsp = dma.virt;
  521. if (rsp->hdr.status) {
  522. efc_log_err(sli4, "bad create RQSet status=%#x addl=%#x\n",
  523. rsp->hdr.status, rsp->hdr.additional_status);
  524. goto error;
  525. }
  526. for (i = 0; i < num_rqs; i++) {
  527. qs[i]->id = i + le16_to_cpu(rsp->q_id);
  528. if ((qs[i]->id & 1) == 0)
  529. qs[i]->u.flag |= SLI4_QUEUE_FLAG_HDR;
  530. else
  531. qs[i]->u.flag &= ~SLI4_QUEUE_FLAG_HDR;
  532. qs[i]->db_regaddr = db_regaddr;
  533. }
  534. dma_free_coherent(&sli4->pci->dev, dma.size, dma.virt, dma.phys);
  535. return 0;
  536. error:
  537. for (i = 0; i < num_rqs; i++)
  538. __sli_queue_destroy(sli4, qs[i]);
  539. if (dma.virt)
  540. dma_free_coherent(&sli4->pci->dev, dma.size, dma.virt,
  541. dma.phys);
  542. return -EIO;
  543. }
  544. static int
  545. sli_res_sli_config(struct sli4 *sli4, void *buf)
  546. {
  547. struct sli4_cmd_sli_config *sli_config = buf;
  548. /* sanity check */
  549. if (!buf || sli_config->hdr.command !=
  550. SLI4_MBX_CMD_SLI_CONFIG) {
  551. efc_log_err(sli4, "bad parameter buf=%p cmd=%#x\n", buf,
  552. buf ? sli_config->hdr.command : -1);
  553. return -EIO;
  554. }
  555. if (le16_to_cpu(sli_config->hdr.status))
  556. return le16_to_cpu(sli_config->hdr.status);
  557. if (le32_to_cpu(sli_config->dw1_flags) & SLI4_SLICONF_EMB)
  558. return sli_config->payload.embed[4];
  559. efc_log_info(sli4, "external buffers not supported\n");
  560. return -EIO;
  561. }
  562. int
  563. __sli_create_queue(struct sli4 *sli4, struct sli4_queue *q)
  564. {
  565. struct sli4_rsp_cmn_create_queue *res_q = NULL;
  566. if (sli_bmbx_command(sli4)) {
  567. efc_log_crit(sli4, "bootstrap mailbox write fail %s\n",
  568. SLI4_QNAME[q->type]);
  569. return -EIO;
  570. }
  571. if (sli_res_sli_config(sli4, sli4->bmbx.virt)) {
  572. efc_log_err(sli4, "bad status create %s\n",
  573. SLI4_QNAME[q->type]);
  574. return -EIO;
  575. }
  576. res_q = (void *)((u8 *)sli4->bmbx.virt +
  577. offsetof(struct sli4_cmd_sli_config, payload));
  578. if (res_q->hdr.status) {
  579. efc_log_err(sli4, "bad create %s status=%#x addl=%#x\n",
  580. SLI4_QNAME[q->type], res_q->hdr.status,
  581. res_q->hdr.additional_status);
  582. return -EIO;
  583. }
  584. q->id = le16_to_cpu(res_q->q_id);
  585. switch (q->type) {
  586. case SLI4_QTYPE_EQ:
  587. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  588. q->db_regaddr = sli4->reg[1] + SLI4_IF6_EQ_DB_REG;
  589. else
  590. q->db_regaddr = sli4->reg[0] + SLI4_EQCQ_DB_REG;
  591. break;
  592. case SLI4_QTYPE_CQ:
  593. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  594. q->db_regaddr = sli4->reg[1] + SLI4_IF6_CQ_DB_REG;
  595. else
  596. q->db_regaddr = sli4->reg[0] + SLI4_EQCQ_DB_REG;
  597. break;
  598. case SLI4_QTYPE_MQ:
  599. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  600. q->db_regaddr = sli4->reg[1] + SLI4_IF6_MQ_DB_REG;
  601. else
  602. q->db_regaddr = sli4->reg[0] + SLI4_MQ_DB_REG;
  603. break;
  604. case SLI4_QTYPE_RQ:
  605. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  606. q->db_regaddr = sli4->reg[1] + SLI4_IF6_RQ_DB_REG;
  607. else
  608. q->db_regaddr = sli4->reg[0] + SLI4_RQ_DB_REG;
  609. break;
  610. case SLI4_QTYPE_WQ:
  611. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  612. q->db_regaddr = sli4->reg[1] + SLI4_IF6_WQ_DB_REG;
  613. else
  614. q->db_regaddr = sli4->reg[0] + SLI4_IO_WQ_DB_REG;
  615. break;
  616. default:
  617. break;
  618. }
  619. return 0;
  620. }
  621. int
  622. sli_get_queue_entry_size(struct sli4 *sli4, u32 qtype)
  623. {
  624. u32 size = 0;
  625. switch (qtype) {
  626. case SLI4_QTYPE_EQ:
  627. size = sizeof(u32);
  628. break;
  629. case SLI4_QTYPE_CQ:
  630. size = 16;
  631. break;
  632. case SLI4_QTYPE_MQ:
  633. size = 256;
  634. break;
  635. case SLI4_QTYPE_WQ:
  636. size = sli4->wqe_size;
  637. break;
  638. case SLI4_QTYPE_RQ:
  639. size = SLI4_RQE_SIZE;
  640. break;
  641. default:
  642. efc_log_info(sli4, "unknown queue type %d\n", qtype);
  643. return -1;
  644. }
  645. return size;
  646. }
  647. int
  648. sli_queue_alloc(struct sli4 *sli4, u32 qtype,
  649. struct sli4_queue *q, u32 n_entries,
  650. struct sli4_queue *assoc)
  651. {
  652. int size;
  653. u32 align = 0;
  654. /* get queue size */
  655. size = sli_get_queue_entry_size(sli4, qtype);
  656. if (size < 0)
  657. return -EIO;
  658. align = SLI_PAGE_SIZE;
  659. if (__sli_queue_init(sli4, q, qtype, size, n_entries, align))
  660. return -EIO;
  661. switch (qtype) {
  662. case SLI4_QTYPE_EQ:
  663. if (!sli_cmd_common_create_eq(sli4, sli4->bmbx.virt, &q->dma) &&
  664. !__sli_create_queue(sli4, q))
  665. return 0;
  666. break;
  667. case SLI4_QTYPE_CQ:
  668. if (!sli_cmd_common_create_cq(sli4, sli4->bmbx.virt, &q->dma,
  669. assoc ? assoc->id : 0) &&
  670. !__sli_create_queue(sli4, q))
  671. return 0;
  672. break;
  673. case SLI4_QTYPE_MQ:
  674. assoc->u.flag |= SLI4_QUEUE_FLAG_MQ;
  675. if (!sli_cmd_common_create_mq_ext(sli4, sli4->bmbx.virt,
  676. &q->dma, assoc->id) &&
  677. !__sli_create_queue(sli4, q))
  678. return 0;
  679. break;
  680. case SLI4_QTYPE_WQ:
  681. if (!sli_cmd_wq_create(sli4, sli4->bmbx.virt, &q->dma,
  682. assoc ? assoc->id : 0) &&
  683. !__sli_create_queue(sli4, q))
  684. return 0;
  685. break;
  686. default:
  687. efc_log_info(sli4, "unknown queue type %d\n", qtype);
  688. }
  689. __sli_queue_destroy(sli4, q);
  690. return -EIO;
  691. }
  692. static int sli_cmd_cq_set_create(struct sli4 *sli4,
  693. struct sli4_queue *qs[], u32 num_cqs,
  694. struct sli4_queue *eqs[],
  695. struct efc_dma *dma)
  696. {
  697. struct sli4_rqst_cmn_create_cq_set_v0 *req = NULL;
  698. uintptr_t addr;
  699. u32 i, offset = 0, page_bytes = 0, payload_size;
  700. u32 p = 0, page_size = 0, n_cqe = 0, num_pages_cq;
  701. u32 dw5_flags = 0;
  702. u16 dw6w1_flags = 0;
  703. __le32 req_len;
  704. n_cqe = qs[0]->dma.size / SLI4_CQE_BYTES;
  705. switch (n_cqe) {
  706. case 256:
  707. case 512:
  708. case 1024:
  709. case 2048:
  710. page_size = 1;
  711. break;
  712. case 4096:
  713. page_size = 2;
  714. break;
  715. default:
  716. return -EIO;
  717. }
  718. page_bytes = page_size * SLI_PAGE_SIZE;
  719. num_pages_cq = sli_page_count(qs[0]->dma.size, page_bytes);
  720. payload_size = max(SLI4_RQST_CMDSZ(cmn_create_cq_set_v0) +
  721. (SZ_DMAADDR * num_pages_cq * num_cqs),
  722. sizeof(struct sli4_rsp_cmn_create_queue_set));
  723. dma->size = payload_size;
  724. dma->virt = dma_alloc_coherent(&sli4->pci->dev, dma->size,
  725. &dma->phys, GFP_KERNEL);
  726. if (!dma->virt)
  727. return -EIO;
  728. memset(dma->virt, 0, payload_size);
  729. req = sli_config_cmd_init(sli4, sli4->bmbx.virt, payload_size, dma);
  730. if (!req)
  731. return -EIO;
  732. req_len = SLI4_RQST_PYLD_LEN_VAR(cmn_create_cq_set_v0,
  733. SZ_DMAADDR * num_pages_cq * num_cqs);
  734. sli_cmd_fill_hdr(&req->hdr, SLI4_CMN_CREATE_CQ_SET, SLI4_SUBSYSTEM_FC,
  735. CMD_V0, req_len);
  736. req->page_size = page_size;
  737. req->num_pages = cpu_to_le16(num_pages_cq);
  738. switch (num_pages_cq) {
  739. case 1:
  740. dw5_flags |= SLI4_CQ_CNT_VAL(256);
  741. break;
  742. case 2:
  743. dw5_flags |= SLI4_CQ_CNT_VAL(512);
  744. break;
  745. case 4:
  746. dw5_flags |= SLI4_CQ_CNT_VAL(1024);
  747. break;
  748. case 8:
  749. dw5_flags |= SLI4_CQ_CNT_VAL(LARGE);
  750. dw6w1_flags |= (n_cqe & SLI4_CREATE_CQSETV0_CQE_COUNT);
  751. break;
  752. default:
  753. efc_log_info(sli4, "num_pages %d not valid\n", num_pages_cq);
  754. return -EIO;
  755. }
  756. dw5_flags |= SLI4_CREATE_CQSETV0_EVT;
  757. dw5_flags |= SLI4_CREATE_CQSETV0_VALID;
  758. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  759. dw5_flags |= SLI4_CREATE_CQSETV0_AUTOVALID;
  760. dw6w1_flags &= ~SLI4_CREATE_CQSETV0_ARM;
  761. req->dw5_flags = cpu_to_le32(dw5_flags);
  762. req->dw6w1_flags = cpu_to_le16(dw6w1_flags);
  763. req->num_cq_req = cpu_to_le16(num_cqs);
  764. /* Fill page addresses of all the CQs. */
  765. for (i = 0; i < num_cqs; i++) {
  766. req->eq_id[i] = cpu_to_le16(eqs[i]->id);
  767. for (p = 0, addr = qs[i]->dma.phys; p < num_pages_cq;
  768. p++, addr += page_bytes) {
  769. req->page_phys_addr[offset].low =
  770. cpu_to_le32(lower_32_bits(addr));
  771. req->page_phys_addr[offset].high =
  772. cpu_to_le32(upper_32_bits(addr));
  773. offset++;
  774. }
  775. }
  776. return 0;
  777. }
  778. int
  779. sli_cq_alloc_set(struct sli4 *sli4, struct sli4_queue *qs[],
  780. u32 num_cqs, u32 n_entries, struct sli4_queue *eqs[])
  781. {
  782. u32 i;
  783. struct efc_dma dma = {0};
  784. struct sli4_rsp_cmn_create_queue_set *res;
  785. void __iomem *db_regaddr;
  786. /* Align the queue DMA memory */
  787. for (i = 0; i < num_cqs; i++) {
  788. if (__sli_queue_init(sli4, qs[i], SLI4_QTYPE_CQ, SLI4_CQE_BYTES,
  789. n_entries, SLI_PAGE_SIZE))
  790. goto error;
  791. }
  792. if (sli_cmd_cq_set_create(sli4, qs, num_cqs, eqs, &dma))
  793. goto error;
  794. if (sli_bmbx_command(sli4))
  795. goto error;
  796. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  797. db_regaddr = sli4->reg[1] + SLI4_IF6_CQ_DB_REG;
  798. else
  799. db_regaddr = sli4->reg[0] + SLI4_EQCQ_DB_REG;
  800. res = dma.virt;
  801. if (res->hdr.status) {
  802. efc_log_err(sli4, "bad create CQSet status=%#x addl=%#x\n",
  803. res->hdr.status, res->hdr.additional_status);
  804. goto error;
  805. }
  806. /* Check if we got all requested CQs. */
  807. if (le16_to_cpu(res->num_q_allocated) != num_cqs) {
  808. efc_log_crit(sli4, "Requested count CQs doesn't match.\n");
  809. goto error;
  810. }
  811. /* Fill the resp cq ids. */
  812. for (i = 0; i < num_cqs; i++) {
  813. qs[i]->id = le16_to_cpu(res->q_id) + i;
  814. qs[i]->db_regaddr = db_regaddr;
  815. }
  816. dma_free_coherent(&sli4->pci->dev, dma.size, dma.virt, dma.phys);
  817. return 0;
  818. error:
  819. for (i = 0; i < num_cqs; i++)
  820. __sli_queue_destroy(sli4, qs[i]);
  821. if (dma.virt)
  822. dma_free_coherent(&sli4->pci->dev, dma.size, dma.virt,
  823. dma.phys);
  824. return -EIO;
  825. }
  826. static int
  827. sli_cmd_common_destroy_q(struct sli4 *sli4, u8 opc, u8 subsystem, u16 q_id)
  828. {
  829. struct sli4_rqst_cmn_destroy_q *req;
  830. /* Payload length must accommodate both request and response */
  831. req = sli_config_cmd_init(sli4, sli4->bmbx.virt,
  832. SLI4_CFG_PYLD_LENGTH(cmn_destroy_q), NULL);
  833. if (!req)
  834. return -EIO;
  835. sli_cmd_fill_hdr(&req->hdr, opc, subsystem,
  836. CMD_V0, SLI4_RQST_PYLD_LEN(cmn_destroy_q));
  837. req->q_id = cpu_to_le16(q_id);
  838. return 0;
  839. }
  840. int
  841. sli_queue_free(struct sli4 *sli4, struct sli4_queue *q,
  842. u32 destroy_queues, u32 free_memory)
  843. {
  844. int rc = 0;
  845. u8 opcode, subsystem;
  846. struct sli4_rsp_hdr *res;
  847. if (!q) {
  848. efc_log_err(sli4, "bad parameter sli4=%p q=%p\n", sli4, q);
  849. return -EIO;
  850. }
  851. if (!destroy_queues)
  852. goto free_mem;
  853. switch (q->type) {
  854. case SLI4_QTYPE_EQ:
  855. opcode = SLI4_CMN_DESTROY_EQ;
  856. subsystem = SLI4_SUBSYSTEM_COMMON;
  857. break;
  858. case SLI4_QTYPE_CQ:
  859. opcode = SLI4_CMN_DESTROY_CQ;
  860. subsystem = SLI4_SUBSYSTEM_COMMON;
  861. break;
  862. case SLI4_QTYPE_MQ:
  863. opcode = SLI4_CMN_DESTROY_MQ;
  864. subsystem = SLI4_SUBSYSTEM_COMMON;
  865. break;
  866. case SLI4_QTYPE_WQ:
  867. opcode = SLI4_OPC_WQ_DESTROY;
  868. subsystem = SLI4_SUBSYSTEM_FC;
  869. break;
  870. case SLI4_QTYPE_RQ:
  871. opcode = SLI4_OPC_RQ_DESTROY;
  872. subsystem = SLI4_SUBSYSTEM_FC;
  873. break;
  874. default:
  875. efc_log_info(sli4, "bad queue type %d\n", q->type);
  876. rc = -EIO;
  877. goto free_mem;
  878. }
  879. rc = sli_cmd_common_destroy_q(sli4, opcode, subsystem, q->id);
  880. if (rc)
  881. goto free_mem;
  882. rc = sli_bmbx_command(sli4);
  883. if (rc)
  884. goto free_mem;
  885. rc = sli_res_sli_config(sli4, sli4->bmbx.virt);
  886. if (rc)
  887. goto free_mem;
  888. res = (void *)((u8 *)sli4->bmbx.virt +
  889. offsetof(struct sli4_cmd_sli_config, payload));
  890. if (res->status) {
  891. efc_log_err(sli4, "destroy %s st=%#x addl=%#x\n",
  892. SLI4_QNAME[q->type], res->status,
  893. res->additional_status);
  894. rc = -EIO;
  895. goto free_mem;
  896. }
  897. free_mem:
  898. if (free_memory)
  899. __sli_queue_destroy(sli4, q);
  900. return rc;
  901. }
  902. int
  903. sli_queue_eq_arm(struct sli4 *sli4, struct sli4_queue *q, bool arm)
  904. {
  905. u32 val;
  906. unsigned long flags = 0;
  907. u32 a = arm ? SLI4_EQCQ_ARM : SLI4_EQCQ_UNARM;
  908. spin_lock_irqsave(&q->lock, flags);
  909. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  910. val = sli_format_if6_eq_db_data(q->n_posted, q->id, a);
  911. else
  912. val = sli_format_eq_db_data(q->n_posted, q->id, a);
  913. writel(val, q->db_regaddr);
  914. q->n_posted = 0;
  915. spin_unlock_irqrestore(&q->lock, flags);
  916. return 0;
  917. }
  918. int
  919. sli_queue_arm(struct sli4 *sli4, struct sli4_queue *q, bool arm)
  920. {
  921. u32 val = 0;
  922. unsigned long flags = 0;
  923. u32 a = arm ? SLI4_EQCQ_ARM : SLI4_EQCQ_UNARM;
  924. spin_lock_irqsave(&q->lock, flags);
  925. switch (q->type) {
  926. case SLI4_QTYPE_EQ:
  927. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  928. val = sli_format_if6_eq_db_data(q->n_posted, q->id, a);
  929. else
  930. val = sli_format_eq_db_data(q->n_posted, q->id, a);
  931. writel(val, q->db_regaddr);
  932. q->n_posted = 0;
  933. break;
  934. case SLI4_QTYPE_CQ:
  935. if (sli4->if_type == SLI4_INTF_IF_TYPE_6)
  936. val = sli_format_if6_cq_db_data(q->n_posted, q->id, a);
  937. else
  938. val = sli_format_cq_db_data(q->n_posted, q->id, a);
  939. writel(val, q->db_regaddr);
  940. q->n_posted = 0;
  941. break;
  942. default:
  943. efc_log_info(sli4, "should only be used for EQ/CQ, not %s\n",
  944. SLI4_QNAME[q->type]);
  945. }
  946. spin_unlock_irqrestore(&q->lock, flags);
  947. return 0;
  948. }
  949. int
  950. sli_wq_write(struct sli4 *sli4, struct sli4_queue *q, u8 *entry)
  951. {
  952. u8 *qe = q->dma.virt;
  953. u32 qindex;
  954. u32 val = 0;
  955. qindex = q->index;
  956. qe += q->index * q->size;
  957. if (sli4->params.perf_wq_id_association)
  958. sli_set_wq_id_association(entry, q->id);
  959. memcpy(qe, entry, q->size);
  960. val = sli_format_wq_db_data(q->id);
  961. writel(val, q->db_regaddr);
  962. q->index = (q->index + 1) & (q->length - 1);
  963. return qindex;
  964. }
  965. int
  966. sli_mq_write(struct sli4 *sli4, struct sli4_queue *q, u8 *entry)
  967. {
  968. u8 *qe = q->dma.virt;
  969. u32 qindex;
  970. u32 val = 0;
  971. unsigned long flags;
  972. spin_lock_irqsave(&q->lock, flags);
  973. qindex = q->index;
  974. qe += q->index * q->size;
  975. memcpy(qe, entry, q->size);
  976. val = sli_format_mq_db_data(q->id);
  977. writel(val, q->db_regaddr);
  978. q->index = (q->index + 1) & (q->length - 1);
  979. spin_unlock_irqrestore(&q->lock, flags);
  980. return qindex;
  981. }
  982. int
  983. sli_rq_write(struct sli4 *sli4, struct sli4_queue *q, u8 *entry)
  984. {
  985. u8 *qe = q->dma.virt;
  986. u32 qindex;
  987. u32 val = 0;
  988. qindex = q->index;
  989. qe += q->index * q->size;
  990. memcpy(qe, entry, q->size);
  991. /*
  992. * In RQ-pair, an RQ either contains the FC header
  993. * (i.e. is_hdr == TRUE) or the payload.
  994. *
  995. * Don't ring doorbell for payload RQ
  996. */
  997. if (!(q->u.flag & SLI4_QUEUE_FLAG_HDR))
  998. goto skip;
  999. val = sli_format_rq_db_data(q->id);
  1000. writel(val, q->db_regaddr);
  1001. skip:
  1002. q->index = (q->index + 1) & (q->length - 1);
  1003. return qindex;
  1004. }
  1005. int
  1006. sli_eq_read(struct sli4 *sli4, struct sli4_queue *q, u8 *entry)
  1007. {
  1008. u8 *qe = q->dma.virt;
  1009. unsigned long flags = 0;
  1010. u16 wflags = 0;
  1011. spin_lock_irqsave(&q->lock, flags);
  1012. qe += q->index * q->size;
  1013. /* Check if eqe is valid */
  1014. wflags = le16_to_cpu(((struct sli4_eqe *)qe)->dw0w0_flags);
  1015. if ((wflags & SLI4_EQE_VALID) != q->phase) {
  1016. spin_unlock_irqrestore(&q->lock, flags);
  1017. return -EIO;
  1018. }
  1019. if (sli4->if_type != SLI4_INTF_IF_TYPE_6) {
  1020. wflags &= ~SLI4_EQE_VALID;
  1021. ((struct sli4_eqe *)qe)->dw0w0_flags = cpu_to_le16(wflags);
  1022. }
  1023. memcpy(entry, qe, q->size);
  1024. q->index = (q->index + 1) & (q->length - 1);
  1025. q->n_posted++;
  1026. /*
  1027. * For prism, the phase value will be used
  1028. * to check the validity of eq/cq entries.
  1029. * The value toggles after a complete sweep
  1030. * through the queue.
  1031. */
  1032. if (sli4->if_type == SLI4_INTF_IF_TYPE_6 && q->index == 0)
  1033. q->phase ^= (u16)0x1;
  1034. spin_unlock_irqrestore(&q->lock, flags);
  1035. return 0;
  1036. }
  1037. int
  1038. sli_cq_read(struct sli4 *sli4, struct sli4_queue *q, u8 *entry)
  1039. {
  1040. u8 *qe = q->dma.virt;
  1041. unsigned long flags = 0;
  1042. u32 dwflags = 0;
  1043. bool valid_bit_set;
  1044. spin_lock_irqsave(&q->lock, flags);
  1045. qe += q->index * q->size;
  1046. /* Check if cqe is valid */
  1047. dwflags = le32_to_cpu(((struct sli4_mcqe *)qe)->dw3_flags);
  1048. valid_bit_set = (dwflags & SLI4_MCQE_VALID) != 0;
  1049. if (valid_bit_set != q->phase) {
  1050. spin_unlock_irqrestore(&q->lock, flags);
  1051. return -EIO;
  1052. }
  1053. if (sli4->if_type != SLI4_INTF_IF_TYPE_6) {
  1054. dwflags &= ~SLI4_MCQE_VALID;
  1055. ((struct sli4_mcqe *)qe)->dw3_flags = cpu_to_le32(dwflags);
  1056. }
  1057. memcpy(entry, qe, q->size);
  1058. q->index = (q->index + 1) & (q->length - 1);
  1059. q->n_posted++;
  1060. /*
  1061. * For prism, the phase value will be used
  1062. * to check the validity of eq/cq entries.
  1063. * The value toggles after a complete sweep
  1064. * through the queue.
  1065. */
  1066. if (sli4->if_type == SLI4_INTF_IF_TYPE_6 && q->index == 0)
  1067. q->phase ^= (u16)0x1;
  1068. spin_unlock_irqrestore(&q->lock, flags);
  1069. return 0;
  1070. }
  1071. int
  1072. sli_mq_read(struct sli4 *sli4, struct sli4_queue *q, u8 *entry)
  1073. {
  1074. u8 *qe = q->dma.virt;
  1075. unsigned long flags = 0;
  1076. spin_lock_irqsave(&q->lock, flags);
  1077. qe += q->u.r_idx * q->size;
  1078. /* Check if mqe is valid */
  1079. if (q->index == q->u.r_idx) {
  1080. spin_unlock_irqrestore(&q->lock, flags);
  1081. return -EIO;
  1082. }
  1083. memcpy(entry, qe, q->size);
  1084. q->u.r_idx = (q->u.r_idx + 1) & (q->length - 1);
  1085. spin_unlock_irqrestore(&q->lock, flags);
  1086. return 0;
  1087. }
  1088. int
  1089. sli_eq_parse(struct sli4 *sli4, u8 *buf, u16 *cq_id)
  1090. {
  1091. struct sli4_eqe *eqe = (void *)buf;
  1092. int rc = 0;
  1093. u16 flags = 0;
  1094. u16 majorcode;
  1095. u16 minorcode;
  1096. if (!buf || !cq_id) {
  1097. efc_log_err(sli4, "bad parameters sli4=%p buf=%p cq_id=%p\n",
  1098. sli4, buf, cq_id);
  1099. return -EIO;
  1100. }
  1101. flags = le16_to_cpu(eqe->dw0w0_flags);
  1102. majorcode = (flags & SLI4_EQE_MJCODE) >> 1;
  1103. minorcode = (flags & SLI4_EQE_MNCODE) >> 4;
  1104. switch (majorcode) {
  1105. case SLI4_MAJOR_CODE_STANDARD:
  1106. *cq_id = le16_to_cpu(eqe->resource_id);
  1107. break;
  1108. case SLI4_MAJOR_CODE_SENTINEL:
  1109. efc_log_info(sli4, "sentinel EQE\n");
  1110. rc = SLI4_EQE_STATUS_EQ_FULL;
  1111. break;
  1112. default:
  1113. efc_log_info(sli4, "Unsupported EQE: major %x minor %x\n",
  1114. majorcode, minorcode);
  1115. rc = -EIO;
  1116. }
  1117. return rc;
  1118. }
  1119. int
  1120. sli_cq_parse(struct sli4 *sli4, struct sli4_queue *cq, u8 *cqe,
  1121. enum sli4_qentry *etype, u16 *q_id)
  1122. {
  1123. int rc = 0;
  1124. if (!cq || !cqe || !etype) {
  1125. efc_log_err(sli4, "bad params sli4=%p cq=%p cqe=%p etype=%p q_id=%p\n",
  1126. sli4, cq, cqe, etype, q_id);
  1127. return -EINVAL;
  1128. }
  1129. /* Parse a CQ entry to retrieve the event type and the queue id */
  1130. if (cq->u.flag & SLI4_QUEUE_FLAG_MQ) {
  1131. struct sli4_mcqe *mcqe = (void *)cqe;
  1132. if (le32_to_cpu(mcqe->dw3_flags) & SLI4_MCQE_AE) {
  1133. *etype = SLI4_QENTRY_ASYNC;
  1134. } else {
  1135. *etype = SLI4_QENTRY_MQ;
  1136. rc = sli_cqe_mq(sli4, mcqe);
  1137. }
  1138. *q_id = -1;
  1139. } else {
  1140. rc = sli_fc_cqe_parse(sli4, cq, cqe, etype, q_id);
  1141. }
  1142. return rc;
  1143. }
  1144. int
  1145. sli_abort_wqe(struct sli4 *sli, void *buf, enum sli4_abort_type type,
  1146. bool send_abts, u32 ids, u32 mask, u16 tag, u16 cq_id)
  1147. {
  1148. struct sli4_abort_wqe *abort = buf;
  1149. memset(buf, 0, sli->wqe_size);
  1150. switch (type) {
  1151. case SLI4_ABORT_XRI:
  1152. abort->criteria = SLI4_ABORT_CRITERIA_XRI_TAG;
  1153. if (mask) {
  1154. efc_log_warn(sli, "%#x aborting XRI %#x warning non-zero mask",
  1155. mask, ids);
  1156. mask = 0;
  1157. }
  1158. break;
  1159. case SLI4_ABORT_ABORT_ID:
  1160. abort->criteria = SLI4_ABORT_CRITERIA_ABORT_TAG;
  1161. break;
  1162. case SLI4_ABORT_REQUEST_ID:
  1163. abort->criteria = SLI4_ABORT_CRITERIA_REQUEST_TAG;
  1164. break;
  1165. default:
  1166. efc_log_info(sli, "unsupported type %#x\n", type);
  1167. return -EIO;
  1168. }
  1169. abort->ia_ir_byte |= send_abts ? 0 : 1;
  1170. /* Suppress ABTS retries */
  1171. abort->ia_ir_byte |= SLI4_ABRT_WQE_IR;
  1172. abort->t_mask = cpu_to_le32(mask);
  1173. abort->t_tag = cpu_to_le32(ids);
  1174. abort->command = SLI4_WQE_ABORT;
  1175. abort->request_tag = cpu_to_le16(tag);
  1176. abort->dw10w0_flags = cpu_to_le16(SLI4_ABRT_WQE_QOSD);
  1177. abort->cq_id = cpu_to_le16(cq_id);
  1178. abort->cmdtype_wqec_byte |= SLI4_CMD_ABORT_WQE;
  1179. return 0;
  1180. }
  1181. int
  1182. sli_els_request64_wqe(struct sli4 *sli, void *buf, struct efc_dma *sgl,
  1183. struct sli_els_params *params)
  1184. {
  1185. struct sli4_els_request64_wqe *els = buf;
  1186. struct sli4_sge *sge = sgl->virt;
  1187. bool is_fabric = false;
  1188. struct sli4_bde *bptr;
  1189. memset(buf, 0, sli->wqe_size);
  1190. bptr = &els->els_request_payload;
  1191. if (sli->params.sgl_pre_registered) {
  1192. els->qosd_xbl_hlm_iod_dbde_wqes &= ~SLI4_REQ_WQE_XBL;
  1193. els->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_REQ_WQE_DBDE;
  1194. bptr->bde_type_buflen =
  1195. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1196. (params->xmit_len & SLI4_BDE_LEN_MASK));
  1197. bptr->u.data.low = sge[0].buffer_address_low;
  1198. bptr->u.data.high = sge[0].buffer_address_high;
  1199. } else {
  1200. els->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_REQ_WQE_XBL;
  1201. bptr->bde_type_buflen =
  1202. cpu_to_le32((SLI4_BDE_TYPE_VAL(BLP)) |
  1203. ((2 * sizeof(struct sli4_sge)) &
  1204. SLI4_BDE_LEN_MASK));
  1205. bptr->u.blp.low = cpu_to_le32(lower_32_bits(sgl->phys));
  1206. bptr->u.blp.high = cpu_to_le32(upper_32_bits(sgl->phys));
  1207. }
  1208. els->els_request_payload_length = cpu_to_le32(params->xmit_len);
  1209. els->max_response_payload_length = cpu_to_le32(params->rsp_len);
  1210. els->xri_tag = cpu_to_le16(params->xri);
  1211. els->timer = params->timeout;
  1212. els->class_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1213. els->command = SLI4_WQE_ELS_REQUEST64;
  1214. els->request_tag = cpu_to_le16(params->tag);
  1215. els->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_REQ_WQE_IOD;
  1216. els->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_REQ_WQE_QOSD;
  1217. /* figure out the ELS_ID value from the request buffer */
  1218. switch (params->cmd) {
  1219. case ELS_LOGO:
  1220. els->cmdtype_elsid_byte |=
  1221. SLI4_ELS_REQUEST64_LOGO << SLI4_REQ_WQE_ELSID_SHFT;
  1222. if (params->rpi_registered) {
  1223. els->ct_byte |=
  1224. SLI4_GENERIC_CONTEXT_RPI << SLI4_REQ_WQE_CT_SHFT;
  1225. els->context_tag = cpu_to_le16(params->rpi);
  1226. } else {
  1227. els->ct_byte |=
  1228. SLI4_GENERIC_CONTEXT_VPI << SLI4_REQ_WQE_CT_SHFT;
  1229. els->context_tag = cpu_to_le16(params->vpi);
  1230. }
  1231. if (params->d_id == FC_FID_FLOGI)
  1232. is_fabric = true;
  1233. break;
  1234. case ELS_FDISC:
  1235. if (params->d_id == FC_FID_FLOGI)
  1236. is_fabric = true;
  1237. if (params->s_id == 0) {
  1238. els->cmdtype_elsid_byte |=
  1239. SLI4_ELS_REQUEST64_FDISC << SLI4_REQ_WQE_ELSID_SHFT;
  1240. is_fabric = true;
  1241. } else {
  1242. els->cmdtype_elsid_byte |=
  1243. SLI4_ELS_REQUEST64_OTHER << SLI4_REQ_WQE_ELSID_SHFT;
  1244. }
  1245. els->ct_byte |=
  1246. SLI4_GENERIC_CONTEXT_VPI << SLI4_REQ_WQE_CT_SHFT;
  1247. els->context_tag = cpu_to_le16(params->vpi);
  1248. els->sid_sp_dword |= cpu_to_le32(1 << SLI4_REQ_WQE_SP_SHFT);
  1249. break;
  1250. case ELS_FLOGI:
  1251. els->ct_byte |=
  1252. SLI4_GENERIC_CONTEXT_VPI << SLI4_REQ_WQE_CT_SHFT;
  1253. els->context_tag = cpu_to_le16(params->vpi);
  1254. /*
  1255. * Set SP here ... we haven't done a REG_VPI yet
  1256. * need to maybe not set this when we have
  1257. * completed VFI/VPI registrations ...
  1258. *
  1259. * Use the FC_ID of the SPORT if it has been allocated,
  1260. * otherwise use an S_ID of zero.
  1261. */
  1262. els->sid_sp_dword |= cpu_to_le32(1 << SLI4_REQ_WQE_SP_SHFT);
  1263. if (params->s_id != U32_MAX)
  1264. els->sid_sp_dword |= cpu_to_le32(params->s_id);
  1265. break;
  1266. case ELS_PLOGI:
  1267. els->cmdtype_elsid_byte |=
  1268. SLI4_ELS_REQUEST64_PLOGI << SLI4_REQ_WQE_ELSID_SHFT;
  1269. els->ct_byte |=
  1270. SLI4_GENERIC_CONTEXT_VPI << SLI4_REQ_WQE_CT_SHFT;
  1271. els->context_tag = cpu_to_le16(params->vpi);
  1272. break;
  1273. case ELS_SCR:
  1274. els->cmdtype_elsid_byte |=
  1275. SLI4_ELS_REQUEST64_OTHER << SLI4_REQ_WQE_ELSID_SHFT;
  1276. els->ct_byte |=
  1277. SLI4_GENERIC_CONTEXT_VPI << SLI4_REQ_WQE_CT_SHFT;
  1278. els->context_tag = cpu_to_le16(params->vpi);
  1279. break;
  1280. default:
  1281. els->cmdtype_elsid_byte |=
  1282. SLI4_ELS_REQUEST64_OTHER << SLI4_REQ_WQE_ELSID_SHFT;
  1283. if (params->rpi_registered) {
  1284. els->ct_byte |= (SLI4_GENERIC_CONTEXT_RPI <<
  1285. SLI4_REQ_WQE_CT_SHFT);
  1286. els->context_tag = cpu_to_le16(params->vpi);
  1287. } else {
  1288. els->ct_byte |=
  1289. SLI4_GENERIC_CONTEXT_VPI << SLI4_REQ_WQE_CT_SHFT;
  1290. els->context_tag = cpu_to_le16(params->vpi);
  1291. }
  1292. break;
  1293. }
  1294. if (is_fabric)
  1295. els->cmdtype_elsid_byte |= SLI4_ELS_REQUEST64_CMD_FABRIC;
  1296. else
  1297. els->cmdtype_elsid_byte |= SLI4_ELS_REQUEST64_CMD_NON_FABRIC;
  1298. els->cq_id = cpu_to_le16(SLI4_CQ_DEFAULT);
  1299. if (((els->ct_byte & SLI4_REQ_WQE_CT) >> SLI4_REQ_WQE_CT_SHFT) !=
  1300. SLI4_GENERIC_CONTEXT_RPI)
  1301. els->remote_id_dword = cpu_to_le32(params->d_id);
  1302. if (((els->ct_byte & SLI4_REQ_WQE_CT) >> SLI4_REQ_WQE_CT_SHFT) ==
  1303. SLI4_GENERIC_CONTEXT_VPI)
  1304. els->temporary_rpi = cpu_to_le16(params->rpi);
  1305. return 0;
  1306. }
  1307. int
  1308. sli_fcp_icmnd64_wqe(struct sli4 *sli, void *buf, struct efc_dma *sgl, u16 xri,
  1309. u16 tag, u16 cq_id, u32 rpi, u32 rnode_fcid, u8 timeout)
  1310. {
  1311. struct sli4_fcp_icmnd64_wqe *icmnd = buf;
  1312. struct sli4_sge *sge = NULL;
  1313. struct sli4_bde *bptr;
  1314. u32 len;
  1315. memset(buf, 0, sli->wqe_size);
  1316. if (!sgl || !sgl->virt) {
  1317. efc_log_err(sli, "bad parameter sgl=%p virt=%p\n",
  1318. sgl, sgl ? sgl->virt : NULL);
  1319. return -EIO;
  1320. }
  1321. sge = sgl->virt;
  1322. bptr = &icmnd->bde;
  1323. if (sli->params.sgl_pre_registered) {
  1324. icmnd->qosd_xbl_hlm_iod_dbde_wqes &= ~SLI4_ICMD_WQE_XBL;
  1325. icmnd->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_ICMD_WQE_DBDE;
  1326. bptr->bde_type_buflen =
  1327. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1328. (le32_to_cpu(sge[0].buffer_length) &
  1329. SLI4_BDE_LEN_MASK));
  1330. bptr->u.data.low = sge[0].buffer_address_low;
  1331. bptr->u.data.high = sge[0].buffer_address_high;
  1332. } else {
  1333. icmnd->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_ICMD_WQE_XBL;
  1334. bptr->bde_type_buflen =
  1335. cpu_to_le32((SLI4_BDE_TYPE_VAL(BLP)) |
  1336. (sgl->size & SLI4_BDE_LEN_MASK));
  1337. bptr->u.blp.low = cpu_to_le32(lower_32_bits(sgl->phys));
  1338. bptr->u.blp.high = cpu_to_le32(upper_32_bits(sgl->phys));
  1339. }
  1340. len = le32_to_cpu(sge[0].buffer_length) +
  1341. le32_to_cpu(sge[1].buffer_length);
  1342. icmnd->payload_offset_length = cpu_to_le16(len);
  1343. icmnd->xri_tag = cpu_to_le16(xri);
  1344. icmnd->context_tag = cpu_to_le16(rpi);
  1345. icmnd->timer = timeout;
  1346. /* WQE word 4 contains read transfer length */
  1347. icmnd->class_pu_byte |= 2 << SLI4_ICMD_WQE_PU_SHFT;
  1348. icmnd->class_pu_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1349. icmnd->command = SLI4_WQE_FCP_ICMND64;
  1350. icmnd->dif_ct_bs_byte |=
  1351. SLI4_GENERIC_CONTEXT_RPI << SLI4_ICMD_WQE_CT_SHFT;
  1352. icmnd->abort_tag = cpu_to_le32(xri);
  1353. icmnd->request_tag = cpu_to_le16(tag);
  1354. icmnd->len_loc1_byte |= SLI4_ICMD_WQE_LEN_LOC_BIT1;
  1355. icmnd->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_ICMD_WQE_LEN_LOC_BIT2;
  1356. icmnd->cmd_type_byte |= SLI4_CMD_FCP_ICMND64_WQE;
  1357. icmnd->cq_id = cpu_to_le16(cq_id);
  1358. return 0;
  1359. }
  1360. int
  1361. sli_fcp_iread64_wqe(struct sli4 *sli, void *buf, struct efc_dma *sgl,
  1362. u32 first_data_sge, u32 xfer_len, u16 xri, u16 tag,
  1363. u16 cq_id, u32 rpi, u32 rnode_fcid,
  1364. u8 dif, u8 bs, u8 timeout)
  1365. {
  1366. struct sli4_fcp_iread64_wqe *iread = buf;
  1367. struct sli4_sge *sge = NULL;
  1368. struct sli4_bde *bptr;
  1369. u32 sge_flags, len;
  1370. memset(buf, 0, sli->wqe_size);
  1371. if (!sgl || !sgl->virt) {
  1372. efc_log_err(sli, "bad parameter sgl=%p virt=%p\n",
  1373. sgl, sgl ? sgl->virt : NULL);
  1374. return -EIO;
  1375. }
  1376. sge = sgl->virt;
  1377. bptr = &iread->bde;
  1378. if (sli->params.sgl_pre_registered) {
  1379. iread->qosd_xbl_hlm_iod_dbde_wqes &= ~SLI4_IR_WQE_XBL;
  1380. iread->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_IR_WQE_DBDE;
  1381. bptr->bde_type_buflen =
  1382. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1383. (le32_to_cpu(sge[0].buffer_length) &
  1384. SLI4_BDE_LEN_MASK));
  1385. bptr->u.blp.low = sge[0].buffer_address_low;
  1386. bptr->u.blp.high = sge[0].buffer_address_high;
  1387. } else {
  1388. iread->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_IR_WQE_XBL;
  1389. bptr->bde_type_buflen =
  1390. cpu_to_le32((SLI4_BDE_TYPE_VAL(BLP)) |
  1391. (sgl->size & SLI4_BDE_LEN_MASK));
  1392. bptr->u.blp.low =
  1393. cpu_to_le32(lower_32_bits(sgl->phys));
  1394. bptr->u.blp.high =
  1395. cpu_to_le32(upper_32_bits(sgl->phys));
  1396. /*
  1397. * fill out fcp_cmnd buffer len and change resp buffer to be of
  1398. * type "skip" (note: response will still be written to sge[1]
  1399. * if necessary)
  1400. */
  1401. len = le32_to_cpu(sge[0].buffer_length);
  1402. iread->fcp_cmd_buffer_length = cpu_to_le16(len);
  1403. sge_flags = le32_to_cpu(sge[1].dw2_flags);
  1404. sge_flags &= (~SLI4_SGE_TYPE_MASK);
  1405. sge_flags |= (SLI4_SGE_TYPE_SKIP << SLI4_SGE_TYPE_SHIFT);
  1406. sge[1].dw2_flags = cpu_to_le32(sge_flags);
  1407. }
  1408. len = le32_to_cpu(sge[0].buffer_length) +
  1409. le32_to_cpu(sge[1].buffer_length);
  1410. iread->payload_offset_length = cpu_to_le16(len);
  1411. iread->total_transfer_length = cpu_to_le32(xfer_len);
  1412. iread->xri_tag = cpu_to_le16(xri);
  1413. iread->context_tag = cpu_to_le16(rpi);
  1414. iread->timer = timeout;
  1415. /* WQE word 4 contains read transfer length */
  1416. iread->class_pu_byte |= 2 << SLI4_IR_WQE_PU_SHFT;
  1417. iread->class_pu_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1418. iread->command = SLI4_WQE_FCP_IREAD64;
  1419. iread->dif_ct_bs_byte |=
  1420. SLI4_GENERIC_CONTEXT_RPI << SLI4_IR_WQE_CT_SHFT;
  1421. iread->dif_ct_bs_byte |= dif;
  1422. iread->dif_ct_bs_byte |= bs << SLI4_IR_WQE_BS_SHFT;
  1423. iread->abort_tag = cpu_to_le32(xri);
  1424. iread->request_tag = cpu_to_le16(tag);
  1425. iread->len_loc1_byte |= SLI4_IR_WQE_LEN_LOC_BIT1;
  1426. iread->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_IR_WQE_LEN_LOC_BIT2;
  1427. iread->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_IR_WQE_IOD;
  1428. iread->cmd_type_byte |= SLI4_CMD_FCP_IREAD64_WQE;
  1429. iread->cq_id = cpu_to_le16(cq_id);
  1430. if (sli->params.perf_hint) {
  1431. bptr = &iread->first_data_bde;
  1432. bptr->bde_type_buflen = cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1433. (le32_to_cpu(sge[first_data_sge].buffer_length) &
  1434. SLI4_BDE_LEN_MASK));
  1435. bptr->u.data.low =
  1436. sge[first_data_sge].buffer_address_low;
  1437. bptr->u.data.high =
  1438. sge[first_data_sge].buffer_address_high;
  1439. }
  1440. return 0;
  1441. }
  1442. int
  1443. sli_fcp_iwrite64_wqe(struct sli4 *sli, void *buf, struct efc_dma *sgl,
  1444. u32 first_data_sge, u32 xfer_len,
  1445. u32 first_burst, u16 xri, u16 tag,
  1446. u16 cq_id, u32 rpi,
  1447. u32 rnode_fcid,
  1448. u8 dif, u8 bs, u8 timeout)
  1449. {
  1450. struct sli4_fcp_iwrite64_wqe *iwrite = buf;
  1451. struct sli4_sge *sge = NULL;
  1452. struct sli4_bde *bptr;
  1453. u32 sge_flags, min, len;
  1454. memset(buf, 0, sli->wqe_size);
  1455. if (!sgl || !sgl->virt) {
  1456. efc_log_err(sli, "bad parameter sgl=%p virt=%p\n",
  1457. sgl, sgl ? sgl->virt : NULL);
  1458. return -EIO;
  1459. }
  1460. sge = sgl->virt;
  1461. bptr = &iwrite->bde;
  1462. if (sli->params.sgl_pre_registered) {
  1463. iwrite->qosd_xbl_hlm_iod_dbde_wqes &= ~SLI4_IWR_WQE_XBL;
  1464. iwrite->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_IWR_WQE_DBDE;
  1465. bptr->bde_type_buflen = cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1466. (le32_to_cpu(sge[0].buffer_length) & SLI4_BDE_LEN_MASK));
  1467. bptr->u.data.low = sge[0].buffer_address_low;
  1468. bptr->u.data.high = sge[0].buffer_address_high;
  1469. } else {
  1470. iwrite->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_IWR_WQE_XBL;
  1471. bptr->bde_type_buflen = cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1472. (sgl->size & SLI4_BDE_LEN_MASK));
  1473. bptr->u.blp.low = cpu_to_le32(lower_32_bits(sgl->phys));
  1474. bptr->u.blp.high = cpu_to_le32(upper_32_bits(sgl->phys));
  1475. /*
  1476. * fill out fcp_cmnd buffer len and change resp buffer to be of
  1477. * type "skip" (note: response will still be written to sge[1]
  1478. * if necessary)
  1479. */
  1480. len = le32_to_cpu(sge[0].buffer_length);
  1481. iwrite->fcp_cmd_buffer_length = cpu_to_le16(len);
  1482. sge_flags = le32_to_cpu(sge[1].dw2_flags);
  1483. sge_flags &= ~SLI4_SGE_TYPE_MASK;
  1484. sge_flags |= (SLI4_SGE_TYPE_SKIP << SLI4_SGE_TYPE_SHIFT);
  1485. sge[1].dw2_flags = cpu_to_le32(sge_flags);
  1486. }
  1487. len = le32_to_cpu(sge[0].buffer_length) +
  1488. le32_to_cpu(sge[1].buffer_length);
  1489. iwrite->payload_offset_length = cpu_to_le16(len);
  1490. iwrite->total_transfer_length = cpu_to_le16(xfer_len);
  1491. min = (xfer_len < first_burst) ? xfer_len : first_burst;
  1492. iwrite->initial_transfer_length = cpu_to_le16(min);
  1493. iwrite->xri_tag = cpu_to_le16(xri);
  1494. iwrite->context_tag = cpu_to_le16(rpi);
  1495. iwrite->timer = timeout;
  1496. /* WQE word 4 contains read transfer length */
  1497. iwrite->class_pu_byte |= 2 << SLI4_IWR_WQE_PU_SHFT;
  1498. iwrite->class_pu_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1499. iwrite->command = SLI4_WQE_FCP_IWRITE64;
  1500. iwrite->dif_ct_bs_byte |=
  1501. SLI4_GENERIC_CONTEXT_RPI << SLI4_IWR_WQE_CT_SHFT;
  1502. iwrite->dif_ct_bs_byte |= dif;
  1503. iwrite->dif_ct_bs_byte |= bs << SLI4_IWR_WQE_BS_SHFT;
  1504. iwrite->abort_tag = cpu_to_le32(xri);
  1505. iwrite->request_tag = cpu_to_le16(tag);
  1506. iwrite->len_loc1_byte |= SLI4_IWR_WQE_LEN_LOC_BIT1;
  1507. iwrite->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_IWR_WQE_LEN_LOC_BIT2;
  1508. iwrite->cmd_type_byte |= SLI4_CMD_FCP_IWRITE64_WQE;
  1509. iwrite->cq_id = cpu_to_le16(cq_id);
  1510. if (sli->params.perf_hint) {
  1511. bptr = &iwrite->first_data_bde;
  1512. bptr->bde_type_buflen = cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1513. (le32_to_cpu(sge[first_data_sge].buffer_length) &
  1514. SLI4_BDE_LEN_MASK));
  1515. bptr->u.data.low = sge[first_data_sge].buffer_address_low;
  1516. bptr->u.data.high = sge[first_data_sge].buffer_address_high;
  1517. }
  1518. return 0;
  1519. }
  1520. int
  1521. sli_fcp_treceive64_wqe(struct sli4 *sli, void *buf, struct efc_dma *sgl,
  1522. u32 first_data_sge, u16 cq_id, u8 dif, u8 bs,
  1523. struct sli_fcp_tgt_params *params)
  1524. {
  1525. struct sli4_fcp_treceive64_wqe *trecv = buf;
  1526. struct sli4_fcp_128byte_wqe *trecv_128 = buf;
  1527. struct sli4_sge *sge = NULL;
  1528. struct sli4_bde *bptr;
  1529. memset(buf, 0, sli->wqe_size);
  1530. if (!sgl || !sgl->virt) {
  1531. efc_log_err(sli, "bad parameter sgl=%p virt=%p\n",
  1532. sgl, sgl ? sgl->virt : NULL);
  1533. return -EIO;
  1534. }
  1535. sge = sgl->virt;
  1536. bptr = &trecv->bde;
  1537. if (sli->params.sgl_pre_registered) {
  1538. trecv->qosd_xbl_hlm_iod_dbde_wqes &= ~SLI4_TRCV_WQE_XBL;
  1539. trecv->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_TRCV_WQE_DBDE;
  1540. bptr->bde_type_buflen =
  1541. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1542. (le32_to_cpu(sge[0].buffer_length)
  1543. & SLI4_BDE_LEN_MASK));
  1544. bptr->u.data.low = sge[0].buffer_address_low;
  1545. bptr->u.data.high = sge[0].buffer_address_high;
  1546. trecv->payload_offset_length = sge[0].buffer_length;
  1547. } else {
  1548. trecv->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_TRCV_WQE_XBL;
  1549. /* if data is a single physical address, use a BDE */
  1550. if (!dif &&
  1551. params->xmit_len <= le32_to_cpu(sge[2].buffer_length)) {
  1552. trecv->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_TRCV_WQE_DBDE;
  1553. bptr->bde_type_buflen =
  1554. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1555. (le32_to_cpu(sge[2].buffer_length)
  1556. & SLI4_BDE_LEN_MASK));
  1557. bptr->u.data.low = sge[2].buffer_address_low;
  1558. bptr->u.data.high = sge[2].buffer_address_high;
  1559. } else {
  1560. bptr->bde_type_buflen =
  1561. cpu_to_le32((SLI4_BDE_TYPE_VAL(BLP)) |
  1562. (sgl->size & SLI4_BDE_LEN_MASK));
  1563. bptr->u.blp.low = cpu_to_le32(lower_32_bits(sgl->phys));
  1564. bptr->u.blp.high =
  1565. cpu_to_le32(upper_32_bits(sgl->phys));
  1566. }
  1567. }
  1568. trecv->relative_offset = cpu_to_le32(params->offset);
  1569. if (params->flags & SLI4_IO_CONTINUATION)
  1570. trecv->eat_xc_ccpe |= SLI4_TRCV_WQE_XC;
  1571. trecv->xri_tag = cpu_to_le16(params->xri);
  1572. trecv->context_tag = cpu_to_le16(params->rpi);
  1573. /* WQE uses relative offset */
  1574. trecv->class_ar_pu_byte |= 1 << SLI4_TRCV_WQE_PU_SHFT;
  1575. if (params->flags & SLI4_IO_AUTO_GOOD_RESPONSE)
  1576. trecv->class_ar_pu_byte |= SLI4_TRCV_WQE_AR;
  1577. trecv->command = SLI4_WQE_FCP_TRECEIVE64;
  1578. trecv->class_ar_pu_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1579. trecv->dif_ct_bs_byte |=
  1580. SLI4_GENERIC_CONTEXT_RPI << SLI4_TRCV_WQE_CT_SHFT;
  1581. trecv->dif_ct_bs_byte |= bs << SLI4_TRCV_WQE_BS_SHFT;
  1582. trecv->remote_xid = cpu_to_le16(params->ox_id);
  1583. trecv->request_tag = cpu_to_le16(params->tag);
  1584. trecv->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_TRCV_WQE_IOD;
  1585. trecv->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_TRCV_WQE_LEN_LOC_BIT2;
  1586. trecv->cmd_type_byte |= SLI4_CMD_FCP_TRECEIVE64_WQE;
  1587. trecv->cq_id = cpu_to_le16(cq_id);
  1588. trecv->fcp_data_receive_length = cpu_to_le32(params->xmit_len);
  1589. if (sli->params.perf_hint) {
  1590. bptr = &trecv->first_data_bde;
  1591. bptr->bde_type_buflen =
  1592. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1593. (le32_to_cpu(sge[first_data_sge].buffer_length) &
  1594. SLI4_BDE_LEN_MASK));
  1595. bptr->u.data.low = sge[first_data_sge].buffer_address_low;
  1596. bptr->u.data.high = sge[first_data_sge].buffer_address_high;
  1597. }
  1598. /* The upper 7 bits of csctl is the priority */
  1599. if (params->cs_ctl & SLI4_MASK_CCP) {
  1600. trecv->eat_xc_ccpe |= SLI4_TRCV_WQE_CCPE;
  1601. trecv->ccp = (params->cs_ctl & SLI4_MASK_CCP);
  1602. }
  1603. if (params->app_id && sli->wqe_size == SLI4_WQE_EXT_BYTES &&
  1604. !(trecv->eat_xc_ccpe & SLI4_TRSP_WQE_EAT)) {
  1605. trecv->lloc1_appid |= SLI4_TRCV_WQE_APPID;
  1606. trecv->qosd_xbl_hlm_iod_dbde_wqes |= SLI4_TRCV_WQE_WQES;
  1607. trecv_128->dw[31] = params->app_id;
  1608. }
  1609. return 0;
  1610. }
  1611. int
  1612. sli_fcp_cont_treceive64_wqe(struct sli4 *sli, void *buf,
  1613. struct efc_dma *sgl, u32 first_data_sge,
  1614. u16 sec_xri, u16 cq_id, u8 dif, u8 bs,
  1615. struct sli_fcp_tgt_params *params)
  1616. {
  1617. int rc;
  1618. rc = sli_fcp_treceive64_wqe(sli, buf, sgl, first_data_sge,
  1619. cq_id, dif, bs, params);
  1620. if (!rc) {
  1621. struct sli4_fcp_treceive64_wqe *trecv = buf;
  1622. trecv->command = SLI4_WQE_FCP_CONT_TRECEIVE64;
  1623. trecv->dword5.sec_xri_tag = cpu_to_le16(sec_xri);
  1624. }
  1625. return rc;
  1626. }
  1627. int
  1628. sli_fcp_trsp64_wqe(struct sli4 *sli4, void *buf, struct efc_dma *sgl,
  1629. u16 cq_id, u8 port_owned, struct sli_fcp_tgt_params *params)
  1630. {
  1631. struct sli4_fcp_trsp64_wqe *trsp = buf;
  1632. struct sli4_fcp_128byte_wqe *trsp_128 = buf;
  1633. memset(buf, 0, sli4->wqe_size);
  1634. if (params->flags & SLI4_IO_AUTO_GOOD_RESPONSE) {
  1635. trsp->class_ag_byte |= SLI4_TRSP_WQE_AG;
  1636. } else {
  1637. struct sli4_sge *sge = sgl->virt;
  1638. struct sli4_bde *bptr;
  1639. if (sli4->params.sgl_pre_registered || port_owned)
  1640. trsp->qosd_xbl_hlm_dbde_wqes |= SLI4_TRSP_WQE_DBDE;
  1641. else
  1642. trsp->qosd_xbl_hlm_dbde_wqes |= SLI4_TRSP_WQE_XBL;
  1643. bptr = &trsp->bde;
  1644. bptr->bde_type_buflen =
  1645. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1646. (le32_to_cpu(sge[0].buffer_length) &
  1647. SLI4_BDE_LEN_MASK));
  1648. bptr->u.data.low = sge[0].buffer_address_low;
  1649. bptr->u.data.high = sge[0].buffer_address_high;
  1650. trsp->fcp_response_length = cpu_to_le32(params->xmit_len);
  1651. }
  1652. if (params->flags & SLI4_IO_CONTINUATION)
  1653. trsp->eat_xc_ccpe |= SLI4_TRSP_WQE_XC;
  1654. trsp->xri_tag = cpu_to_le16(params->xri);
  1655. trsp->rpi = cpu_to_le16(params->rpi);
  1656. trsp->command = SLI4_WQE_FCP_TRSP64;
  1657. trsp->class_ag_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1658. trsp->remote_xid = cpu_to_le16(params->ox_id);
  1659. trsp->request_tag = cpu_to_le16(params->tag);
  1660. if (params->flags & SLI4_IO_DNRX)
  1661. trsp->ct_dnrx_byte |= SLI4_TRSP_WQE_DNRX;
  1662. else
  1663. trsp->ct_dnrx_byte &= ~SLI4_TRSP_WQE_DNRX;
  1664. trsp->lloc1_appid |= 0x1;
  1665. trsp->cq_id = cpu_to_le16(cq_id);
  1666. trsp->cmd_type_byte = SLI4_CMD_FCP_TRSP64_WQE;
  1667. /* The upper 7 bits of csctl is the priority */
  1668. if (params->cs_ctl & SLI4_MASK_CCP) {
  1669. trsp->eat_xc_ccpe |= SLI4_TRSP_WQE_CCPE;
  1670. trsp->ccp = (params->cs_ctl & SLI4_MASK_CCP);
  1671. }
  1672. if (params->app_id && sli4->wqe_size == SLI4_WQE_EXT_BYTES &&
  1673. !(trsp->eat_xc_ccpe & SLI4_TRSP_WQE_EAT)) {
  1674. trsp->lloc1_appid |= SLI4_TRSP_WQE_APPID;
  1675. trsp->qosd_xbl_hlm_dbde_wqes |= SLI4_TRSP_WQE_WQES;
  1676. trsp_128->dw[31] = params->app_id;
  1677. }
  1678. return 0;
  1679. }
  1680. int
  1681. sli_fcp_tsend64_wqe(struct sli4 *sli4, void *buf, struct efc_dma *sgl,
  1682. u32 first_data_sge, u16 cq_id, u8 dif, u8 bs,
  1683. struct sli_fcp_tgt_params *params)
  1684. {
  1685. struct sli4_fcp_tsend64_wqe *tsend = buf;
  1686. struct sli4_fcp_128byte_wqe *tsend_128 = buf;
  1687. struct sli4_sge *sge = NULL;
  1688. struct sli4_bde *bptr;
  1689. memset(buf, 0, sli4->wqe_size);
  1690. if (!sgl || !sgl->virt) {
  1691. efc_log_err(sli4, "bad parameter sgl=%p virt=%p\n",
  1692. sgl, sgl ? sgl->virt : NULL);
  1693. return -EIO;
  1694. }
  1695. sge = sgl->virt;
  1696. bptr = &tsend->bde;
  1697. if (sli4->params.sgl_pre_registered) {
  1698. tsend->ll_qd_xbl_hlm_iod_dbde &= ~SLI4_TSEND_WQE_XBL;
  1699. tsend->ll_qd_xbl_hlm_iod_dbde |= SLI4_TSEND_WQE_DBDE;
  1700. bptr->bde_type_buflen =
  1701. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1702. (le32_to_cpu(sge[2].buffer_length) &
  1703. SLI4_BDE_LEN_MASK));
  1704. /* TSEND64_WQE specifies first two SGE are skipped (3rd is
  1705. * valid)
  1706. */
  1707. bptr->u.data.low = sge[2].buffer_address_low;
  1708. bptr->u.data.high = sge[2].buffer_address_high;
  1709. } else {
  1710. tsend->ll_qd_xbl_hlm_iod_dbde |= SLI4_TSEND_WQE_XBL;
  1711. /* if data is a single physical address, use a BDE */
  1712. if (!dif &&
  1713. params->xmit_len <= le32_to_cpu(sge[2].buffer_length)) {
  1714. tsend->ll_qd_xbl_hlm_iod_dbde |= SLI4_TSEND_WQE_DBDE;
  1715. bptr->bde_type_buflen =
  1716. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1717. (le32_to_cpu(sge[2].buffer_length) &
  1718. SLI4_BDE_LEN_MASK));
  1719. /*
  1720. * TSEND64_WQE specifies first two SGE are skipped
  1721. * (i.e. 3rd is valid)
  1722. */
  1723. bptr->u.data.low =
  1724. sge[2].buffer_address_low;
  1725. bptr->u.data.high =
  1726. sge[2].buffer_address_high;
  1727. } else {
  1728. bptr->bde_type_buflen =
  1729. cpu_to_le32((SLI4_BDE_TYPE_VAL(BLP)) |
  1730. (sgl->size &
  1731. SLI4_BDE_LEN_MASK));
  1732. bptr->u.blp.low =
  1733. cpu_to_le32(lower_32_bits(sgl->phys));
  1734. bptr->u.blp.high =
  1735. cpu_to_le32(upper_32_bits(sgl->phys));
  1736. }
  1737. }
  1738. tsend->relative_offset = cpu_to_le32(params->offset);
  1739. if (params->flags & SLI4_IO_CONTINUATION)
  1740. tsend->dw10byte2 |= SLI4_TSEND_XC;
  1741. tsend->xri_tag = cpu_to_le16(params->xri);
  1742. tsend->rpi = cpu_to_le16(params->rpi);
  1743. /* WQE uses relative offset */
  1744. tsend->class_pu_ar_byte |= 1 << SLI4_TSEND_WQE_PU_SHFT;
  1745. if (params->flags & SLI4_IO_AUTO_GOOD_RESPONSE)
  1746. tsend->class_pu_ar_byte |= SLI4_TSEND_WQE_AR;
  1747. tsend->command = SLI4_WQE_FCP_TSEND64;
  1748. tsend->class_pu_ar_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1749. tsend->ct_byte |= SLI4_GENERIC_CONTEXT_RPI << SLI4_TSEND_CT_SHFT;
  1750. tsend->ct_byte |= dif;
  1751. tsend->ct_byte |= bs << SLI4_TSEND_BS_SHFT;
  1752. tsend->remote_xid = cpu_to_le16(params->ox_id);
  1753. tsend->request_tag = cpu_to_le16(params->tag);
  1754. tsend->ll_qd_xbl_hlm_iod_dbde |= SLI4_TSEND_LEN_LOC_BIT2;
  1755. tsend->cq_id = cpu_to_le16(cq_id);
  1756. tsend->cmd_type_byte |= SLI4_CMD_FCP_TSEND64_WQE;
  1757. tsend->fcp_data_transmit_length = cpu_to_le32(params->xmit_len);
  1758. if (sli4->params.perf_hint) {
  1759. bptr = &tsend->first_data_bde;
  1760. bptr->bde_type_buflen =
  1761. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1762. (le32_to_cpu(sge[first_data_sge].buffer_length) &
  1763. SLI4_BDE_LEN_MASK));
  1764. bptr->u.data.low =
  1765. sge[first_data_sge].buffer_address_low;
  1766. bptr->u.data.high =
  1767. sge[first_data_sge].buffer_address_high;
  1768. }
  1769. /* The upper 7 bits of csctl is the priority */
  1770. if (params->cs_ctl & SLI4_MASK_CCP) {
  1771. tsend->dw10byte2 |= SLI4_TSEND_CCPE;
  1772. tsend->ccp = (params->cs_ctl & SLI4_MASK_CCP);
  1773. }
  1774. if (params->app_id && sli4->wqe_size == SLI4_WQE_EXT_BYTES &&
  1775. !(tsend->dw10byte2 & SLI4_TSEND_EAT)) {
  1776. tsend->dw10byte0 |= SLI4_TSEND_APPID_VALID;
  1777. tsend->ll_qd_xbl_hlm_iod_dbde |= SLI4_TSEND_WQES;
  1778. tsend_128->dw[31] = params->app_id;
  1779. }
  1780. return 0;
  1781. }
  1782. int
  1783. sli_gen_request64_wqe(struct sli4 *sli4, void *buf, struct efc_dma *sgl,
  1784. struct sli_ct_params *params)
  1785. {
  1786. struct sli4_gen_request64_wqe *gen = buf;
  1787. struct sli4_sge *sge = NULL;
  1788. struct sli4_bde *bptr;
  1789. memset(buf, 0, sli4->wqe_size);
  1790. if (!sgl || !sgl->virt) {
  1791. efc_log_err(sli4, "bad parameter sgl=%p virt=%p\n",
  1792. sgl, sgl ? sgl->virt : NULL);
  1793. return -EIO;
  1794. }
  1795. sge = sgl->virt;
  1796. bptr = &gen->bde;
  1797. if (sli4->params.sgl_pre_registered) {
  1798. gen->dw10flags1 &= ~SLI4_GEN_REQ64_WQE_XBL;
  1799. gen->dw10flags1 |= SLI4_GEN_REQ64_WQE_DBDE;
  1800. bptr->bde_type_buflen =
  1801. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1802. (params->xmit_len & SLI4_BDE_LEN_MASK));
  1803. bptr->u.data.low = sge[0].buffer_address_low;
  1804. bptr->u.data.high = sge[0].buffer_address_high;
  1805. } else {
  1806. gen->dw10flags1 |= SLI4_GEN_REQ64_WQE_XBL;
  1807. bptr->bde_type_buflen =
  1808. cpu_to_le32((SLI4_BDE_TYPE_VAL(BLP)) |
  1809. ((2 * sizeof(struct sli4_sge)) &
  1810. SLI4_BDE_LEN_MASK));
  1811. bptr->u.blp.low =
  1812. cpu_to_le32(lower_32_bits(sgl->phys));
  1813. bptr->u.blp.high =
  1814. cpu_to_le32(upper_32_bits(sgl->phys));
  1815. }
  1816. gen->request_payload_length = cpu_to_le32(params->xmit_len);
  1817. gen->max_response_payload_length = cpu_to_le32(params->rsp_len);
  1818. gen->df_ctl = params->df_ctl;
  1819. gen->type = params->type;
  1820. gen->r_ctl = params->r_ctl;
  1821. gen->xri_tag = cpu_to_le16(params->xri);
  1822. gen->ct_byte = SLI4_GENERIC_CONTEXT_RPI << SLI4_GEN_REQ64_CT_SHFT;
  1823. gen->context_tag = cpu_to_le16(params->rpi);
  1824. gen->class_byte = SLI4_GENERIC_CLASS_CLASS_3;
  1825. gen->command = SLI4_WQE_GEN_REQUEST64;
  1826. gen->timer = params->timeout;
  1827. gen->request_tag = cpu_to_le16(params->tag);
  1828. gen->dw10flags1 |= SLI4_GEN_REQ64_WQE_IOD;
  1829. gen->dw10flags0 |= SLI4_GEN_REQ64_WQE_QOSD;
  1830. gen->cmd_type_byte = SLI4_CMD_GEN_REQUEST64_WQE;
  1831. gen->cq_id = cpu_to_le16(SLI4_CQ_DEFAULT);
  1832. return 0;
  1833. }
  1834. int
  1835. sli_send_frame_wqe(struct sli4 *sli, void *buf, u8 sof, u8 eof, u32 *hdr,
  1836. struct efc_dma *payload, u32 req_len, u8 timeout, u16 xri,
  1837. u16 req_tag)
  1838. {
  1839. struct sli4_send_frame_wqe *sf = buf;
  1840. memset(buf, 0, sli->wqe_size);
  1841. sf->dw10flags1 |= SLI4_SF_WQE_DBDE;
  1842. sf->bde.bde_type_buflen = cpu_to_le32(req_len &
  1843. SLI4_BDE_LEN_MASK);
  1844. sf->bde.u.data.low = cpu_to_le32(lower_32_bits(payload->phys));
  1845. sf->bde.u.data.high = cpu_to_le32(upper_32_bits(payload->phys));
  1846. /* Copy FC header */
  1847. sf->fc_header_0_1[0] = cpu_to_le32(hdr[0]);
  1848. sf->fc_header_0_1[1] = cpu_to_le32(hdr[1]);
  1849. sf->fc_header_2_5[0] = cpu_to_le32(hdr[2]);
  1850. sf->fc_header_2_5[1] = cpu_to_le32(hdr[3]);
  1851. sf->fc_header_2_5[2] = cpu_to_le32(hdr[4]);
  1852. sf->fc_header_2_5[3] = cpu_to_le32(hdr[5]);
  1853. sf->frame_length = cpu_to_le32(req_len);
  1854. sf->xri_tag = cpu_to_le16(xri);
  1855. sf->dw7flags0 &= ~SLI4_SF_PU;
  1856. sf->context_tag = 0;
  1857. sf->ct_byte &= ~SLI4_SF_CT;
  1858. sf->command = SLI4_WQE_SEND_FRAME;
  1859. sf->dw7flags0 |= SLI4_GENERIC_CLASS_CLASS_3;
  1860. sf->timer = timeout;
  1861. sf->request_tag = cpu_to_le16(req_tag);
  1862. sf->eof = eof;
  1863. sf->sof = sof;
  1864. sf->dw10flags1 &= ~SLI4_SF_QOSD;
  1865. sf->dw10flags0 |= SLI4_SF_LEN_LOC_BIT1;
  1866. sf->dw10flags2 &= ~SLI4_SF_XC;
  1867. sf->dw10flags1 |= SLI4_SF_XBL;
  1868. sf->cmd_type_byte |= SLI4_CMD_SEND_FRAME_WQE;
  1869. sf->cq_id = cpu_to_le16(0xffff);
  1870. return 0;
  1871. }
  1872. int
  1873. sli_xmit_bls_rsp64_wqe(struct sli4 *sli, void *buf,
  1874. struct sli_bls_payload *payload,
  1875. struct sli_bls_params *params)
  1876. {
  1877. struct sli4_xmit_bls_rsp_wqe *bls = buf;
  1878. u32 dw_ridflags = 0;
  1879. /*
  1880. * Callers can either specify RPI or S_ID, but not both
  1881. */
  1882. if (params->rpi_registered && params->s_id != U32_MAX) {
  1883. efc_log_info(sli, "S_ID specified for attached remote node %d\n",
  1884. params->rpi);
  1885. return -EIO;
  1886. }
  1887. memset(buf, 0, sli->wqe_size);
  1888. if (payload->type == SLI4_SLI_BLS_ACC) {
  1889. bls->payload_word0 =
  1890. cpu_to_le32((payload->u.acc.seq_id_last << 16) |
  1891. (payload->u.acc.seq_id_validity << 24));
  1892. bls->high_seq_cnt = payload->u.acc.high_seq_cnt;
  1893. bls->low_seq_cnt = payload->u.acc.low_seq_cnt;
  1894. } else if (payload->type == SLI4_SLI_BLS_RJT) {
  1895. bls->payload_word0 =
  1896. cpu_to_le32(*((u32 *)&payload->u.rjt));
  1897. dw_ridflags |= SLI4_BLS_RSP_WQE_AR;
  1898. } else {
  1899. efc_log_info(sli, "bad BLS type %#x\n", payload->type);
  1900. return -EIO;
  1901. }
  1902. bls->ox_id = payload->ox_id;
  1903. bls->rx_id = payload->rx_id;
  1904. if (params->rpi_registered) {
  1905. bls->dw8flags0 |=
  1906. SLI4_GENERIC_CONTEXT_RPI << SLI4_BLS_RSP_WQE_CT_SHFT;
  1907. bls->context_tag = cpu_to_le16(params->rpi);
  1908. } else {
  1909. bls->dw8flags0 |=
  1910. SLI4_GENERIC_CONTEXT_VPI << SLI4_BLS_RSP_WQE_CT_SHFT;
  1911. bls->context_tag = cpu_to_le16(params->vpi);
  1912. if (params->s_id != U32_MAX)
  1913. bls->local_n_port_id_dword |=
  1914. cpu_to_le32(params->s_id & 0x00ffffff);
  1915. else
  1916. bls->local_n_port_id_dword |=
  1917. cpu_to_le32(params->s_id & 0x00ffffff);
  1918. dw_ridflags = (dw_ridflags & ~SLI4_BLS_RSP_RID) |
  1919. (params->d_id & SLI4_BLS_RSP_RID);
  1920. bls->temporary_rpi = cpu_to_le16(params->rpi);
  1921. }
  1922. bls->xri_tag = cpu_to_le16(params->xri);
  1923. bls->dw8flags1 |= SLI4_GENERIC_CLASS_CLASS_3;
  1924. bls->command = SLI4_WQE_XMIT_BLS_RSP;
  1925. bls->request_tag = cpu_to_le16(params->tag);
  1926. bls->dw11flags1 |= SLI4_BLS_RSP_WQE_QOSD;
  1927. bls->remote_id_dword = cpu_to_le32(dw_ridflags);
  1928. bls->cq_id = cpu_to_le16(SLI4_CQ_DEFAULT);
  1929. bls->dw12flags0 |= SLI4_CMD_XMIT_BLS_RSP64_WQE;
  1930. return 0;
  1931. }
  1932. int
  1933. sli_xmit_els_rsp64_wqe(struct sli4 *sli, void *buf, struct efc_dma *rsp,
  1934. struct sli_els_params *params)
  1935. {
  1936. struct sli4_xmit_els_rsp64_wqe *els = buf;
  1937. memset(buf, 0, sli->wqe_size);
  1938. if (sli->params.sgl_pre_registered)
  1939. els->flags2 |= SLI4_ELS_DBDE;
  1940. else
  1941. els->flags2 |= SLI4_ELS_XBL;
  1942. els->els_response_payload.bde_type_buflen =
  1943. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1944. (params->rsp_len & SLI4_BDE_LEN_MASK));
  1945. els->els_response_payload.u.data.low =
  1946. cpu_to_le32(lower_32_bits(rsp->phys));
  1947. els->els_response_payload.u.data.high =
  1948. cpu_to_le32(upper_32_bits(rsp->phys));
  1949. els->els_response_payload_length = cpu_to_le32(params->rsp_len);
  1950. els->xri_tag = cpu_to_le16(params->xri);
  1951. els->class_byte |= SLI4_GENERIC_CLASS_CLASS_3;
  1952. els->command = SLI4_WQE_ELS_RSP64;
  1953. els->request_tag = cpu_to_le16(params->tag);
  1954. els->ox_id = cpu_to_le16(params->ox_id);
  1955. els->flags2 |= SLI4_ELS_QOSD;
  1956. els->cmd_type_wqec = SLI4_ELS_REQUEST64_CMD_GEN;
  1957. els->cq_id = cpu_to_le16(SLI4_CQ_DEFAULT);
  1958. if (params->rpi_registered) {
  1959. els->ct_byte |=
  1960. SLI4_GENERIC_CONTEXT_RPI << SLI4_ELS_CT_OFFSET;
  1961. els->context_tag = cpu_to_le16(params->rpi);
  1962. return 0;
  1963. }
  1964. els->ct_byte |= SLI4_GENERIC_CONTEXT_VPI << SLI4_ELS_CT_OFFSET;
  1965. els->context_tag = cpu_to_le16(params->vpi);
  1966. els->rid_dw = cpu_to_le32(params->d_id & SLI4_ELS_RID);
  1967. els->temporary_rpi = cpu_to_le16(params->rpi);
  1968. if (params->s_id != U32_MAX) {
  1969. els->sid_dw |=
  1970. cpu_to_le32(SLI4_ELS_SP | (params->s_id & SLI4_ELS_SID));
  1971. }
  1972. return 0;
  1973. }
  1974. int
  1975. sli_xmit_sequence64_wqe(struct sli4 *sli4, void *buf, struct efc_dma *payload,
  1976. struct sli_ct_params *params)
  1977. {
  1978. struct sli4_xmit_sequence64_wqe *xmit = buf;
  1979. memset(buf, 0, sli4->wqe_size);
  1980. if (!payload || !payload->virt) {
  1981. efc_log_err(sli4, "bad parameter sgl=%p virt=%p\n",
  1982. payload, payload ? payload->virt : NULL);
  1983. return -EIO;
  1984. }
  1985. if (sli4->params.sgl_pre_registered)
  1986. xmit->dw10w0 |= cpu_to_le16(SLI4_SEQ_WQE_DBDE);
  1987. else
  1988. xmit->dw10w0 |= cpu_to_le16(SLI4_SEQ_WQE_XBL);
  1989. xmit->bde.bde_type_buflen =
  1990. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  1991. (params->rsp_len & SLI4_BDE_LEN_MASK));
  1992. xmit->bde.u.data.low =
  1993. cpu_to_le32(lower_32_bits(payload->phys));
  1994. xmit->bde.u.data.high =
  1995. cpu_to_le32(upper_32_bits(payload->phys));
  1996. xmit->sequence_payload_len = cpu_to_le32(params->rsp_len);
  1997. xmit->remote_n_port_id_dword |= cpu_to_le32(params->d_id & 0x00ffffff);
  1998. xmit->relative_offset = 0;
  1999. /* sequence initiative - this matches what is seen from
  2000. * FC switches in response to FCGS commands
  2001. */
  2002. xmit->dw5flags0 &= (~SLI4_SEQ_WQE_SI);
  2003. xmit->dw5flags0 &= (~SLI4_SEQ_WQE_FT);/* force transmit */
  2004. xmit->dw5flags0 &= (~SLI4_SEQ_WQE_XO);/* exchange responder */
  2005. xmit->dw5flags0 |= SLI4_SEQ_WQE_LS;/* last in seqence */
  2006. xmit->df_ctl = params->df_ctl;
  2007. xmit->type = params->type;
  2008. xmit->r_ctl = params->r_ctl;
  2009. xmit->xri_tag = cpu_to_le16(params->xri);
  2010. xmit->context_tag = cpu_to_le16(params->rpi);
  2011. xmit->dw7flags0 &= ~SLI4_SEQ_WQE_DIF;
  2012. xmit->dw7flags0 |=
  2013. SLI4_GENERIC_CONTEXT_RPI << SLI4_SEQ_WQE_CT_SHIFT;
  2014. xmit->dw7flags0 &= ~SLI4_SEQ_WQE_BS;
  2015. xmit->command = SLI4_WQE_XMIT_SEQUENCE64;
  2016. xmit->dw7flags1 |= SLI4_GENERIC_CLASS_CLASS_3;
  2017. xmit->dw7flags1 &= ~SLI4_SEQ_WQE_PU;
  2018. xmit->timer = params->timeout;
  2019. xmit->abort_tag = 0;
  2020. xmit->request_tag = cpu_to_le16(params->tag);
  2021. xmit->remote_xid = cpu_to_le16(params->ox_id);
  2022. xmit->dw10w0 |=
  2023. cpu_to_le16(SLI4_ELS_REQUEST64_DIR_READ << SLI4_SEQ_WQE_IOD_SHIFT);
  2024. xmit->cmd_type_wqec_byte |= SLI4_CMD_XMIT_SEQUENCE64_WQE;
  2025. xmit->dw10w0 |= cpu_to_le16(2 << SLI4_SEQ_WQE_LEN_LOC_SHIFT);
  2026. xmit->cq_id = cpu_to_le16(0xFFFF);
  2027. return 0;
  2028. }
  2029. int
  2030. sli_requeue_xri_wqe(struct sli4 *sli4, void *buf, u16 xri, u16 tag, u16 cq_id)
  2031. {
  2032. struct sli4_requeue_xri_wqe *requeue = buf;
  2033. memset(buf, 0, sli4->wqe_size);
  2034. requeue->command = SLI4_WQE_REQUEUE_XRI;
  2035. requeue->xri_tag = cpu_to_le16(xri);
  2036. requeue->request_tag = cpu_to_le16(tag);
  2037. requeue->flags2 |= cpu_to_le16(SLI4_REQU_XRI_WQE_XC);
  2038. requeue->flags1 |= cpu_to_le16(SLI4_REQU_XRI_WQE_QOSD);
  2039. requeue->cq_id = cpu_to_le16(cq_id);
  2040. requeue->cmd_type_wqec_byte = SLI4_CMD_REQUEUE_XRI_WQE;
  2041. return 0;
  2042. }
  2043. int
  2044. sli_fc_process_link_attention(struct sli4 *sli4, void *acqe)
  2045. {
  2046. struct sli4_link_attention *link_attn = acqe;
  2047. struct sli4_link_event event = { 0 };
  2048. efc_log_info(sli4, "link=%d attn_type=%#x top=%#x speed=%#x pfault=%#x\n",
  2049. link_attn->link_number, link_attn->attn_type,
  2050. link_attn->topology, link_attn->port_speed,
  2051. link_attn->port_fault);
  2052. efc_log_info(sli4, "shared_lnk_status=%#x logl_lnk_speed=%#x evttag=%#x\n",
  2053. link_attn->shared_link_status,
  2054. le16_to_cpu(link_attn->logical_link_speed),
  2055. le32_to_cpu(link_attn->event_tag));
  2056. if (!sli4->link)
  2057. return -EIO;
  2058. event.medium = SLI4_LINK_MEDIUM_FC;
  2059. switch (link_attn->attn_type) {
  2060. case SLI4_LNK_ATTN_TYPE_LINK_UP:
  2061. event.status = SLI4_LINK_STATUS_UP;
  2062. break;
  2063. case SLI4_LNK_ATTN_TYPE_LINK_DOWN:
  2064. event.status = SLI4_LINK_STATUS_DOWN;
  2065. break;
  2066. case SLI4_LNK_ATTN_TYPE_NO_HARD_ALPA:
  2067. efc_log_info(sli4, "attn_type: no hard alpa\n");
  2068. event.status = SLI4_LINK_STATUS_NO_ALPA;
  2069. break;
  2070. default:
  2071. efc_log_info(sli4, "attn_type: unknown\n");
  2072. break;
  2073. }
  2074. switch (link_attn->event_type) {
  2075. case SLI4_EVENT_LINK_ATTENTION:
  2076. break;
  2077. case SLI4_EVENT_SHARED_LINK_ATTENTION:
  2078. efc_log_info(sli4, "event_type: FC shared link event\n");
  2079. break;
  2080. default:
  2081. efc_log_info(sli4, "event_type: unknown\n");
  2082. break;
  2083. }
  2084. switch (link_attn->topology) {
  2085. case SLI4_LNK_ATTN_P2P:
  2086. event.topology = SLI4_LINK_TOPO_NON_FC_AL;
  2087. break;
  2088. case SLI4_LNK_ATTN_FC_AL:
  2089. event.topology = SLI4_LINK_TOPO_FC_AL;
  2090. break;
  2091. case SLI4_LNK_ATTN_INTERNAL_LOOPBACK:
  2092. efc_log_info(sli4, "topology Internal loopback\n");
  2093. event.topology = SLI4_LINK_TOPO_LOOPBACK_INTERNAL;
  2094. break;
  2095. case SLI4_LNK_ATTN_SERDES_LOOPBACK:
  2096. efc_log_info(sli4, "topology serdes loopback\n");
  2097. event.topology = SLI4_LINK_TOPO_LOOPBACK_EXTERNAL;
  2098. break;
  2099. default:
  2100. efc_log_info(sli4, "topology: unknown\n");
  2101. break;
  2102. }
  2103. event.speed = link_attn->port_speed * 1000;
  2104. sli4->link(sli4->link_arg, (void *)&event);
  2105. return 0;
  2106. }
  2107. int
  2108. sli_fc_cqe_parse(struct sli4 *sli4, struct sli4_queue *cq,
  2109. u8 *cqe, enum sli4_qentry *etype, u16 *r_id)
  2110. {
  2111. u8 code = cqe[SLI4_CQE_CODE_OFFSET];
  2112. int rc;
  2113. switch (code) {
  2114. case SLI4_CQE_CODE_WORK_REQUEST_COMPLETION:
  2115. {
  2116. struct sli4_fc_wcqe *wcqe = (void *)cqe;
  2117. *etype = SLI4_QENTRY_WQ;
  2118. *r_id = le16_to_cpu(wcqe->request_tag);
  2119. rc = wcqe->status;
  2120. /* Flag errors except for FCP_RSP_FAILURE */
  2121. if (rc && rc != SLI4_FC_WCQE_STATUS_FCP_RSP_FAILURE) {
  2122. efc_log_info(sli4, "WCQE: status=%#x hw_status=%#x tag=%#x\n",
  2123. wcqe->status, wcqe->hw_status,
  2124. le16_to_cpu(wcqe->request_tag));
  2125. efc_log_info(sli4, "w1=%#x w2=%#x xb=%d\n",
  2126. le32_to_cpu(wcqe->wqe_specific_1),
  2127. le32_to_cpu(wcqe->wqe_specific_2),
  2128. (wcqe->flags & SLI4_WCQE_XB));
  2129. efc_log_info(sli4, " %08X %08X %08X %08X\n",
  2130. ((u32 *)cqe)[0], ((u32 *)cqe)[1],
  2131. ((u32 *)cqe)[2], ((u32 *)cqe)[3]);
  2132. }
  2133. break;
  2134. }
  2135. case SLI4_CQE_CODE_RQ_ASYNC:
  2136. {
  2137. struct sli4_fc_async_rcqe *rcqe = (void *)cqe;
  2138. *etype = SLI4_QENTRY_RQ;
  2139. *r_id = le16_to_cpu(rcqe->fcfi_rq_id_word) & SLI4_RACQE_RQ_ID;
  2140. rc = rcqe->status;
  2141. break;
  2142. }
  2143. case SLI4_CQE_CODE_RQ_ASYNC_V1:
  2144. {
  2145. struct sli4_fc_async_rcqe_v1 *rcqe = (void *)cqe;
  2146. *etype = SLI4_QENTRY_RQ;
  2147. *r_id = le16_to_cpu(rcqe->rq_id);
  2148. rc = rcqe->status;
  2149. break;
  2150. }
  2151. case SLI4_CQE_CODE_OPTIMIZED_WRITE_CMD:
  2152. {
  2153. struct sli4_fc_optimized_write_cmd_cqe *optcqe = (void *)cqe;
  2154. *etype = SLI4_QENTRY_OPT_WRITE_CMD;
  2155. *r_id = le16_to_cpu(optcqe->rq_id);
  2156. rc = optcqe->status;
  2157. break;
  2158. }
  2159. case SLI4_CQE_CODE_OPTIMIZED_WRITE_DATA:
  2160. {
  2161. struct sli4_fc_optimized_write_data_cqe *dcqe = (void *)cqe;
  2162. *etype = SLI4_QENTRY_OPT_WRITE_DATA;
  2163. *r_id = le16_to_cpu(dcqe->xri);
  2164. rc = dcqe->status;
  2165. /* Flag errors */
  2166. if (rc != SLI4_FC_WCQE_STATUS_SUCCESS) {
  2167. efc_log_info(sli4, "Optimized DATA CQE: status=%#x\n",
  2168. dcqe->status);
  2169. efc_log_info(sli4, "hstat=%#x xri=%#x dpl=%#x w3=%#x xb=%d\n",
  2170. dcqe->hw_status, le16_to_cpu(dcqe->xri),
  2171. le32_to_cpu(dcqe->total_data_placed),
  2172. ((u32 *)cqe)[3],
  2173. (dcqe->flags & SLI4_OCQE_XB));
  2174. }
  2175. break;
  2176. }
  2177. case SLI4_CQE_CODE_RQ_COALESCING:
  2178. {
  2179. struct sli4_fc_coalescing_rcqe *rcqe = (void *)cqe;
  2180. *etype = SLI4_QENTRY_RQ;
  2181. *r_id = le16_to_cpu(rcqe->rq_id);
  2182. rc = rcqe->status;
  2183. break;
  2184. }
  2185. case SLI4_CQE_CODE_XRI_ABORTED:
  2186. {
  2187. struct sli4_fc_xri_aborted_cqe *xa = (void *)cqe;
  2188. *etype = SLI4_QENTRY_XABT;
  2189. *r_id = le16_to_cpu(xa->xri);
  2190. rc = 0;
  2191. break;
  2192. }
  2193. case SLI4_CQE_CODE_RELEASE_WQE:
  2194. {
  2195. struct sli4_fc_wqec *wqec = (void *)cqe;
  2196. *etype = SLI4_QENTRY_WQ_RELEASE;
  2197. *r_id = le16_to_cpu(wqec->wq_id);
  2198. rc = 0;
  2199. break;
  2200. }
  2201. default:
  2202. efc_log_info(sli4, "CQE completion code %d not handled\n",
  2203. code);
  2204. *etype = SLI4_QENTRY_MAX;
  2205. *r_id = U16_MAX;
  2206. rc = -EINVAL;
  2207. }
  2208. return rc;
  2209. }
  2210. u32
  2211. sli_fc_response_length(struct sli4 *sli4, u8 *cqe)
  2212. {
  2213. struct sli4_fc_wcqe *wcqe = (void *)cqe;
  2214. return le32_to_cpu(wcqe->wqe_specific_1);
  2215. }
  2216. u32
  2217. sli_fc_io_length(struct sli4 *sli4, u8 *cqe)
  2218. {
  2219. struct sli4_fc_wcqe *wcqe = (void *)cqe;
  2220. return le32_to_cpu(wcqe->wqe_specific_1);
  2221. }
  2222. int
  2223. sli_fc_els_did(struct sli4 *sli4, u8 *cqe, u32 *d_id)
  2224. {
  2225. struct sli4_fc_wcqe *wcqe = (void *)cqe;
  2226. *d_id = 0;
  2227. if (wcqe->status)
  2228. return -EIO;
  2229. *d_id = le32_to_cpu(wcqe->wqe_specific_2) & 0x00ffffff;
  2230. return 0;
  2231. }
  2232. u32
  2233. sli_fc_ext_status(struct sli4 *sli4, u8 *cqe)
  2234. {
  2235. struct sli4_fc_wcqe *wcqe = (void *)cqe;
  2236. u32 mask;
  2237. switch (wcqe->status) {
  2238. case SLI4_FC_WCQE_STATUS_FCP_RSP_FAILURE:
  2239. mask = U32_MAX;
  2240. break;
  2241. case SLI4_FC_WCQE_STATUS_LOCAL_REJECT:
  2242. case SLI4_FC_WCQE_STATUS_CMD_REJECT:
  2243. mask = 0xff;
  2244. break;
  2245. case SLI4_FC_WCQE_STATUS_NPORT_RJT:
  2246. case SLI4_FC_WCQE_STATUS_FABRIC_RJT:
  2247. case SLI4_FC_WCQE_STATUS_NPORT_BSY:
  2248. case SLI4_FC_WCQE_STATUS_FABRIC_BSY:
  2249. case SLI4_FC_WCQE_STATUS_LS_RJT:
  2250. mask = U32_MAX;
  2251. break;
  2252. case SLI4_FC_WCQE_STATUS_DI_ERROR:
  2253. mask = U32_MAX;
  2254. break;
  2255. default:
  2256. mask = 0;
  2257. }
  2258. return le32_to_cpu(wcqe->wqe_specific_2) & mask;
  2259. }
  2260. int
  2261. sli_fc_rqe_rqid_and_index(struct sli4 *sli4, u8 *cqe, u16 *rq_id, u32 *index)
  2262. {
  2263. int rc = -EIO;
  2264. u8 code = 0;
  2265. u16 rq_element_index;
  2266. *rq_id = 0;
  2267. *index = U32_MAX;
  2268. code = cqe[SLI4_CQE_CODE_OFFSET];
  2269. /* Retrieve the RQ index from the completion */
  2270. if (code == SLI4_CQE_CODE_RQ_ASYNC) {
  2271. struct sli4_fc_async_rcqe *rcqe = (void *)cqe;
  2272. *rq_id = le16_to_cpu(rcqe->fcfi_rq_id_word) & SLI4_RACQE_RQ_ID;
  2273. rq_element_index =
  2274. le16_to_cpu(rcqe->rq_elmt_indx_word) & SLI4_RACQE_RQ_EL_INDX;
  2275. *index = rq_element_index;
  2276. if (rcqe->status == SLI4_FC_ASYNC_RQ_SUCCESS) {
  2277. rc = 0;
  2278. } else {
  2279. rc = rcqe->status;
  2280. efc_log_info(sli4, "status=%02x (%s) rq_id=%d\n",
  2281. rcqe->status,
  2282. sli_fc_get_status_string(rcqe->status),
  2283. le16_to_cpu(rcqe->fcfi_rq_id_word) &
  2284. SLI4_RACQE_RQ_ID);
  2285. efc_log_info(sli4, "pdpl=%x sof=%02x eof=%02x hdpl=%x\n",
  2286. le16_to_cpu(rcqe->data_placement_length),
  2287. rcqe->sof_byte, rcqe->eof_byte,
  2288. rcqe->hdpl_byte & SLI4_RACQE_HDPL);
  2289. }
  2290. } else if (code == SLI4_CQE_CODE_RQ_ASYNC_V1) {
  2291. struct sli4_fc_async_rcqe_v1 *rcqe_v1 = (void *)cqe;
  2292. *rq_id = le16_to_cpu(rcqe_v1->rq_id);
  2293. rq_element_index =
  2294. (le16_to_cpu(rcqe_v1->rq_elmt_indx_word) &
  2295. SLI4_RACQE_RQ_EL_INDX);
  2296. *index = rq_element_index;
  2297. if (rcqe_v1->status == SLI4_FC_ASYNC_RQ_SUCCESS) {
  2298. rc = 0;
  2299. } else {
  2300. rc = rcqe_v1->status;
  2301. efc_log_info(sli4, "status=%02x (%s) rq_id=%d, index=%x\n",
  2302. rcqe_v1->status,
  2303. sli_fc_get_status_string(rcqe_v1->status),
  2304. le16_to_cpu(rcqe_v1->rq_id), rq_element_index);
  2305. efc_log_info(sli4, "pdpl=%x sof=%02x eof=%02x hdpl=%x\n",
  2306. le16_to_cpu(rcqe_v1->data_placement_length),
  2307. rcqe_v1->sof_byte, rcqe_v1->eof_byte,
  2308. rcqe_v1->hdpl_byte & SLI4_RACQE_HDPL);
  2309. }
  2310. } else if (code == SLI4_CQE_CODE_OPTIMIZED_WRITE_CMD) {
  2311. struct sli4_fc_optimized_write_cmd_cqe *optcqe = (void *)cqe;
  2312. *rq_id = le16_to_cpu(optcqe->rq_id);
  2313. *index = le16_to_cpu(optcqe->w1) & SLI4_OCQE_RQ_EL_INDX;
  2314. if (optcqe->status == SLI4_FC_ASYNC_RQ_SUCCESS) {
  2315. rc = 0;
  2316. } else {
  2317. rc = optcqe->status;
  2318. efc_log_info(sli4, "stat=%02x (%s) rqid=%d, idx=%x pdpl=%x\n",
  2319. optcqe->status,
  2320. sli_fc_get_status_string(optcqe->status),
  2321. le16_to_cpu(optcqe->rq_id), *index,
  2322. le16_to_cpu(optcqe->data_placement_length));
  2323. efc_log_info(sli4, "hdpl=%x oox=%d agxr=%d xri=0x%x rpi=%x\n",
  2324. (optcqe->hdpl_vld & SLI4_OCQE_HDPL),
  2325. (optcqe->flags1 & SLI4_OCQE_OOX),
  2326. (optcqe->flags1 & SLI4_OCQE_AGXR),
  2327. optcqe->xri, le16_to_cpu(optcqe->rpi));
  2328. }
  2329. } else if (code == SLI4_CQE_CODE_RQ_COALESCING) {
  2330. struct sli4_fc_coalescing_rcqe *rcqe = (void *)cqe;
  2331. rq_element_index = (le16_to_cpu(rcqe->rq_elmt_indx_word) &
  2332. SLI4_RCQE_RQ_EL_INDX);
  2333. *rq_id = le16_to_cpu(rcqe->rq_id);
  2334. if (rcqe->status == SLI4_FC_COALESCE_RQ_SUCCESS) {
  2335. *index = rq_element_index;
  2336. rc = 0;
  2337. } else {
  2338. *index = U32_MAX;
  2339. rc = rcqe->status;
  2340. efc_log_info(sli4, "stat=%02x (%s) rq_id=%d, idx=%x\n",
  2341. rcqe->status,
  2342. sli_fc_get_status_string(rcqe->status),
  2343. le16_to_cpu(rcqe->rq_id), rq_element_index);
  2344. efc_log_info(sli4, "rq_id=%#x sdpl=%x\n",
  2345. le16_to_cpu(rcqe->rq_id),
  2346. le16_to_cpu(rcqe->seq_placement_length));
  2347. }
  2348. } else {
  2349. struct sli4_fc_async_rcqe *rcqe = (void *)cqe;
  2350. *index = U32_MAX;
  2351. rc = rcqe->status;
  2352. efc_log_info(sli4, "status=%02x rq_id=%d, index=%x pdpl=%x\n",
  2353. rcqe->status,
  2354. le16_to_cpu(rcqe->fcfi_rq_id_word) & SLI4_RACQE_RQ_ID,
  2355. (le16_to_cpu(rcqe->rq_elmt_indx_word) & SLI4_RACQE_RQ_EL_INDX),
  2356. le16_to_cpu(rcqe->data_placement_length));
  2357. efc_log_info(sli4, "sof=%02x eof=%02x hdpl=%x\n",
  2358. rcqe->sof_byte, rcqe->eof_byte,
  2359. rcqe->hdpl_byte & SLI4_RACQE_HDPL);
  2360. }
  2361. return rc;
  2362. }
  2363. static int
  2364. sli_bmbx_wait(struct sli4 *sli4, u32 msec)
  2365. {
  2366. u32 val;
  2367. unsigned long end;
  2368. /* Wait for the bootstrap mailbox to report "ready" */
  2369. end = jiffies + msecs_to_jiffies(msec);
  2370. do {
  2371. val = readl(sli4->reg[0] + SLI4_BMBX_REG);
  2372. if (val & SLI4_BMBX_RDY)
  2373. return 0;
  2374. usleep_range(1000, 2000);
  2375. } while (time_before(jiffies, end));
  2376. return -EIO;
  2377. }
  2378. static int
  2379. sli_bmbx_write(struct sli4 *sli4)
  2380. {
  2381. u32 val;
  2382. /* write buffer location to bootstrap mailbox register */
  2383. val = sli_bmbx_write_hi(sli4->bmbx.phys);
  2384. writel(val, (sli4->reg[0] + SLI4_BMBX_REG));
  2385. if (sli_bmbx_wait(sli4, SLI4_BMBX_DELAY_US)) {
  2386. efc_log_crit(sli4, "BMBX WRITE_HI failed\n");
  2387. return -EIO;
  2388. }
  2389. val = sli_bmbx_write_lo(sli4->bmbx.phys);
  2390. writel(val, (sli4->reg[0] + SLI4_BMBX_REG));
  2391. /* wait for SLI Port to set ready bit */
  2392. return sli_bmbx_wait(sli4, SLI4_BMBX_TIMEOUT_MSEC);
  2393. }
  2394. int
  2395. sli_bmbx_command(struct sli4 *sli4)
  2396. {
  2397. void *cqe = (u8 *)sli4->bmbx.virt + SLI4_BMBX_SIZE;
  2398. if (sli_fw_error_status(sli4) > 0) {
  2399. efc_log_crit(sli4, "Chip is in an error state -Mailbox command rejected");
  2400. efc_log_crit(sli4, " status=%#x error1=%#x error2=%#x\n",
  2401. sli_reg_read_status(sli4),
  2402. sli_reg_read_err1(sli4),
  2403. sli_reg_read_err2(sli4));
  2404. return -EIO;
  2405. }
  2406. /* Submit a command to the bootstrap mailbox and check the status */
  2407. if (sli_bmbx_write(sli4)) {
  2408. efc_log_crit(sli4, "bmbx write fail phys=%pad reg=%#x\n",
  2409. &sli4->bmbx.phys, readl(sli4->reg[0] + SLI4_BMBX_REG));
  2410. return -EIO;
  2411. }
  2412. /* check completion queue entry status */
  2413. if (le32_to_cpu(((struct sli4_mcqe *)cqe)->dw3_flags) &
  2414. SLI4_MCQE_VALID) {
  2415. return sli_cqe_mq(sli4, cqe);
  2416. }
  2417. efc_log_crit(sli4, "invalid or wrong type\n");
  2418. return -EIO;
  2419. }
  2420. int
  2421. sli_cmd_config_link(struct sli4 *sli4, void *buf)
  2422. {
  2423. struct sli4_cmd_config_link *config_link = buf;
  2424. memset(buf, 0, SLI4_BMBX_SIZE);
  2425. config_link->hdr.command = SLI4_MBX_CMD_CONFIG_LINK;
  2426. /* Port interprets zero in a field as "use default value" */
  2427. return 0;
  2428. }
  2429. int
  2430. sli_cmd_down_link(struct sli4 *sli4, void *buf)
  2431. {
  2432. struct sli4_mbox_command_header *hdr = buf;
  2433. memset(buf, 0, SLI4_BMBX_SIZE);
  2434. hdr->command = SLI4_MBX_CMD_DOWN_LINK;
  2435. /* Port interprets zero in a field as "use default value" */
  2436. return 0;
  2437. }
  2438. int
  2439. sli_cmd_dump_type4(struct sli4 *sli4, void *buf, u16 wki)
  2440. {
  2441. struct sli4_cmd_dump4 *cmd = buf;
  2442. memset(buf, 0, SLI4_BMBX_SIZE);
  2443. cmd->hdr.command = SLI4_MBX_CMD_DUMP;
  2444. cmd->type_dword = cpu_to_le32(0x4);
  2445. cmd->wki_selection = cpu_to_le16(wki);
  2446. return 0;
  2447. }
  2448. int
  2449. sli_cmd_common_read_transceiver_data(struct sli4 *sli4, void *buf, u32 page_num,
  2450. struct efc_dma *dma)
  2451. {
  2452. struct sli4_rqst_cmn_read_transceiver_data *req = NULL;
  2453. u32 psize;
  2454. if (!dma)
  2455. psize = SLI4_CFG_PYLD_LENGTH(cmn_read_transceiver_data);
  2456. else
  2457. psize = dma->size;
  2458. req = sli_config_cmd_init(sli4, buf, psize, dma);
  2459. if (!req)
  2460. return -EIO;
  2461. sli_cmd_fill_hdr(&req->hdr, SLI4_CMN_READ_TRANS_DATA,
  2462. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  2463. SLI4_RQST_PYLD_LEN(cmn_read_transceiver_data));
  2464. req->page_number = cpu_to_le32(page_num);
  2465. req->port = cpu_to_le32(sli4->port_number);
  2466. return 0;
  2467. }
  2468. int
  2469. sli_cmd_read_link_stats(struct sli4 *sli4, void *buf, u8 req_ext_counters,
  2470. u8 clear_overflow_flags,
  2471. u8 clear_all_counters)
  2472. {
  2473. struct sli4_cmd_read_link_stats *cmd = buf;
  2474. u32 flags;
  2475. memset(buf, 0, SLI4_BMBX_SIZE);
  2476. cmd->hdr.command = SLI4_MBX_CMD_READ_LNK_STAT;
  2477. flags = 0;
  2478. if (req_ext_counters)
  2479. flags |= SLI4_READ_LNKSTAT_REC;
  2480. if (clear_all_counters)
  2481. flags |= SLI4_READ_LNKSTAT_CLRC;
  2482. if (clear_overflow_flags)
  2483. flags |= SLI4_READ_LNKSTAT_CLOF;
  2484. cmd->dw1_flags = cpu_to_le32(flags);
  2485. return 0;
  2486. }
  2487. int
  2488. sli_cmd_read_status(struct sli4 *sli4, void *buf, u8 clear_counters)
  2489. {
  2490. struct sli4_cmd_read_status *cmd = buf;
  2491. u32 flags = 0;
  2492. memset(buf, 0, SLI4_BMBX_SIZE);
  2493. cmd->hdr.command = SLI4_MBX_CMD_READ_STATUS;
  2494. if (clear_counters)
  2495. flags |= SLI4_READSTATUS_CLEAR_COUNTERS;
  2496. else
  2497. flags &= ~SLI4_READSTATUS_CLEAR_COUNTERS;
  2498. cmd->dw1_flags = cpu_to_le32(flags);
  2499. return 0;
  2500. }
  2501. int
  2502. sli_cmd_init_link(struct sli4 *sli4, void *buf, u32 speed, u8 reset_alpa)
  2503. {
  2504. struct sli4_cmd_init_link *init_link = buf;
  2505. u32 flags = 0;
  2506. memset(buf, 0, SLI4_BMBX_SIZE);
  2507. init_link->hdr.command = SLI4_MBX_CMD_INIT_LINK;
  2508. init_link->sel_reset_al_pa_dword =
  2509. cpu_to_le32(reset_alpa);
  2510. flags &= ~SLI4_INIT_LINK_F_LOOPBACK;
  2511. init_link->link_speed_sel_code = cpu_to_le32(speed);
  2512. switch (speed) {
  2513. case SLI4_LINK_SPEED_1G:
  2514. case SLI4_LINK_SPEED_2G:
  2515. case SLI4_LINK_SPEED_4G:
  2516. case SLI4_LINK_SPEED_8G:
  2517. case SLI4_LINK_SPEED_16G:
  2518. case SLI4_LINK_SPEED_32G:
  2519. case SLI4_LINK_SPEED_64G:
  2520. flags |= SLI4_INIT_LINK_F_FIXED_SPEED;
  2521. break;
  2522. case SLI4_LINK_SPEED_10G:
  2523. efc_log_info(sli4, "unsupported FC speed %d\n", speed);
  2524. init_link->flags0 = cpu_to_le32(flags);
  2525. return -EIO;
  2526. }
  2527. switch (sli4->topology) {
  2528. case SLI4_READ_CFG_TOPO_FC:
  2529. /* Attempt P2P but failover to FC-AL */
  2530. flags |= SLI4_INIT_LINK_F_FAIL_OVER;
  2531. flags |= SLI4_INIT_LINK_F_P2P_FAIL_OVER;
  2532. break;
  2533. case SLI4_READ_CFG_TOPO_FC_AL:
  2534. flags |= SLI4_INIT_LINK_F_FCAL_ONLY;
  2535. if (speed == SLI4_LINK_SPEED_16G ||
  2536. speed == SLI4_LINK_SPEED_32G) {
  2537. efc_log_info(sli4, "unsupported FC-AL speed %d\n",
  2538. speed);
  2539. init_link->flags0 = cpu_to_le32(flags);
  2540. return -EIO;
  2541. }
  2542. break;
  2543. case SLI4_READ_CFG_TOPO_NON_FC_AL:
  2544. flags |= SLI4_INIT_LINK_F_P2P_ONLY;
  2545. break;
  2546. default:
  2547. efc_log_info(sli4, "unsupported topology %#x\n", sli4->topology);
  2548. init_link->flags0 = cpu_to_le32(flags);
  2549. return -EIO;
  2550. }
  2551. flags &= ~SLI4_INIT_LINK_F_UNFAIR;
  2552. flags &= ~SLI4_INIT_LINK_F_NO_LIRP;
  2553. flags &= ~SLI4_INIT_LINK_F_LOOP_VALID_CHK;
  2554. flags &= ~SLI4_INIT_LINK_F_NO_LISA;
  2555. flags &= ~SLI4_INIT_LINK_F_PICK_HI_ALPA;
  2556. init_link->flags0 = cpu_to_le32(flags);
  2557. return 0;
  2558. }
  2559. int
  2560. sli_cmd_init_vfi(struct sli4 *sli4, void *buf, u16 vfi, u16 fcfi, u16 vpi)
  2561. {
  2562. struct sli4_cmd_init_vfi *init_vfi = buf;
  2563. u16 flags = 0;
  2564. memset(buf, 0, SLI4_BMBX_SIZE);
  2565. init_vfi->hdr.command = SLI4_MBX_CMD_INIT_VFI;
  2566. init_vfi->vfi = cpu_to_le16(vfi);
  2567. init_vfi->fcfi = cpu_to_le16(fcfi);
  2568. /*
  2569. * If the VPI is valid, initialize it at the same time as
  2570. * the VFI
  2571. */
  2572. if (vpi != U16_MAX) {
  2573. flags |= SLI4_INIT_VFI_FLAG_VP;
  2574. init_vfi->flags0_word = cpu_to_le16(flags);
  2575. init_vfi->vpi = cpu_to_le16(vpi);
  2576. }
  2577. return 0;
  2578. }
  2579. int
  2580. sli_cmd_init_vpi(struct sli4 *sli4, void *buf, u16 vpi, u16 vfi)
  2581. {
  2582. struct sli4_cmd_init_vpi *init_vpi = buf;
  2583. memset(buf, 0, SLI4_BMBX_SIZE);
  2584. init_vpi->hdr.command = SLI4_MBX_CMD_INIT_VPI;
  2585. init_vpi->vpi = cpu_to_le16(vpi);
  2586. init_vpi->vfi = cpu_to_le16(vfi);
  2587. return 0;
  2588. }
  2589. int
  2590. sli_cmd_post_xri(struct sli4 *sli4, void *buf, u16 xri_base, u16 xri_count)
  2591. {
  2592. struct sli4_cmd_post_xri *post_xri = buf;
  2593. u16 xri_count_flags = 0;
  2594. memset(buf, 0, SLI4_BMBX_SIZE);
  2595. post_xri->hdr.command = SLI4_MBX_CMD_POST_XRI;
  2596. post_xri->xri_base = cpu_to_le16(xri_base);
  2597. xri_count_flags = xri_count & SLI4_POST_XRI_COUNT;
  2598. xri_count_flags |= SLI4_POST_XRI_FLAG_ENX;
  2599. xri_count_flags |= SLI4_POST_XRI_FLAG_VAL;
  2600. post_xri->xri_count_flags = cpu_to_le16(xri_count_flags);
  2601. return 0;
  2602. }
  2603. int
  2604. sli_cmd_release_xri(struct sli4 *sli4, void *buf, u8 num_xri)
  2605. {
  2606. struct sli4_cmd_release_xri *release_xri = buf;
  2607. memset(buf, 0, SLI4_BMBX_SIZE);
  2608. release_xri->hdr.command = SLI4_MBX_CMD_RELEASE_XRI;
  2609. release_xri->xri_count_word = cpu_to_le16(num_xri &
  2610. SLI4_RELEASE_XRI_COUNT);
  2611. return 0;
  2612. }
  2613. static int
  2614. sli_cmd_read_config(struct sli4 *sli4, void *buf)
  2615. {
  2616. struct sli4_cmd_read_config *read_config = buf;
  2617. memset(buf, 0, SLI4_BMBX_SIZE);
  2618. read_config->hdr.command = SLI4_MBX_CMD_READ_CONFIG;
  2619. return 0;
  2620. }
  2621. int
  2622. sli_cmd_read_nvparms(struct sli4 *sli4, void *buf)
  2623. {
  2624. struct sli4_cmd_read_nvparms *read_nvparms = buf;
  2625. memset(buf, 0, SLI4_BMBX_SIZE);
  2626. read_nvparms->hdr.command = SLI4_MBX_CMD_READ_NVPARMS;
  2627. return 0;
  2628. }
  2629. int
  2630. sli_cmd_write_nvparms(struct sli4 *sli4, void *buf, u8 *wwpn, u8 *wwnn,
  2631. u8 hard_alpa, u32 preferred_d_id)
  2632. {
  2633. struct sli4_cmd_write_nvparms *write_nvparms = buf;
  2634. memset(buf, 0, SLI4_BMBX_SIZE);
  2635. write_nvparms->hdr.command = SLI4_MBX_CMD_WRITE_NVPARMS;
  2636. memcpy(write_nvparms->wwpn, wwpn, 8);
  2637. memcpy(write_nvparms->wwnn, wwnn, 8);
  2638. write_nvparms->hard_alpa_d_id =
  2639. cpu_to_le32((preferred_d_id << 8) | hard_alpa);
  2640. return 0;
  2641. }
  2642. static int
  2643. sli_cmd_read_rev(struct sli4 *sli4, void *buf, struct efc_dma *vpd)
  2644. {
  2645. struct sli4_cmd_read_rev *read_rev = buf;
  2646. memset(buf, 0, SLI4_BMBX_SIZE);
  2647. read_rev->hdr.command = SLI4_MBX_CMD_READ_REV;
  2648. if (vpd && vpd->size) {
  2649. read_rev->flags0_word |= cpu_to_le16(SLI4_READ_REV_FLAG_VPD);
  2650. read_rev->available_length_dword =
  2651. cpu_to_le32(vpd->size &
  2652. SLI4_READ_REV_AVAILABLE_LENGTH);
  2653. read_rev->hostbuf.low =
  2654. cpu_to_le32(lower_32_bits(vpd->phys));
  2655. read_rev->hostbuf.high =
  2656. cpu_to_le32(upper_32_bits(vpd->phys));
  2657. }
  2658. return 0;
  2659. }
  2660. int
  2661. sli_cmd_read_sparm64(struct sli4 *sli4, void *buf, struct efc_dma *dma, u16 vpi)
  2662. {
  2663. struct sli4_cmd_read_sparm64 *read_sparm64 = buf;
  2664. if (vpi == U16_MAX) {
  2665. efc_log_err(sli4, "special VPI not supported!!!\n");
  2666. return -EIO;
  2667. }
  2668. if (!dma || !dma->phys) {
  2669. efc_log_err(sli4, "bad DMA buffer\n");
  2670. return -EIO;
  2671. }
  2672. memset(buf, 0, SLI4_BMBX_SIZE);
  2673. read_sparm64->hdr.command = SLI4_MBX_CMD_READ_SPARM64;
  2674. read_sparm64->bde_64.bde_type_buflen =
  2675. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  2676. (dma->size & SLI4_BDE_LEN_MASK));
  2677. read_sparm64->bde_64.u.data.low =
  2678. cpu_to_le32(lower_32_bits(dma->phys));
  2679. read_sparm64->bde_64.u.data.high =
  2680. cpu_to_le32(upper_32_bits(dma->phys));
  2681. read_sparm64->vpi = cpu_to_le16(vpi);
  2682. return 0;
  2683. }
  2684. int
  2685. sli_cmd_read_topology(struct sli4 *sli4, void *buf, struct efc_dma *dma)
  2686. {
  2687. struct sli4_cmd_read_topology *read_topo = buf;
  2688. if (!dma || !dma->size)
  2689. return -EIO;
  2690. if (dma->size < SLI4_MIN_LOOP_MAP_BYTES) {
  2691. efc_log_err(sli4, "loop map buffer too small %zx\n", dma->size);
  2692. return -EIO;
  2693. }
  2694. memset(buf, 0, SLI4_BMBX_SIZE);
  2695. read_topo->hdr.command = SLI4_MBX_CMD_READ_TOPOLOGY;
  2696. memset(dma->virt, 0, dma->size);
  2697. read_topo->bde_loop_map.bde_type_buflen =
  2698. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  2699. (dma->size & SLI4_BDE_LEN_MASK));
  2700. read_topo->bde_loop_map.u.data.low =
  2701. cpu_to_le32(lower_32_bits(dma->phys));
  2702. read_topo->bde_loop_map.u.data.high =
  2703. cpu_to_le32(upper_32_bits(dma->phys));
  2704. return 0;
  2705. }
  2706. int
  2707. sli_cmd_reg_fcfi(struct sli4 *sli4, void *buf, u16 index,
  2708. struct sli4_cmd_rq_cfg *rq_cfg)
  2709. {
  2710. struct sli4_cmd_reg_fcfi *reg_fcfi = buf;
  2711. u32 i;
  2712. memset(buf, 0, SLI4_BMBX_SIZE);
  2713. reg_fcfi->hdr.command = SLI4_MBX_CMD_REG_FCFI;
  2714. reg_fcfi->fcf_index = cpu_to_le16(index);
  2715. for (i = 0; i < SLI4_CMD_REG_FCFI_NUM_RQ_CFG; i++) {
  2716. switch (i) {
  2717. case 0:
  2718. reg_fcfi->rqid0 = rq_cfg[0].rq_id;
  2719. break;
  2720. case 1:
  2721. reg_fcfi->rqid1 = rq_cfg[1].rq_id;
  2722. break;
  2723. case 2:
  2724. reg_fcfi->rqid2 = rq_cfg[2].rq_id;
  2725. break;
  2726. case 3:
  2727. reg_fcfi->rqid3 = rq_cfg[3].rq_id;
  2728. break;
  2729. }
  2730. reg_fcfi->rq_cfg[i].r_ctl_mask = rq_cfg[i].r_ctl_mask;
  2731. reg_fcfi->rq_cfg[i].r_ctl_match = rq_cfg[i].r_ctl_match;
  2732. reg_fcfi->rq_cfg[i].type_mask = rq_cfg[i].type_mask;
  2733. reg_fcfi->rq_cfg[i].type_match = rq_cfg[i].type_match;
  2734. }
  2735. return 0;
  2736. }
  2737. int
  2738. sli_cmd_reg_fcfi_mrq(struct sli4 *sli4, void *buf, u8 mode, u16 fcf_index,
  2739. u8 rq_selection_policy, u8 mrq_bit_mask, u16 num_mrqs,
  2740. struct sli4_cmd_rq_cfg *rq_cfg)
  2741. {
  2742. struct sli4_cmd_reg_fcfi_mrq *reg_fcfi_mrq = buf;
  2743. u32 i;
  2744. u32 mrq_flags = 0;
  2745. memset(buf, 0, SLI4_BMBX_SIZE);
  2746. reg_fcfi_mrq->hdr.command = SLI4_MBX_CMD_REG_FCFI_MRQ;
  2747. if (mode == SLI4_CMD_REG_FCFI_SET_FCFI_MODE) {
  2748. reg_fcfi_mrq->fcf_index = cpu_to_le16(fcf_index);
  2749. goto done;
  2750. }
  2751. reg_fcfi_mrq->dw8_vlan = cpu_to_le32(SLI4_REGFCFI_MRQ_MODE);
  2752. for (i = 0; i < SLI4_CMD_REG_FCFI_NUM_RQ_CFG; i++) {
  2753. reg_fcfi_mrq->rq_cfg[i].r_ctl_mask = rq_cfg[i].r_ctl_mask;
  2754. reg_fcfi_mrq->rq_cfg[i].r_ctl_match = rq_cfg[i].r_ctl_match;
  2755. reg_fcfi_mrq->rq_cfg[i].type_mask = rq_cfg[i].type_mask;
  2756. reg_fcfi_mrq->rq_cfg[i].type_match = rq_cfg[i].type_match;
  2757. switch (i) {
  2758. case 3:
  2759. reg_fcfi_mrq->rqid3 = rq_cfg[i].rq_id;
  2760. break;
  2761. case 2:
  2762. reg_fcfi_mrq->rqid2 = rq_cfg[i].rq_id;
  2763. break;
  2764. case 1:
  2765. reg_fcfi_mrq->rqid1 = rq_cfg[i].rq_id;
  2766. break;
  2767. case 0:
  2768. reg_fcfi_mrq->rqid0 = rq_cfg[i].rq_id;
  2769. break;
  2770. }
  2771. }
  2772. mrq_flags = num_mrqs & SLI4_REGFCFI_MRQ_MASK_NUM_PAIRS;
  2773. mrq_flags |= (mrq_bit_mask << 8);
  2774. mrq_flags |= (rq_selection_policy << 12);
  2775. reg_fcfi_mrq->dw9_mrqflags = cpu_to_le32(mrq_flags);
  2776. done:
  2777. return 0;
  2778. }
  2779. int
  2780. sli_cmd_reg_rpi(struct sli4 *sli4, void *buf, u32 rpi, u32 vpi, u32 fc_id,
  2781. struct efc_dma *dma, u8 update, u8 enable_t10_pi)
  2782. {
  2783. struct sli4_cmd_reg_rpi *reg_rpi = buf;
  2784. u32 rportid_flags = 0;
  2785. memset(buf, 0, SLI4_BMBX_SIZE);
  2786. reg_rpi->hdr.command = SLI4_MBX_CMD_REG_RPI;
  2787. reg_rpi->rpi = cpu_to_le16(rpi);
  2788. rportid_flags = fc_id & SLI4_REGRPI_REMOTE_N_PORTID;
  2789. if (update)
  2790. rportid_flags |= SLI4_REGRPI_UPD;
  2791. else
  2792. rportid_flags &= ~SLI4_REGRPI_UPD;
  2793. if (enable_t10_pi)
  2794. rportid_flags |= SLI4_REGRPI_ETOW;
  2795. else
  2796. rportid_flags &= ~SLI4_REGRPI_ETOW;
  2797. reg_rpi->dw2_rportid_flags = cpu_to_le32(rportid_flags);
  2798. reg_rpi->bde_64.bde_type_buflen =
  2799. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  2800. (SLI4_REG_RPI_BUF_LEN & SLI4_BDE_LEN_MASK));
  2801. reg_rpi->bde_64.u.data.low =
  2802. cpu_to_le32(lower_32_bits(dma->phys));
  2803. reg_rpi->bde_64.u.data.high =
  2804. cpu_to_le32(upper_32_bits(dma->phys));
  2805. reg_rpi->vpi = cpu_to_le16(vpi);
  2806. return 0;
  2807. }
  2808. int
  2809. sli_cmd_reg_vfi(struct sli4 *sli4, void *buf, size_t size,
  2810. u16 vfi, u16 fcfi, struct efc_dma dma,
  2811. u16 vpi, __be64 sli_wwpn, u32 fc_id)
  2812. {
  2813. struct sli4_cmd_reg_vfi *reg_vfi = buf;
  2814. memset(buf, 0, SLI4_BMBX_SIZE);
  2815. reg_vfi->hdr.command = SLI4_MBX_CMD_REG_VFI;
  2816. reg_vfi->vfi = cpu_to_le16(vfi);
  2817. reg_vfi->fcfi = cpu_to_le16(fcfi);
  2818. reg_vfi->sparm.bde_type_buflen =
  2819. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  2820. (SLI4_REG_RPI_BUF_LEN & SLI4_BDE_LEN_MASK));
  2821. reg_vfi->sparm.u.data.low =
  2822. cpu_to_le32(lower_32_bits(dma.phys));
  2823. reg_vfi->sparm.u.data.high =
  2824. cpu_to_le32(upper_32_bits(dma.phys));
  2825. reg_vfi->e_d_tov = cpu_to_le32(sli4->e_d_tov);
  2826. reg_vfi->r_a_tov = cpu_to_le32(sli4->r_a_tov);
  2827. reg_vfi->dw0w1_flags |= cpu_to_le16(SLI4_REGVFI_VP);
  2828. reg_vfi->vpi = cpu_to_le16(vpi);
  2829. memcpy(reg_vfi->wwpn, &sli_wwpn, sizeof(reg_vfi->wwpn));
  2830. reg_vfi->dw10_lportid_flags = cpu_to_le32(fc_id);
  2831. return 0;
  2832. }
  2833. int
  2834. sli_cmd_reg_vpi(struct sli4 *sli4, void *buf, u32 fc_id, __be64 sli_wwpn,
  2835. u16 vpi, u16 vfi, bool update)
  2836. {
  2837. struct sli4_cmd_reg_vpi *reg_vpi = buf;
  2838. u32 flags = 0;
  2839. memset(buf, 0, SLI4_BMBX_SIZE);
  2840. reg_vpi->hdr.command = SLI4_MBX_CMD_REG_VPI;
  2841. flags = (fc_id & SLI4_REGVPI_LOCAL_N_PORTID);
  2842. if (update)
  2843. flags |= SLI4_REGVPI_UPD;
  2844. else
  2845. flags &= ~SLI4_REGVPI_UPD;
  2846. reg_vpi->dw2_lportid_flags = cpu_to_le32(flags);
  2847. memcpy(reg_vpi->wwpn, &sli_wwpn, sizeof(reg_vpi->wwpn));
  2848. reg_vpi->vpi = cpu_to_le16(vpi);
  2849. reg_vpi->vfi = cpu_to_le16(vfi);
  2850. return 0;
  2851. }
  2852. static int
  2853. sli_cmd_request_features(struct sli4 *sli4, void *buf, u32 features_mask,
  2854. bool query)
  2855. {
  2856. struct sli4_cmd_request_features *req_features = buf;
  2857. memset(buf, 0, SLI4_BMBX_SIZE);
  2858. req_features->hdr.command = SLI4_MBX_CMD_RQST_FEATURES;
  2859. if (query)
  2860. req_features->dw1_qry = cpu_to_le32(SLI4_REQFEAT_QRY);
  2861. req_features->cmd = cpu_to_le32(features_mask);
  2862. return 0;
  2863. }
  2864. int
  2865. sli_cmd_unreg_fcfi(struct sli4 *sli4, void *buf, u16 indicator)
  2866. {
  2867. struct sli4_cmd_unreg_fcfi *unreg_fcfi = buf;
  2868. memset(buf, 0, SLI4_BMBX_SIZE);
  2869. unreg_fcfi->hdr.command = SLI4_MBX_CMD_UNREG_FCFI;
  2870. unreg_fcfi->fcfi = cpu_to_le16(indicator);
  2871. return 0;
  2872. }
  2873. int
  2874. sli_cmd_unreg_rpi(struct sli4 *sli4, void *buf, u16 indicator,
  2875. enum sli4_resource which, u32 fc_id)
  2876. {
  2877. struct sli4_cmd_unreg_rpi *unreg_rpi = buf;
  2878. u32 flags = 0;
  2879. memset(buf, 0, SLI4_BMBX_SIZE);
  2880. unreg_rpi->hdr.command = SLI4_MBX_CMD_UNREG_RPI;
  2881. switch (which) {
  2882. case SLI4_RSRC_RPI:
  2883. flags |= SLI4_UNREG_RPI_II_RPI;
  2884. if (fc_id == U32_MAX)
  2885. break;
  2886. flags |= SLI4_UNREG_RPI_DP;
  2887. unreg_rpi->dw2_dest_n_portid =
  2888. cpu_to_le32(fc_id & SLI4_UNREG_RPI_DEST_N_PORTID_MASK);
  2889. break;
  2890. case SLI4_RSRC_VPI:
  2891. flags |= SLI4_UNREG_RPI_II_VPI;
  2892. break;
  2893. case SLI4_RSRC_VFI:
  2894. flags |= SLI4_UNREG_RPI_II_VFI;
  2895. break;
  2896. case SLI4_RSRC_FCFI:
  2897. flags |= SLI4_UNREG_RPI_II_FCFI;
  2898. break;
  2899. default:
  2900. efc_log_info(sli4, "unknown type %#x\n", which);
  2901. return -EIO;
  2902. }
  2903. unreg_rpi->dw1w1_flags = cpu_to_le16(flags);
  2904. unreg_rpi->index = cpu_to_le16(indicator);
  2905. return 0;
  2906. }
  2907. int
  2908. sli_cmd_unreg_vfi(struct sli4 *sli4, void *buf, u16 index, u32 which)
  2909. {
  2910. struct sli4_cmd_unreg_vfi *unreg_vfi = buf;
  2911. memset(buf, 0, SLI4_BMBX_SIZE);
  2912. unreg_vfi->hdr.command = SLI4_MBX_CMD_UNREG_VFI;
  2913. switch (which) {
  2914. case SLI4_UNREG_TYPE_DOMAIN:
  2915. unreg_vfi->index = cpu_to_le16(index);
  2916. break;
  2917. case SLI4_UNREG_TYPE_FCF:
  2918. unreg_vfi->index = cpu_to_le16(index);
  2919. break;
  2920. case SLI4_UNREG_TYPE_ALL:
  2921. unreg_vfi->index = cpu_to_le16(U32_MAX);
  2922. break;
  2923. default:
  2924. return -EIO;
  2925. }
  2926. if (which != SLI4_UNREG_TYPE_DOMAIN)
  2927. unreg_vfi->dw2_flags = cpu_to_le16(SLI4_UNREG_VFI_II_FCFI);
  2928. return 0;
  2929. }
  2930. int
  2931. sli_cmd_unreg_vpi(struct sli4 *sli4, void *buf, u16 indicator, u32 which)
  2932. {
  2933. struct sli4_cmd_unreg_vpi *unreg_vpi = buf;
  2934. u32 flags = 0;
  2935. memset(buf, 0, SLI4_BMBX_SIZE);
  2936. unreg_vpi->hdr.command = SLI4_MBX_CMD_UNREG_VPI;
  2937. unreg_vpi->index = cpu_to_le16(indicator);
  2938. switch (which) {
  2939. case SLI4_UNREG_TYPE_PORT:
  2940. flags |= SLI4_UNREG_VPI_II_VPI;
  2941. break;
  2942. case SLI4_UNREG_TYPE_DOMAIN:
  2943. flags |= SLI4_UNREG_VPI_II_VFI;
  2944. break;
  2945. case SLI4_UNREG_TYPE_FCF:
  2946. flags |= SLI4_UNREG_VPI_II_FCFI;
  2947. break;
  2948. case SLI4_UNREG_TYPE_ALL:
  2949. /* override indicator */
  2950. unreg_vpi->index = cpu_to_le16(U32_MAX);
  2951. flags |= SLI4_UNREG_VPI_II_FCFI;
  2952. break;
  2953. default:
  2954. return -EIO;
  2955. }
  2956. unreg_vpi->dw2w0_flags = cpu_to_le16(flags);
  2957. return 0;
  2958. }
  2959. static int
  2960. sli_cmd_common_modify_eq_delay(struct sli4 *sli4, void *buf,
  2961. struct sli4_queue *q, int num_q, u32 shift,
  2962. u32 delay_mult)
  2963. {
  2964. struct sli4_rqst_cmn_modify_eq_delay *req = NULL;
  2965. int i;
  2966. req = sli_config_cmd_init(sli4, buf,
  2967. SLI4_CFG_PYLD_LENGTH(cmn_modify_eq_delay), NULL);
  2968. if (!req)
  2969. return -EIO;
  2970. sli_cmd_fill_hdr(&req->hdr, SLI4_CMN_MODIFY_EQ_DELAY,
  2971. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  2972. SLI4_RQST_PYLD_LEN(cmn_modify_eq_delay));
  2973. req->num_eq = cpu_to_le32(num_q);
  2974. for (i = 0; i < num_q; i++) {
  2975. req->eq_delay_record[i].eq_id = cpu_to_le32(q[i].id);
  2976. req->eq_delay_record[i].phase = cpu_to_le32(shift);
  2977. req->eq_delay_record[i].delay_multiplier =
  2978. cpu_to_le32(delay_mult);
  2979. }
  2980. return 0;
  2981. }
  2982. void
  2983. sli4_cmd_lowlevel_set_watchdog(struct sli4 *sli4, void *buf,
  2984. size_t size, u16 timeout)
  2985. {
  2986. struct sli4_rqst_lowlevel_set_watchdog *req = NULL;
  2987. req = sli_config_cmd_init(sli4, buf,
  2988. SLI4_CFG_PYLD_LENGTH(lowlevel_set_watchdog), NULL);
  2989. if (!req)
  2990. return;
  2991. sli_cmd_fill_hdr(&req->hdr, SLI4_OPC_LOWLEVEL_SET_WATCHDOG,
  2992. SLI4_SUBSYSTEM_LOWLEVEL, CMD_V0,
  2993. SLI4_RQST_PYLD_LEN(lowlevel_set_watchdog));
  2994. req->watchdog_timeout = cpu_to_le16(timeout);
  2995. }
  2996. static int
  2997. sli_cmd_common_get_cntl_attributes(struct sli4 *sli4, void *buf,
  2998. struct efc_dma *dma)
  2999. {
  3000. struct sli4_rqst_hdr *hdr = NULL;
  3001. hdr = sli_config_cmd_init(sli4, buf, SLI4_RQST_CMDSZ(hdr), dma);
  3002. if (!hdr)
  3003. return -EIO;
  3004. hdr->opcode = SLI4_CMN_GET_CNTL_ATTRIBUTES;
  3005. hdr->subsystem = SLI4_SUBSYSTEM_COMMON;
  3006. hdr->request_length = cpu_to_le32(dma->size);
  3007. return 0;
  3008. }
  3009. static int
  3010. sli_cmd_common_get_cntl_addl_attributes(struct sli4 *sli4, void *buf,
  3011. struct efc_dma *dma)
  3012. {
  3013. struct sli4_rqst_hdr *hdr = NULL;
  3014. hdr = sli_config_cmd_init(sli4, buf, SLI4_RQST_CMDSZ(hdr), dma);
  3015. if (!hdr)
  3016. return -EIO;
  3017. hdr->opcode = SLI4_CMN_GET_CNTL_ADDL_ATTRS;
  3018. hdr->subsystem = SLI4_SUBSYSTEM_COMMON;
  3019. hdr->request_length = cpu_to_le32(dma->size);
  3020. return 0;
  3021. }
  3022. int
  3023. sli_cmd_common_nop(struct sli4 *sli4, void *buf, uint64_t context)
  3024. {
  3025. struct sli4_rqst_cmn_nop *nop = NULL;
  3026. nop = sli_config_cmd_init(sli4, buf, SLI4_CFG_PYLD_LENGTH(cmn_nop),
  3027. NULL);
  3028. if (!nop)
  3029. return -EIO;
  3030. sli_cmd_fill_hdr(&nop->hdr, SLI4_CMN_NOP, SLI4_SUBSYSTEM_COMMON,
  3031. CMD_V0, SLI4_RQST_PYLD_LEN(cmn_nop));
  3032. memcpy(&nop->context, &context, sizeof(context));
  3033. return 0;
  3034. }
  3035. int
  3036. sli_cmd_common_get_resource_extent_info(struct sli4 *sli4, void *buf, u16 rtype)
  3037. {
  3038. struct sli4_rqst_cmn_get_resource_extent_info *ext = NULL;
  3039. ext = sli_config_cmd_init(sli4, buf,
  3040. SLI4_RQST_CMDSZ(cmn_get_resource_extent_info), NULL);
  3041. if (!ext)
  3042. return -EIO;
  3043. sli_cmd_fill_hdr(&ext->hdr, SLI4_CMN_GET_RSC_EXTENT_INFO,
  3044. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  3045. SLI4_RQST_PYLD_LEN(cmn_get_resource_extent_info));
  3046. ext->resource_type = cpu_to_le16(rtype);
  3047. return 0;
  3048. }
  3049. int
  3050. sli_cmd_common_get_sli4_parameters(struct sli4 *sli4, void *buf)
  3051. {
  3052. struct sli4_rqst_hdr *hdr = NULL;
  3053. hdr = sli_config_cmd_init(sli4, buf,
  3054. SLI4_CFG_PYLD_LENGTH(cmn_get_sli4_params), NULL);
  3055. if (!hdr)
  3056. return -EIO;
  3057. hdr->opcode = SLI4_CMN_GET_SLI4_PARAMS;
  3058. hdr->subsystem = SLI4_SUBSYSTEM_COMMON;
  3059. hdr->request_length = SLI4_RQST_PYLD_LEN(cmn_get_sli4_params);
  3060. return 0;
  3061. }
  3062. static int
  3063. sli_cmd_common_get_port_name(struct sli4 *sli4, void *buf)
  3064. {
  3065. struct sli4_rqst_cmn_get_port_name *pname;
  3066. pname = sli_config_cmd_init(sli4, buf,
  3067. SLI4_CFG_PYLD_LENGTH(cmn_get_port_name), NULL);
  3068. if (!pname)
  3069. return -EIO;
  3070. sli_cmd_fill_hdr(&pname->hdr, SLI4_CMN_GET_PORT_NAME,
  3071. SLI4_SUBSYSTEM_COMMON, CMD_V1,
  3072. SLI4_RQST_PYLD_LEN(cmn_get_port_name));
  3073. /* Set the port type value (ethernet=0, FC=1) for V1 commands */
  3074. pname->port_type = SLI4_PORT_TYPE_FC;
  3075. return 0;
  3076. }
  3077. int
  3078. sli_cmd_common_write_object(struct sli4 *sli4, void *buf, u16 noc,
  3079. u16 eof, u32 desired_write_length,
  3080. u32 offset, char *obj_name,
  3081. struct efc_dma *dma)
  3082. {
  3083. struct sli4_rqst_cmn_write_object *wr_obj = NULL;
  3084. struct sli4_bde *bde;
  3085. u32 dwflags = 0;
  3086. wr_obj = sli_config_cmd_init(sli4, buf,
  3087. SLI4_RQST_CMDSZ(cmn_write_object) + sizeof(*bde), NULL);
  3088. if (!wr_obj)
  3089. return -EIO;
  3090. sli_cmd_fill_hdr(&wr_obj->hdr, SLI4_CMN_WRITE_OBJECT,
  3091. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  3092. SLI4_RQST_PYLD_LEN_VAR(cmn_write_object, sizeof(*bde)));
  3093. if (noc)
  3094. dwflags |= SLI4_RQ_DES_WRITE_LEN_NOC;
  3095. if (eof)
  3096. dwflags |= SLI4_RQ_DES_WRITE_LEN_EOF;
  3097. dwflags |= (desired_write_length & SLI4_RQ_DES_WRITE_LEN);
  3098. wr_obj->desired_write_len_dword = cpu_to_le32(dwflags);
  3099. wr_obj->write_offset = cpu_to_le32(offset);
  3100. strncpy(wr_obj->object_name, obj_name, sizeof(wr_obj->object_name) - 1);
  3101. wr_obj->host_buffer_descriptor_count = cpu_to_le32(1);
  3102. bde = (struct sli4_bde *)wr_obj->host_buffer_descriptor;
  3103. /* Setup to transfer xfer_size bytes to device */
  3104. bde->bde_type_buflen =
  3105. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  3106. (desired_write_length & SLI4_BDE_LEN_MASK));
  3107. bde->u.data.low = cpu_to_le32(lower_32_bits(dma->phys));
  3108. bde->u.data.high = cpu_to_le32(upper_32_bits(dma->phys));
  3109. return 0;
  3110. }
  3111. int
  3112. sli_cmd_common_delete_object(struct sli4 *sli4, void *buf, char *obj_name)
  3113. {
  3114. struct sli4_rqst_cmn_delete_object *req = NULL;
  3115. req = sli_config_cmd_init(sli4, buf,
  3116. SLI4_RQST_CMDSZ(cmn_delete_object), NULL);
  3117. if (!req)
  3118. return -EIO;
  3119. sli_cmd_fill_hdr(&req->hdr, SLI4_CMN_DELETE_OBJECT,
  3120. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  3121. SLI4_RQST_PYLD_LEN(cmn_delete_object));
  3122. strncpy(req->object_name, obj_name, sizeof(req->object_name) - 1);
  3123. return 0;
  3124. }
  3125. int
  3126. sli_cmd_common_read_object(struct sli4 *sli4, void *buf, u32 desired_read_len,
  3127. u32 offset, char *obj_name, struct efc_dma *dma)
  3128. {
  3129. struct sli4_rqst_cmn_read_object *rd_obj = NULL;
  3130. struct sli4_bde *bde;
  3131. rd_obj = sli_config_cmd_init(sli4, buf,
  3132. SLI4_RQST_CMDSZ(cmn_read_object) + sizeof(*bde), NULL);
  3133. if (!rd_obj)
  3134. return -EIO;
  3135. sli_cmd_fill_hdr(&rd_obj->hdr, SLI4_CMN_READ_OBJECT,
  3136. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  3137. SLI4_RQST_PYLD_LEN_VAR(cmn_read_object, sizeof(*bde)));
  3138. rd_obj->desired_read_length_dword =
  3139. cpu_to_le32(desired_read_len & SLI4_REQ_DESIRE_READLEN);
  3140. rd_obj->read_offset = cpu_to_le32(offset);
  3141. strncpy(rd_obj->object_name, obj_name, sizeof(rd_obj->object_name) - 1);
  3142. rd_obj->host_buffer_descriptor_count = cpu_to_le32(1);
  3143. bde = (struct sli4_bde *)rd_obj->host_buffer_descriptor;
  3144. /* Setup to transfer xfer_size bytes to device */
  3145. bde->bde_type_buflen =
  3146. cpu_to_le32((SLI4_BDE_TYPE_VAL(64)) |
  3147. (desired_read_len & SLI4_BDE_LEN_MASK));
  3148. if (dma) {
  3149. bde->u.data.low = cpu_to_le32(lower_32_bits(dma->phys));
  3150. bde->u.data.high = cpu_to_le32(upper_32_bits(dma->phys));
  3151. } else {
  3152. bde->u.data.low = 0;
  3153. bde->u.data.high = 0;
  3154. }
  3155. return 0;
  3156. }
  3157. int
  3158. sli_cmd_dmtf_exec_clp_cmd(struct sli4 *sli4, void *buf, struct efc_dma *cmd,
  3159. struct efc_dma *resp)
  3160. {
  3161. struct sli4_rqst_dmtf_exec_clp_cmd *clp_cmd = NULL;
  3162. clp_cmd = sli_config_cmd_init(sli4, buf,
  3163. SLI4_RQST_CMDSZ(dmtf_exec_clp_cmd), NULL);
  3164. if (!clp_cmd)
  3165. return -EIO;
  3166. sli_cmd_fill_hdr(&clp_cmd->hdr, DMTF_EXEC_CLP_CMD, SLI4_SUBSYSTEM_DMTF,
  3167. CMD_V0, SLI4_RQST_PYLD_LEN(dmtf_exec_clp_cmd));
  3168. clp_cmd->cmd_buf_length = cpu_to_le32(cmd->size);
  3169. clp_cmd->cmd_buf_addr_low = cpu_to_le32(lower_32_bits(cmd->phys));
  3170. clp_cmd->cmd_buf_addr_high = cpu_to_le32(upper_32_bits(cmd->phys));
  3171. clp_cmd->resp_buf_length = cpu_to_le32(resp->size);
  3172. clp_cmd->resp_buf_addr_low = cpu_to_le32(lower_32_bits(resp->phys));
  3173. clp_cmd->resp_buf_addr_high = cpu_to_le32(upper_32_bits(resp->phys));
  3174. return 0;
  3175. }
  3176. int
  3177. sli_cmd_common_set_dump_location(struct sli4 *sli4, void *buf, bool query,
  3178. bool is_buffer_list,
  3179. struct efc_dma *buffer, u8 fdb)
  3180. {
  3181. struct sli4_rqst_cmn_set_dump_location *set_dump_loc = NULL;
  3182. u32 buffer_length_flag = 0;
  3183. set_dump_loc = sli_config_cmd_init(sli4, buf,
  3184. SLI4_RQST_CMDSZ(cmn_set_dump_location), NULL);
  3185. if (!set_dump_loc)
  3186. return -EIO;
  3187. sli_cmd_fill_hdr(&set_dump_loc->hdr, SLI4_CMN_SET_DUMP_LOCATION,
  3188. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  3189. SLI4_RQST_PYLD_LEN(cmn_set_dump_location));
  3190. if (is_buffer_list)
  3191. buffer_length_flag |= SLI4_CMN_SET_DUMP_BLP;
  3192. if (query)
  3193. buffer_length_flag |= SLI4_CMN_SET_DUMP_QRY;
  3194. if (fdb)
  3195. buffer_length_flag |= SLI4_CMN_SET_DUMP_FDB;
  3196. if (buffer) {
  3197. set_dump_loc->buf_addr_low =
  3198. cpu_to_le32(lower_32_bits(buffer->phys));
  3199. set_dump_loc->buf_addr_high =
  3200. cpu_to_le32(upper_32_bits(buffer->phys));
  3201. buffer_length_flag |=
  3202. buffer->len & SLI4_CMN_SET_DUMP_BUFFER_LEN;
  3203. } else {
  3204. set_dump_loc->buf_addr_low = 0;
  3205. set_dump_loc->buf_addr_high = 0;
  3206. set_dump_loc->buffer_length_dword = 0;
  3207. }
  3208. set_dump_loc->buffer_length_dword = cpu_to_le32(buffer_length_flag);
  3209. return 0;
  3210. }
  3211. int
  3212. sli_cmd_common_set_features(struct sli4 *sli4, void *buf, u32 feature,
  3213. u32 param_len, void *parameter)
  3214. {
  3215. struct sli4_rqst_cmn_set_features *cmd = NULL;
  3216. cmd = sli_config_cmd_init(sli4, buf,
  3217. SLI4_RQST_CMDSZ(cmn_set_features), NULL);
  3218. if (!cmd)
  3219. return -EIO;
  3220. sli_cmd_fill_hdr(&cmd->hdr, SLI4_CMN_SET_FEATURES,
  3221. SLI4_SUBSYSTEM_COMMON, CMD_V0,
  3222. SLI4_RQST_PYLD_LEN(cmn_set_features));
  3223. cmd->feature = cpu_to_le32(feature);
  3224. cmd->param_len = cpu_to_le32(param_len);
  3225. memcpy(cmd->params, parameter, param_len);
  3226. return 0;
  3227. }
  3228. int
  3229. sli_cqe_mq(struct sli4 *sli4, void *buf)
  3230. {
  3231. struct sli4_mcqe *mcqe = buf;
  3232. u32 dwflags = le32_to_cpu(mcqe->dw3_flags);
  3233. /*
  3234. * Firmware can split mbx completions into two MCQEs: first with only
  3235. * the "consumed" bit set and a second with the "complete" bit set.
  3236. * Thus, ignore MCQE unless "complete" is set.
  3237. */
  3238. if (!(dwflags & SLI4_MCQE_COMPLETED))
  3239. return SLI4_MCQE_STATUS_NOT_COMPLETED;
  3240. if (le16_to_cpu(mcqe->completion_status)) {
  3241. efc_log_info(sli4, "status(st=%#x ext=%#x con=%d cmp=%d ae=%d val=%d)\n",
  3242. le16_to_cpu(mcqe->completion_status),
  3243. le16_to_cpu(mcqe->extended_status),
  3244. (dwflags & SLI4_MCQE_CONSUMED),
  3245. (dwflags & SLI4_MCQE_COMPLETED),
  3246. (dwflags & SLI4_MCQE_AE),
  3247. (dwflags & SLI4_MCQE_VALID));
  3248. }
  3249. return le16_to_cpu(mcqe->completion_status);
  3250. }
  3251. int
  3252. sli_cqe_async(struct sli4 *sli4, void *buf)
  3253. {
  3254. struct sli4_acqe *acqe = buf;
  3255. int rc = -EIO;
  3256. if (!buf) {
  3257. efc_log_err(sli4, "bad parameter sli4=%p buf=%p\n", sli4, buf);
  3258. return -EIO;
  3259. }
  3260. switch (acqe->event_code) {
  3261. case SLI4_ACQE_EVENT_CODE_LINK_STATE:
  3262. efc_log_info(sli4, "Unsupported by FC link, evt code:%#x\n",
  3263. acqe->event_code);
  3264. break;
  3265. case SLI4_ACQE_EVENT_CODE_GRP_5:
  3266. efc_log_info(sli4, "ACQE GRP5\n");
  3267. break;
  3268. case SLI4_ACQE_EVENT_CODE_SLI_PORT_EVENT:
  3269. efc_log_info(sli4, "ACQE SLI Port, type=0x%x, data1,2=0x%08x,0x%08x\n",
  3270. acqe->event_type,
  3271. le32_to_cpu(acqe->event_data[0]),
  3272. le32_to_cpu(acqe->event_data[1]));
  3273. break;
  3274. case SLI4_ACQE_EVENT_CODE_FC_LINK_EVENT:
  3275. rc = sli_fc_process_link_attention(sli4, buf);
  3276. break;
  3277. default:
  3278. efc_log_info(sli4, "ACQE unknown=%#x\n", acqe->event_code);
  3279. }
  3280. return rc;
  3281. }
  3282. bool
  3283. sli_fw_ready(struct sli4 *sli4)
  3284. {
  3285. u32 val;
  3286. /* Determine if the chip FW is in a ready state */
  3287. val = sli_reg_read_status(sli4);
  3288. return (val & SLI4_PORT_STATUS_RDY) ? 1 : 0;
  3289. }
  3290. static bool
  3291. sli_wait_for_fw_ready(struct sli4 *sli4, u32 timeout_ms)
  3292. {
  3293. unsigned long end;
  3294. end = jiffies + msecs_to_jiffies(timeout_ms);
  3295. do {
  3296. if (sli_fw_ready(sli4))
  3297. return true;
  3298. usleep_range(1000, 2000);
  3299. } while (time_before(jiffies, end));
  3300. return false;
  3301. }
  3302. static bool
  3303. sli_sliport_reset(struct sli4 *sli4)
  3304. {
  3305. bool rc;
  3306. u32 val;
  3307. val = SLI4_PORT_CTRL_IP;
  3308. /* Initialize port, endian */
  3309. writel(val, (sli4->reg[0] + SLI4_PORT_CTRL_REG));
  3310. rc = sli_wait_for_fw_ready(sli4, SLI4_FW_READY_TIMEOUT_MSEC);
  3311. if (!rc)
  3312. efc_log_crit(sli4, "port failed to become ready after initialization\n");
  3313. return rc;
  3314. }
  3315. static bool
  3316. sli_fw_init(struct sli4 *sli4)
  3317. {
  3318. /*
  3319. * Is firmware ready for operation?
  3320. */
  3321. if (!sli_wait_for_fw_ready(sli4, SLI4_FW_READY_TIMEOUT_MSEC)) {
  3322. efc_log_crit(sli4, "FW status is NOT ready\n");
  3323. return false;
  3324. }
  3325. /*
  3326. * Reset port to a known state
  3327. */
  3328. return sli_sliport_reset(sli4);
  3329. }
  3330. static int
  3331. sli_request_features(struct sli4 *sli4, u32 *features, bool query)
  3332. {
  3333. struct sli4_cmd_request_features *req_features = sli4->bmbx.virt;
  3334. if (sli_cmd_request_features(sli4, sli4->bmbx.virt, *features, query)) {
  3335. efc_log_err(sli4, "bad REQUEST_FEATURES write\n");
  3336. return -EIO;
  3337. }
  3338. if (sli_bmbx_command(sli4)) {
  3339. efc_log_crit(sli4, "bootstrap mailbox write fail\n");
  3340. return -EIO;
  3341. }
  3342. if (le16_to_cpu(req_features->hdr.status)) {
  3343. efc_log_err(sli4, "REQUEST_FEATURES bad status %#x\n",
  3344. le16_to_cpu(req_features->hdr.status));
  3345. return -EIO;
  3346. }
  3347. *features = le32_to_cpu(req_features->resp);
  3348. return 0;
  3349. }
  3350. void
  3351. sli_calc_max_qentries(struct sli4 *sli4)
  3352. {
  3353. enum sli4_qtype q;
  3354. u32 qentries;
  3355. for (q = SLI4_QTYPE_EQ; q < SLI4_QTYPE_MAX; q++) {
  3356. sli4->qinfo.max_qentries[q] =
  3357. sli_convert_mask_to_count(sli4->qinfo.count_method[q],
  3358. sli4->qinfo.count_mask[q]);
  3359. }
  3360. /* single, contiguous DMA allocations will be called for each queue
  3361. * of size (max_qentries * queue entry size); since these can be large,
  3362. * check against the OS max DMA allocation size
  3363. */
  3364. for (q = SLI4_QTYPE_EQ; q < SLI4_QTYPE_MAX; q++) {
  3365. qentries = sli4->qinfo.max_qentries[q];
  3366. efc_log_info(sli4, "[%s]: max_qentries from %d to %d\n",
  3367. SLI4_QNAME[q],
  3368. sli4->qinfo.max_qentries[q], qentries);
  3369. sli4->qinfo.max_qentries[q] = qentries;
  3370. }
  3371. }
  3372. static int
  3373. sli_get_read_config(struct sli4 *sli4)
  3374. {
  3375. struct sli4_rsp_read_config *conf = sli4->bmbx.virt;
  3376. u32 i, total;
  3377. u32 *base;
  3378. if (sli_cmd_read_config(sli4, sli4->bmbx.virt)) {
  3379. efc_log_err(sli4, "bad READ_CONFIG write\n");
  3380. return -EIO;
  3381. }
  3382. if (sli_bmbx_command(sli4)) {
  3383. efc_log_crit(sli4, "bootstrap mailbox fail (READ_CONFIG)\n");
  3384. return -EIO;
  3385. }
  3386. if (le16_to_cpu(conf->hdr.status)) {
  3387. efc_log_err(sli4, "READ_CONFIG bad status %#x\n",
  3388. le16_to_cpu(conf->hdr.status));
  3389. return -EIO;
  3390. }
  3391. sli4->params.has_extents =
  3392. le32_to_cpu(conf->ext_dword) & SLI4_READ_CFG_RESP_RESOURCE_EXT;
  3393. if (sli4->params.has_extents) {
  3394. efc_log_err(sli4, "extents not supported\n");
  3395. return -EIO;
  3396. }
  3397. base = sli4->ext[0].base;
  3398. if (!base) {
  3399. int size = SLI4_RSRC_MAX * sizeof(u32);
  3400. base = kzalloc(size, GFP_KERNEL);
  3401. if (!base)
  3402. return -EIO;
  3403. }
  3404. for (i = 0; i < SLI4_RSRC_MAX; i++) {
  3405. sli4->ext[i].number = 1;
  3406. sli4->ext[i].n_alloc = 0;
  3407. sli4->ext[i].base = &base[i];
  3408. }
  3409. sli4->ext[SLI4_RSRC_VFI].base[0] = le16_to_cpu(conf->vfi_base);
  3410. sli4->ext[SLI4_RSRC_VFI].size = le16_to_cpu(conf->vfi_count);
  3411. sli4->ext[SLI4_RSRC_VPI].base[0] = le16_to_cpu(conf->vpi_base);
  3412. sli4->ext[SLI4_RSRC_VPI].size = le16_to_cpu(conf->vpi_count);
  3413. sli4->ext[SLI4_RSRC_RPI].base[0] = le16_to_cpu(conf->rpi_base);
  3414. sli4->ext[SLI4_RSRC_RPI].size = le16_to_cpu(conf->rpi_count);
  3415. sli4->ext[SLI4_RSRC_XRI].base[0] = le16_to_cpu(conf->xri_base);
  3416. sli4->ext[SLI4_RSRC_XRI].size = le16_to_cpu(conf->xri_count);
  3417. sli4->ext[SLI4_RSRC_FCFI].base[0] = 0;
  3418. sli4->ext[SLI4_RSRC_FCFI].size = le16_to_cpu(conf->fcfi_count);
  3419. for (i = 0; i < SLI4_RSRC_MAX; i++) {
  3420. total = sli4->ext[i].number * sli4->ext[i].size;
  3421. sli4->ext[i].use_map = bitmap_zalloc(total, GFP_KERNEL);
  3422. if (!sli4->ext[i].use_map) {
  3423. efc_log_err(sli4, "bitmap memory allocation failed %d\n",
  3424. i);
  3425. return -EIO;
  3426. }
  3427. sli4->ext[i].map_size = total;
  3428. }
  3429. sli4->topology = (le32_to_cpu(conf->topology_dword) &
  3430. SLI4_READ_CFG_RESP_TOPOLOGY) >> 24;
  3431. switch (sli4->topology) {
  3432. case SLI4_READ_CFG_TOPO_FC:
  3433. efc_log_info(sli4, "FC (unknown)\n");
  3434. break;
  3435. case SLI4_READ_CFG_TOPO_NON_FC_AL:
  3436. efc_log_info(sli4, "FC (direct attach)\n");
  3437. break;
  3438. case SLI4_READ_CFG_TOPO_FC_AL:
  3439. efc_log_info(sli4, "FC (arbitrated loop)\n");
  3440. break;
  3441. default:
  3442. efc_log_info(sli4, "bad topology %#x\n", sli4->topology);
  3443. }
  3444. sli4->e_d_tov = le16_to_cpu(conf->e_d_tov);
  3445. sli4->r_a_tov = le16_to_cpu(conf->r_a_tov);
  3446. sli4->link_module_type = le16_to_cpu(conf->lmt);
  3447. sli4->qinfo.max_qcount[SLI4_QTYPE_EQ] = le16_to_cpu(conf->eq_count);
  3448. sli4->qinfo.max_qcount[SLI4_QTYPE_CQ] = le16_to_cpu(conf->cq_count);
  3449. sli4->qinfo.max_qcount[SLI4_QTYPE_WQ] = le16_to_cpu(conf->wq_count);
  3450. sli4->qinfo.max_qcount[SLI4_QTYPE_RQ] = le16_to_cpu(conf->rq_count);
  3451. /*
  3452. * READ_CONFIG doesn't give the max number of MQ. Applications
  3453. * will typically want 1, but we may need another at some future
  3454. * date. Dummy up a "max" MQ count here.
  3455. */
  3456. sli4->qinfo.max_qcount[SLI4_QTYPE_MQ] = SLI4_USER_MQ_COUNT;
  3457. return 0;
  3458. }
  3459. static int
  3460. sli_get_sli4_parameters(struct sli4 *sli4)
  3461. {
  3462. struct sli4_rsp_cmn_get_sli4_params *parms;
  3463. u32 dw_loopback;
  3464. u32 dw_eq_pg_cnt;
  3465. u32 dw_cq_pg_cnt;
  3466. u32 dw_mq_pg_cnt;
  3467. u32 dw_wq_pg_cnt;
  3468. u32 dw_rq_pg_cnt;
  3469. u32 dw_sgl_pg_cnt;
  3470. if (sli_cmd_common_get_sli4_parameters(sli4, sli4->bmbx.virt))
  3471. return -EIO;
  3472. parms = (struct sli4_rsp_cmn_get_sli4_params *)
  3473. (((u8 *)sli4->bmbx.virt) +
  3474. offsetof(struct sli4_cmd_sli_config, payload.embed));
  3475. if (sli_bmbx_command(sli4)) {
  3476. efc_log_crit(sli4, "bootstrap mailbox write fail\n");
  3477. return -EIO;
  3478. }
  3479. if (parms->hdr.status) {
  3480. efc_log_err(sli4, "COMMON_GET_SLI4_PARAMETERS bad status %#x",
  3481. parms->hdr.status);
  3482. efc_log_err(sli4, "additional status %#x\n",
  3483. parms->hdr.additional_status);
  3484. return -EIO;
  3485. }
  3486. dw_loopback = le32_to_cpu(parms->dw16_loopback_scope);
  3487. dw_eq_pg_cnt = le32_to_cpu(parms->dw6_eq_page_cnt);
  3488. dw_cq_pg_cnt = le32_to_cpu(parms->dw8_cq_page_cnt);
  3489. dw_mq_pg_cnt = le32_to_cpu(parms->dw10_mq_page_cnt);
  3490. dw_wq_pg_cnt = le32_to_cpu(parms->dw12_wq_page_cnt);
  3491. dw_rq_pg_cnt = le32_to_cpu(parms->dw14_rq_page_cnt);
  3492. sli4->params.auto_reg = (dw_loopback & SLI4_PARAM_AREG);
  3493. sli4->params.auto_xfer_rdy = (dw_loopback & SLI4_PARAM_AGXF);
  3494. sli4->params.hdr_template_req = (dw_loopback & SLI4_PARAM_HDRR);
  3495. sli4->params.t10_dif_inline_capable = (dw_loopback & SLI4_PARAM_TIMM);
  3496. sli4->params.t10_dif_separate_capable = (dw_loopback & SLI4_PARAM_TSMM);
  3497. sli4->params.mq_create_version = GET_Q_CREATE_VERSION(dw_mq_pg_cnt);
  3498. sli4->params.cq_create_version = GET_Q_CREATE_VERSION(dw_cq_pg_cnt);
  3499. sli4->rq_min_buf_size = le16_to_cpu(parms->min_rq_buffer_size);
  3500. sli4->rq_max_buf_size = le32_to_cpu(parms->max_rq_buffer_size);
  3501. sli4->qinfo.qpage_count[SLI4_QTYPE_EQ] =
  3502. (dw_eq_pg_cnt & SLI4_PARAM_EQ_PAGE_CNT_MASK);
  3503. sli4->qinfo.qpage_count[SLI4_QTYPE_CQ] =
  3504. (dw_cq_pg_cnt & SLI4_PARAM_CQ_PAGE_CNT_MASK);
  3505. sli4->qinfo.qpage_count[SLI4_QTYPE_MQ] =
  3506. (dw_mq_pg_cnt & SLI4_PARAM_MQ_PAGE_CNT_MASK);
  3507. sli4->qinfo.qpage_count[SLI4_QTYPE_WQ] =
  3508. (dw_wq_pg_cnt & SLI4_PARAM_WQ_PAGE_CNT_MASK);
  3509. sli4->qinfo.qpage_count[SLI4_QTYPE_RQ] =
  3510. (dw_rq_pg_cnt & SLI4_PARAM_RQ_PAGE_CNT_MASK);
  3511. /* save count methods and masks for each queue type */
  3512. sli4->qinfo.count_mask[SLI4_QTYPE_EQ] =
  3513. le16_to_cpu(parms->eqe_count_mask);
  3514. sli4->qinfo.count_method[SLI4_QTYPE_EQ] =
  3515. GET_Q_CNT_METHOD(dw_eq_pg_cnt);
  3516. sli4->qinfo.count_mask[SLI4_QTYPE_CQ] =
  3517. le16_to_cpu(parms->cqe_count_mask);
  3518. sli4->qinfo.count_method[SLI4_QTYPE_CQ] =
  3519. GET_Q_CNT_METHOD(dw_cq_pg_cnt);
  3520. sli4->qinfo.count_mask[SLI4_QTYPE_MQ] =
  3521. le16_to_cpu(parms->mqe_count_mask);
  3522. sli4->qinfo.count_method[SLI4_QTYPE_MQ] =
  3523. GET_Q_CNT_METHOD(dw_mq_pg_cnt);
  3524. sli4->qinfo.count_mask[SLI4_QTYPE_WQ] =
  3525. le16_to_cpu(parms->wqe_count_mask);
  3526. sli4->qinfo.count_method[SLI4_QTYPE_WQ] =
  3527. GET_Q_CNT_METHOD(dw_wq_pg_cnt);
  3528. sli4->qinfo.count_mask[SLI4_QTYPE_RQ] =
  3529. le16_to_cpu(parms->rqe_count_mask);
  3530. sli4->qinfo.count_method[SLI4_QTYPE_RQ] =
  3531. GET_Q_CNT_METHOD(dw_rq_pg_cnt);
  3532. /* now calculate max queue entries */
  3533. sli_calc_max_qentries(sli4);
  3534. dw_sgl_pg_cnt = le32_to_cpu(parms->dw18_sgl_page_cnt);
  3535. /* max # of pages */
  3536. sli4->max_sgl_pages = (dw_sgl_pg_cnt & SLI4_PARAM_SGL_PAGE_CNT_MASK);
  3537. /* bit map of available sizes */
  3538. sli4->sgl_page_sizes = (dw_sgl_pg_cnt &
  3539. SLI4_PARAM_SGL_PAGE_SZS_MASK) >> 8;
  3540. /* ignore HLM here. Use value from REQUEST_FEATURES */
  3541. sli4->sge_supported_length = le32_to_cpu(parms->sge_supported_length);
  3542. sli4->params.sgl_pre_reg_required = (dw_loopback & SLI4_PARAM_SGLR);
  3543. /* default to using pre-registered SGL's */
  3544. sli4->params.sgl_pre_registered = true;
  3545. sli4->params.perf_hint = dw_loopback & SLI4_PARAM_PHON;
  3546. sli4->params.perf_wq_id_association = (dw_loopback & SLI4_PARAM_PHWQ);
  3547. sli4->rq_batch = (le16_to_cpu(parms->dw15w1_rq_db_window) &
  3548. SLI4_PARAM_RQ_DB_WINDOW_MASK) >> 12;
  3549. /* Use the highest available WQE size. */
  3550. if (((dw_wq_pg_cnt & SLI4_PARAM_WQE_SZS_MASK) >> 8) &
  3551. SLI4_128BYTE_WQE_SUPPORT)
  3552. sli4->wqe_size = SLI4_WQE_EXT_BYTES;
  3553. else
  3554. sli4->wqe_size = SLI4_WQE_BYTES;
  3555. return 0;
  3556. }
  3557. static int
  3558. sli_get_ctrl_attributes(struct sli4 *sli4)
  3559. {
  3560. struct sli4_rsp_cmn_get_cntl_attributes *attr;
  3561. struct sli4_rsp_cmn_get_cntl_addl_attributes *add_attr;
  3562. struct efc_dma data;
  3563. u32 psize;
  3564. /*
  3565. * Issue COMMON_GET_CNTL_ATTRIBUTES to get port_number. Temporarily
  3566. * uses VPD DMA buffer as the response won't fit in the embedded
  3567. * buffer.
  3568. */
  3569. memset(sli4->vpd_data.virt, 0, sli4->vpd_data.size);
  3570. if (sli_cmd_common_get_cntl_attributes(sli4, sli4->bmbx.virt,
  3571. &sli4->vpd_data)) {
  3572. efc_log_err(sli4, "bad COMMON_GET_CNTL_ATTRIBUTES write\n");
  3573. return -EIO;
  3574. }
  3575. attr = sli4->vpd_data.virt;
  3576. if (sli_bmbx_command(sli4)) {
  3577. efc_log_crit(sli4, "bootstrap mailbox write fail\n");
  3578. return -EIO;
  3579. }
  3580. if (attr->hdr.status) {
  3581. efc_log_err(sli4, "COMMON_GET_CNTL_ATTRIBUTES bad status %#x",
  3582. attr->hdr.status);
  3583. efc_log_err(sli4, "additional status %#x\n",
  3584. attr->hdr.additional_status);
  3585. return -EIO;
  3586. }
  3587. sli4->port_number = attr->port_num_type_flags & SLI4_CNTL_ATTR_PORTNUM;
  3588. memcpy(sli4->bios_version_string, attr->bios_version_str,
  3589. sizeof(sli4->bios_version_string));
  3590. /* get additional attributes */
  3591. psize = sizeof(struct sli4_rsp_cmn_get_cntl_addl_attributes);
  3592. data.size = psize;
  3593. data.virt = dma_alloc_coherent(&sli4->pci->dev, data.size,
  3594. &data.phys, GFP_KERNEL);
  3595. if (!data.virt) {
  3596. memset(&data, 0, sizeof(struct efc_dma));
  3597. efc_log_err(sli4, "Failed to allocate memory for GET_CNTL_ADDL_ATTR\n");
  3598. return -EIO;
  3599. }
  3600. if (sli_cmd_common_get_cntl_addl_attributes(sli4, sli4->bmbx.virt,
  3601. &data)) {
  3602. efc_log_err(sli4, "bad GET_CNTL_ADDL_ATTR write\n");
  3603. dma_free_coherent(&sli4->pci->dev, data.size,
  3604. data.virt, data.phys);
  3605. return -EIO;
  3606. }
  3607. if (sli_bmbx_command(sli4)) {
  3608. efc_log_crit(sli4, "mailbox fail (GET_CNTL_ADDL_ATTR)\n");
  3609. dma_free_coherent(&sli4->pci->dev, data.size,
  3610. data.virt, data.phys);
  3611. return -EIO;
  3612. }
  3613. add_attr = data.virt;
  3614. if (add_attr->hdr.status) {
  3615. efc_log_err(sli4, "GET_CNTL_ADDL_ATTR bad status %#x\n",
  3616. add_attr->hdr.status);
  3617. dma_free_coherent(&sli4->pci->dev, data.size,
  3618. data.virt, data.phys);
  3619. return -EIO;
  3620. }
  3621. memcpy(sli4->ipl_name, add_attr->ipl_file_name, sizeof(sli4->ipl_name));
  3622. efc_log_info(sli4, "IPL:%s\n", (char *)sli4->ipl_name);
  3623. dma_free_coherent(&sli4->pci->dev, data.size, data.virt,
  3624. data.phys);
  3625. memset(&data, 0, sizeof(struct efc_dma));
  3626. return 0;
  3627. }
  3628. static int
  3629. sli_get_fw_rev(struct sli4 *sli4)
  3630. {
  3631. struct sli4_cmd_read_rev *read_rev = sli4->bmbx.virt;
  3632. if (sli_cmd_read_rev(sli4, sli4->bmbx.virt, &sli4->vpd_data))
  3633. return -EIO;
  3634. if (sli_bmbx_command(sli4)) {
  3635. efc_log_crit(sli4, "bootstrap mailbox write fail (READ_REV)\n");
  3636. return -EIO;
  3637. }
  3638. if (le16_to_cpu(read_rev->hdr.status)) {
  3639. efc_log_err(sli4, "READ_REV bad status %#x\n",
  3640. le16_to_cpu(read_rev->hdr.status));
  3641. return -EIO;
  3642. }
  3643. sli4->fw_rev[0] = le32_to_cpu(read_rev->first_fw_id);
  3644. memcpy(sli4->fw_name[0], read_rev->first_fw_name,
  3645. sizeof(sli4->fw_name[0]));
  3646. sli4->fw_rev[1] = le32_to_cpu(read_rev->second_fw_id);
  3647. memcpy(sli4->fw_name[1], read_rev->second_fw_name,
  3648. sizeof(sli4->fw_name[1]));
  3649. sli4->hw_rev[0] = le32_to_cpu(read_rev->first_hw_rev);
  3650. sli4->hw_rev[1] = le32_to_cpu(read_rev->second_hw_rev);
  3651. sli4->hw_rev[2] = le32_to_cpu(read_rev->third_hw_rev);
  3652. efc_log_info(sli4, "FW1:%s (%08x) / FW2:%s (%08x)\n",
  3653. read_rev->first_fw_name, le32_to_cpu(read_rev->first_fw_id),
  3654. read_rev->second_fw_name, le32_to_cpu(read_rev->second_fw_id));
  3655. efc_log_info(sli4, "HW1: %08x / HW2: %08x\n",
  3656. le32_to_cpu(read_rev->first_hw_rev),
  3657. le32_to_cpu(read_rev->second_hw_rev));
  3658. /* Check that all VPD data was returned */
  3659. if (le32_to_cpu(read_rev->returned_vpd_length) !=
  3660. le32_to_cpu(read_rev->actual_vpd_length)) {
  3661. efc_log_info(sli4, "VPD length: avail=%d return=%d actual=%d\n",
  3662. le32_to_cpu(read_rev->available_length_dword) &
  3663. SLI4_READ_REV_AVAILABLE_LENGTH,
  3664. le32_to_cpu(read_rev->returned_vpd_length),
  3665. le32_to_cpu(read_rev->actual_vpd_length));
  3666. }
  3667. sli4->vpd_length = le32_to_cpu(read_rev->returned_vpd_length);
  3668. return 0;
  3669. }
  3670. static int
  3671. sli_get_config(struct sli4 *sli4)
  3672. {
  3673. struct sli4_rsp_cmn_get_port_name *port_name;
  3674. struct sli4_cmd_read_nvparms *read_nvparms;
  3675. /*
  3676. * Read the device configuration
  3677. */
  3678. if (sli_get_read_config(sli4))
  3679. return -EIO;
  3680. if (sli_get_sli4_parameters(sli4))
  3681. return -EIO;
  3682. if (sli_get_ctrl_attributes(sli4))
  3683. return -EIO;
  3684. if (sli_cmd_common_get_port_name(sli4, sli4->bmbx.virt))
  3685. return -EIO;
  3686. port_name = (struct sli4_rsp_cmn_get_port_name *)
  3687. (((u8 *)sli4->bmbx.virt) +
  3688. offsetof(struct sli4_cmd_sli_config, payload.embed));
  3689. if (sli_bmbx_command(sli4)) {
  3690. efc_log_crit(sli4, "bootstrap mailbox fail (GET_PORT_NAME)\n");
  3691. return -EIO;
  3692. }
  3693. sli4->port_name[0] = port_name->port_name[sli4->port_number];
  3694. sli4->port_name[1] = '\0';
  3695. if (sli_get_fw_rev(sli4))
  3696. return -EIO;
  3697. if (sli_cmd_read_nvparms(sli4, sli4->bmbx.virt)) {
  3698. efc_log_err(sli4, "bad READ_NVPARMS write\n");
  3699. return -EIO;
  3700. }
  3701. if (sli_bmbx_command(sli4)) {
  3702. efc_log_crit(sli4, "bootstrap mailbox fail (READ_NVPARMS)\n");
  3703. return -EIO;
  3704. }
  3705. read_nvparms = sli4->bmbx.virt;
  3706. if (le16_to_cpu(read_nvparms->hdr.status)) {
  3707. efc_log_err(sli4, "READ_NVPARMS bad status %#x\n",
  3708. le16_to_cpu(read_nvparms->hdr.status));
  3709. return -EIO;
  3710. }
  3711. memcpy(sli4->wwpn, read_nvparms->wwpn, sizeof(sli4->wwpn));
  3712. memcpy(sli4->wwnn, read_nvparms->wwnn, sizeof(sli4->wwnn));
  3713. efc_log_info(sli4, "WWPN %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
  3714. sli4->wwpn[0], sli4->wwpn[1], sli4->wwpn[2], sli4->wwpn[3],
  3715. sli4->wwpn[4], sli4->wwpn[5], sli4->wwpn[6], sli4->wwpn[7]);
  3716. efc_log_info(sli4, "WWNN %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
  3717. sli4->wwnn[0], sli4->wwnn[1], sli4->wwnn[2], sli4->wwnn[3],
  3718. sli4->wwnn[4], sli4->wwnn[5], sli4->wwnn[6], sli4->wwnn[7]);
  3719. return 0;
  3720. }
  3721. int
  3722. sli_setup(struct sli4 *sli4, void *os, struct pci_dev *pdev,
  3723. void __iomem *reg[])
  3724. {
  3725. u32 intf = U32_MAX;
  3726. u32 pci_class_rev = 0;
  3727. u32 rev_id = 0;
  3728. u32 family = 0;
  3729. u32 asic_id = 0;
  3730. u32 i;
  3731. struct sli4_asic_entry_t *asic;
  3732. memset(sli4, 0, sizeof(struct sli4));
  3733. sli4->os = os;
  3734. sli4->pci = pdev;
  3735. for (i = 0; i < 6; i++)
  3736. sli4->reg[i] = reg[i];
  3737. /*
  3738. * Read the SLI_INTF register to discover the register layout
  3739. * and other capability information
  3740. */
  3741. if (pci_read_config_dword(pdev, SLI4_INTF_REG, &intf))
  3742. return -EIO;
  3743. if ((intf & SLI4_INTF_VALID_MASK) != (u32)SLI4_INTF_VALID_VALUE) {
  3744. efc_log_err(sli4, "SLI_INTF is not valid\n");
  3745. return -EIO;
  3746. }
  3747. /* driver only support SLI-4 */
  3748. if ((intf & SLI4_INTF_REV_MASK) != SLI4_INTF_REV_S4) {
  3749. efc_log_err(sli4, "Unsupported SLI revision (intf=%#x)\n", intf);
  3750. return -EIO;
  3751. }
  3752. sli4->sli_family = intf & SLI4_INTF_FAMILY_MASK;
  3753. sli4->if_type = intf & SLI4_INTF_IF_TYPE_MASK;
  3754. efc_log_info(sli4, "status=%#x error1=%#x error2=%#x\n",
  3755. sli_reg_read_status(sli4),
  3756. sli_reg_read_err1(sli4),
  3757. sli_reg_read_err2(sli4));
  3758. /*
  3759. * set the ASIC type and revision
  3760. */
  3761. if (pci_read_config_dword(pdev, PCI_CLASS_REVISION, &pci_class_rev))
  3762. return -EIO;
  3763. rev_id = pci_class_rev & 0xff;
  3764. family = sli4->sli_family;
  3765. if (family == SLI4_FAMILY_CHECK_ASIC_TYPE) {
  3766. if (!pci_read_config_dword(pdev, SLI4_ASIC_ID_REG, &asic_id))
  3767. family = asic_id & SLI4_ASIC_GEN_MASK;
  3768. }
  3769. for (i = 0, asic = sli4_asic_table; i < ARRAY_SIZE(sli4_asic_table);
  3770. i++, asic++) {
  3771. if (rev_id == asic->rev_id && family == asic->family) {
  3772. sli4->asic_type = family;
  3773. sli4->asic_rev = rev_id;
  3774. break;
  3775. }
  3776. }
  3777. /* Fail if no matching asic type/rev was found */
  3778. if (!sli4->asic_type) {
  3779. efc_log_err(sli4, "no matching asic family/rev found: %02x/%02x\n",
  3780. family, rev_id);
  3781. return -EIO;
  3782. }
  3783. /*
  3784. * The bootstrap mailbox is equivalent to a MQ with a single 256 byte
  3785. * entry, a CQ with a single 16 byte entry, and no event queue.
  3786. * Alignment must be 16 bytes as the low order address bits in the
  3787. * address register are also control / status.
  3788. */
  3789. sli4->bmbx.size = SLI4_BMBX_SIZE + sizeof(struct sli4_mcqe);
  3790. sli4->bmbx.virt = dma_alloc_coherent(&pdev->dev, sli4->bmbx.size,
  3791. &sli4->bmbx.phys, GFP_KERNEL);
  3792. if (!sli4->bmbx.virt) {
  3793. memset(&sli4->bmbx, 0, sizeof(struct efc_dma));
  3794. efc_log_err(sli4, "bootstrap mailbox allocation failed\n");
  3795. return -EIO;
  3796. }
  3797. if (sli4->bmbx.phys & SLI4_BMBX_MASK_LO) {
  3798. efc_log_err(sli4, "bad alignment for bootstrap mailbox\n");
  3799. return -EIO;
  3800. }
  3801. efc_log_info(sli4, "bmbx v=%p p=0x%x %08x s=%zd\n", sli4->bmbx.virt,
  3802. upper_32_bits(sli4->bmbx.phys),
  3803. lower_32_bits(sli4->bmbx.phys), sli4->bmbx.size);
  3804. /* 4096 is arbitrary. What should this value actually be? */
  3805. sli4->vpd_data.size = 4096;
  3806. sli4->vpd_data.virt = dma_alloc_coherent(&pdev->dev,
  3807. sli4->vpd_data.size,
  3808. &sli4->vpd_data.phys,
  3809. GFP_KERNEL);
  3810. if (!sli4->vpd_data.virt) {
  3811. memset(&sli4->vpd_data, 0, sizeof(struct efc_dma));
  3812. /* Note that failure isn't fatal in this specific case */
  3813. efc_log_info(sli4, "VPD buffer allocation failed\n");
  3814. }
  3815. if (!sli_fw_init(sli4)) {
  3816. efc_log_err(sli4, "FW initialization failed\n");
  3817. return -EIO;
  3818. }
  3819. /*
  3820. * Set one of fcpi(initiator), fcpt(target), fcpc(combined) to true
  3821. * in addition to any other desired features
  3822. */
  3823. sli4->features = (SLI4_REQFEAT_IAAB | SLI4_REQFEAT_NPIV |
  3824. SLI4_REQFEAT_DIF | SLI4_REQFEAT_VF |
  3825. SLI4_REQFEAT_FCPC | SLI4_REQFEAT_IAAR |
  3826. SLI4_REQFEAT_HLM | SLI4_REQFEAT_PERFH |
  3827. SLI4_REQFEAT_RXSEQ | SLI4_REQFEAT_RXRI |
  3828. SLI4_REQFEAT_MRQP);
  3829. /* use performance hints if available */
  3830. if (sli4->params.perf_hint)
  3831. sli4->features |= SLI4_REQFEAT_PERFH;
  3832. if (sli_request_features(sli4, &sli4->features, true))
  3833. return -EIO;
  3834. if (sli_get_config(sli4))
  3835. return -EIO;
  3836. return 0;
  3837. }
  3838. int
  3839. sli_init(struct sli4 *sli4)
  3840. {
  3841. if (sli4->params.has_extents) {
  3842. efc_log_info(sli4, "extend allocation not supported\n");
  3843. return -EIO;
  3844. }
  3845. sli4->features &= (~SLI4_REQFEAT_HLM);
  3846. sli4->features &= (~SLI4_REQFEAT_RXSEQ);
  3847. sli4->features &= (~SLI4_REQFEAT_RXRI);
  3848. if (sli_request_features(sli4, &sli4->features, false))
  3849. return -EIO;
  3850. return 0;
  3851. }
  3852. int
  3853. sli_reset(struct sli4 *sli4)
  3854. {
  3855. u32 i;
  3856. if (!sli_fw_init(sli4)) {
  3857. efc_log_crit(sli4, "FW initialization failed\n");
  3858. return -EIO;
  3859. }
  3860. kfree(sli4->ext[0].base);
  3861. sli4->ext[0].base = NULL;
  3862. for (i = 0; i < SLI4_RSRC_MAX; i++) {
  3863. bitmap_free(sli4->ext[i].use_map);
  3864. sli4->ext[i].use_map = NULL;
  3865. sli4->ext[i].base = NULL;
  3866. }
  3867. return sli_get_config(sli4);
  3868. }
  3869. int
  3870. sli_fw_reset(struct sli4 *sli4)
  3871. {
  3872. /*
  3873. * Firmware must be ready before issuing the reset.
  3874. */
  3875. if (!sli_wait_for_fw_ready(sli4, SLI4_FW_READY_TIMEOUT_MSEC)) {
  3876. efc_log_crit(sli4, "FW status is NOT ready\n");
  3877. return -EIO;
  3878. }
  3879. /* Lancer uses PHYDEV_CONTROL */
  3880. writel(SLI4_PHYDEV_CTRL_FRST, (sli4->reg[0] + SLI4_PHYDEV_CTRL_REG));
  3881. /* wait for the FW to become ready after the reset */
  3882. if (!sli_wait_for_fw_ready(sli4, SLI4_FW_READY_TIMEOUT_MSEC)) {
  3883. efc_log_crit(sli4, "Failed to be ready after firmware reset\n");
  3884. return -EIO;
  3885. }
  3886. return 0;
  3887. }
  3888. void
  3889. sli_teardown(struct sli4 *sli4)
  3890. {
  3891. u32 i;
  3892. kfree(sli4->ext[0].base);
  3893. sli4->ext[0].base = NULL;
  3894. for (i = 0; i < SLI4_RSRC_MAX; i++) {
  3895. sli4->ext[i].base = NULL;
  3896. bitmap_free(sli4->ext[i].use_map);
  3897. sli4->ext[i].use_map = NULL;
  3898. }
  3899. if (!sli_sliport_reset(sli4))
  3900. efc_log_err(sli4, "FW deinitialization failed\n");
  3901. dma_free_coherent(&sli4->pci->dev, sli4->vpd_data.size,
  3902. sli4->vpd_data.virt, sli4->vpd_data.phys);
  3903. memset(&sli4->vpd_data, 0, sizeof(struct efc_dma));
  3904. dma_free_coherent(&sli4->pci->dev, sli4->bmbx.size,
  3905. sli4->bmbx.virt, sli4->bmbx.phys);
  3906. memset(&sli4->bmbx, 0, sizeof(struct efc_dma));
  3907. }
  3908. int
  3909. sli_callback(struct sli4 *sli4, enum sli4_callback which,
  3910. void *func, void *arg)
  3911. {
  3912. if (!func) {
  3913. efc_log_err(sli4, "bad parameter sli4=%p which=%#x func=%p\n",
  3914. sli4, which, func);
  3915. return -EIO;
  3916. }
  3917. switch (which) {
  3918. case SLI4_CB_LINK:
  3919. sli4->link = func;
  3920. sli4->link_arg = arg;
  3921. break;
  3922. default:
  3923. efc_log_info(sli4, "unknown callback %#x\n", which);
  3924. return -EIO;
  3925. }
  3926. return 0;
  3927. }
  3928. int
  3929. sli_eq_modify_delay(struct sli4 *sli4, struct sli4_queue *eq,
  3930. u32 num_eq, u32 shift, u32 delay_mult)
  3931. {
  3932. sli_cmd_common_modify_eq_delay(sli4, sli4->bmbx.virt, eq, num_eq,
  3933. shift, delay_mult);
  3934. if (sli_bmbx_command(sli4)) {
  3935. efc_log_crit(sli4, "bootstrap mailbox write fail (MODIFY EQ DELAY)\n");
  3936. return -EIO;
  3937. }
  3938. if (sli_res_sli_config(sli4, sli4->bmbx.virt)) {
  3939. efc_log_err(sli4, "bad status MODIFY EQ DELAY\n");
  3940. return -EIO;
  3941. }
  3942. return 0;
  3943. }
  3944. int
  3945. sli_resource_alloc(struct sli4 *sli4, enum sli4_resource rtype,
  3946. u32 *rid, u32 *index)
  3947. {
  3948. int rc = 0;
  3949. u32 size;
  3950. u32 ext_idx;
  3951. u32 item_idx;
  3952. u32 position;
  3953. *rid = U32_MAX;
  3954. *index = U32_MAX;
  3955. switch (rtype) {
  3956. case SLI4_RSRC_VFI:
  3957. case SLI4_RSRC_VPI:
  3958. case SLI4_RSRC_RPI:
  3959. case SLI4_RSRC_XRI:
  3960. position =
  3961. find_first_zero_bit(sli4->ext[rtype].use_map,
  3962. sli4->ext[rtype].map_size);
  3963. if (position >= sli4->ext[rtype].map_size) {
  3964. efc_log_err(sli4, "out of resource %d (alloc=%d)\n",
  3965. rtype, sli4->ext[rtype].n_alloc);
  3966. rc = -EIO;
  3967. break;
  3968. }
  3969. set_bit(position, sli4->ext[rtype].use_map);
  3970. *index = position;
  3971. size = sli4->ext[rtype].size;
  3972. ext_idx = *index / size;
  3973. item_idx = *index % size;
  3974. *rid = sli4->ext[rtype].base[ext_idx] + item_idx;
  3975. sli4->ext[rtype].n_alloc++;
  3976. break;
  3977. default:
  3978. rc = -EIO;
  3979. }
  3980. return rc;
  3981. }
  3982. int
  3983. sli_resource_free(struct sli4 *sli4, enum sli4_resource rtype, u32 rid)
  3984. {
  3985. int rc = -EIO;
  3986. u32 x;
  3987. u32 size, *base;
  3988. switch (rtype) {
  3989. case SLI4_RSRC_VFI:
  3990. case SLI4_RSRC_VPI:
  3991. case SLI4_RSRC_RPI:
  3992. case SLI4_RSRC_XRI:
  3993. /*
  3994. * Figure out which extent contains the resource ID. I.e. find
  3995. * the extent such that
  3996. * extent->base <= resource ID < extent->base + extent->size
  3997. */
  3998. base = sli4->ext[rtype].base;
  3999. size = sli4->ext[rtype].size;
  4000. /*
  4001. * In the case of FW reset, this may be cleared
  4002. * but the force_free path will still attempt to
  4003. * free the resource. Prevent a NULL pointer access.
  4004. */
  4005. if (!base)
  4006. break;
  4007. for (x = 0; x < sli4->ext[rtype].number; x++) {
  4008. if ((rid < base[x] || (rid >= (base[x] + size))))
  4009. continue;
  4010. rid -= base[x];
  4011. clear_bit((x * size) + rid, sli4->ext[rtype].use_map);
  4012. rc = 0;
  4013. break;
  4014. }
  4015. break;
  4016. default:
  4017. break;
  4018. }
  4019. return rc;
  4020. }
  4021. int
  4022. sli_resource_reset(struct sli4 *sli4, enum sli4_resource rtype)
  4023. {
  4024. int rc = -EIO;
  4025. u32 i;
  4026. switch (rtype) {
  4027. case SLI4_RSRC_VFI:
  4028. case SLI4_RSRC_VPI:
  4029. case SLI4_RSRC_RPI:
  4030. case SLI4_RSRC_XRI:
  4031. for (i = 0; i < sli4->ext[rtype].map_size; i++)
  4032. clear_bit(i, sli4->ext[rtype].use_map);
  4033. rc = 0;
  4034. break;
  4035. default:
  4036. break;
  4037. }
  4038. return rc;
  4039. }
  4040. int sli_raise_ue(struct sli4 *sli4, u8 dump)
  4041. {
  4042. u32 val = 0;
  4043. if (dump == SLI4_FUNC_DESC_DUMP) {
  4044. val = SLI4_PORT_CTRL_FDD | SLI4_PORT_CTRL_IP;
  4045. writel(val, (sli4->reg[0] + SLI4_PORT_CTRL_REG));
  4046. } else {
  4047. val = SLI4_PHYDEV_CTRL_FRST;
  4048. if (dump == SLI4_CHIP_LEVEL_DUMP)
  4049. val |= SLI4_PHYDEV_CTRL_DD;
  4050. writel(val, (sli4->reg[0] + SLI4_PHYDEV_CTRL_REG));
  4051. }
  4052. return 0;
  4053. }
  4054. int sli_dump_is_ready(struct sli4 *sli4)
  4055. {
  4056. int rc = SLI4_DUMP_READY_STATUS_NOT_READY;
  4057. u32 port_val;
  4058. u32 bmbx_val;
  4059. /*
  4060. * Ensure that the port is ready AND the mailbox is
  4061. * ready before signaling that the dump is ready to go.
  4062. */
  4063. port_val = sli_reg_read_status(sli4);
  4064. bmbx_val = readl(sli4->reg[0] + SLI4_BMBX_REG);
  4065. if ((bmbx_val & SLI4_BMBX_RDY) &&
  4066. (port_val & SLI4_PORT_STATUS_RDY)) {
  4067. if (port_val & SLI4_PORT_STATUS_DIP)
  4068. rc = SLI4_DUMP_READY_STATUS_DD_PRESENT;
  4069. else if (port_val & SLI4_PORT_STATUS_FDP)
  4070. rc = SLI4_DUMP_READY_STATUS_FDB_PRESENT;
  4071. }
  4072. return rc;
  4073. }
  4074. bool sli_reset_required(struct sli4 *sli4)
  4075. {
  4076. u32 val;
  4077. val = sli_reg_read_status(sli4);
  4078. return (val & SLI4_PORT_STATUS_RN);
  4079. }
  4080. int
  4081. sli_cmd_post_sgl_pages(struct sli4 *sli4, void *buf, u16 xri,
  4082. u32 xri_count, struct efc_dma *page0[],
  4083. struct efc_dma *page1[], struct efc_dma *dma)
  4084. {
  4085. struct sli4_rqst_post_sgl_pages *post = NULL;
  4086. u32 i;
  4087. __le32 req_len;
  4088. post = sli_config_cmd_init(sli4, buf,
  4089. SLI4_CFG_PYLD_LENGTH(post_sgl_pages), dma);
  4090. if (!post)
  4091. return -EIO;
  4092. /* payload size calculation */
  4093. /* 4 = xri_start + xri_count */
  4094. /* xri_count = # of XRI's registered */
  4095. /* sizeof(uint64_t) = physical address size */
  4096. /* 2 = # of physical addresses per page set */
  4097. req_len = cpu_to_le32(4 + (xri_count * (sizeof(uint64_t) * 2)));
  4098. sli_cmd_fill_hdr(&post->hdr, SLI4_OPC_POST_SGL_PAGES, SLI4_SUBSYSTEM_FC,
  4099. CMD_V0, req_len);
  4100. post->xri_start = cpu_to_le16(xri);
  4101. post->xri_count = cpu_to_le16(xri_count);
  4102. for (i = 0; i < xri_count; i++) {
  4103. post->page_set[i].page0_low =
  4104. cpu_to_le32(lower_32_bits(page0[i]->phys));
  4105. post->page_set[i].page0_high =
  4106. cpu_to_le32(upper_32_bits(page0[i]->phys));
  4107. }
  4108. if (page1) {
  4109. for (i = 0; i < xri_count; i++) {
  4110. post->page_set[i].page1_low =
  4111. cpu_to_le32(lower_32_bits(page1[i]->phys));
  4112. post->page_set[i].page1_high =
  4113. cpu_to_le32(upper_32_bits(page1[i]->phys));
  4114. }
  4115. }
  4116. return 0;
  4117. }
  4118. int
  4119. sli_cmd_post_hdr_templates(struct sli4 *sli4, void *buf, struct efc_dma *dma,
  4120. u16 rpi, struct efc_dma *payload_dma)
  4121. {
  4122. struct sli4_rqst_post_hdr_templates *req = NULL;
  4123. uintptr_t phys = 0;
  4124. u32 i = 0;
  4125. u32 page_count, payload_size;
  4126. page_count = sli_page_count(dma->size, SLI_PAGE_SIZE);
  4127. payload_size = ((sizeof(struct sli4_rqst_post_hdr_templates) +
  4128. (page_count * SZ_DMAADDR)) - sizeof(struct sli4_rqst_hdr));
  4129. if (page_count > 16) {
  4130. /*
  4131. * We can't fit more than 16 descriptors into an embedded mbox
  4132. * command, it has to be non-embedded
  4133. */
  4134. payload_dma->size = payload_size;
  4135. payload_dma->virt = dma_alloc_coherent(&sli4->pci->dev,
  4136. payload_dma->size,
  4137. &payload_dma->phys, GFP_KERNEL);
  4138. if (!payload_dma->virt) {
  4139. memset(payload_dma, 0, sizeof(struct efc_dma));
  4140. efc_log_err(sli4, "mbox payload memory allocation fail\n");
  4141. return -EIO;
  4142. }
  4143. req = sli_config_cmd_init(sli4, buf, payload_size, payload_dma);
  4144. } else {
  4145. req = sli_config_cmd_init(sli4, buf, payload_size, NULL);
  4146. }
  4147. if (!req)
  4148. return -EIO;
  4149. if (rpi == U16_MAX)
  4150. rpi = sli4->ext[SLI4_RSRC_RPI].base[0];
  4151. sli_cmd_fill_hdr(&req->hdr, SLI4_OPC_POST_HDR_TEMPLATES,
  4152. SLI4_SUBSYSTEM_FC, CMD_V0,
  4153. SLI4_RQST_PYLD_LEN(post_hdr_templates));
  4154. req->rpi_offset = cpu_to_le16(rpi);
  4155. req->page_count = cpu_to_le16(page_count);
  4156. phys = dma->phys;
  4157. for (i = 0; i < page_count; i++) {
  4158. req->page_descriptor[i].low = cpu_to_le32(lower_32_bits(phys));
  4159. req->page_descriptor[i].high = cpu_to_le32(upper_32_bits(phys));
  4160. phys += SLI_PAGE_SIZE;
  4161. }
  4162. return 0;
  4163. }
  4164. u32
  4165. sli_fc_get_rpi_requirements(struct sli4 *sli4, u32 n_rpi)
  4166. {
  4167. u32 bytes = 0;
  4168. /* Check if header templates needed */
  4169. if (sli4->params.hdr_template_req)
  4170. /* round up to a page */
  4171. bytes = round_up(n_rpi * SLI4_HDR_TEMPLATE_SIZE, SLI_PAGE_SIZE);
  4172. return bytes;
  4173. }
  4174. const char *
  4175. sli_fc_get_status_string(u32 status)
  4176. {
  4177. static struct {
  4178. u32 code;
  4179. const char *label;
  4180. } lookup[] = {
  4181. {SLI4_FC_WCQE_STATUS_SUCCESS, "SUCCESS"},
  4182. {SLI4_FC_WCQE_STATUS_FCP_RSP_FAILURE, "FCP_RSP_FAILURE"},
  4183. {SLI4_FC_WCQE_STATUS_REMOTE_STOP, "REMOTE_STOP"},
  4184. {SLI4_FC_WCQE_STATUS_LOCAL_REJECT, "LOCAL_REJECT"},
  4185. {SLI4_FC_WCQE_STATUS_NPORT_RJT, "NPORT_RJT"},
  4186. {SLI4_FC_WCQE_STATUS_FABRIC_RJT, "FABRIC_RJT"},
  4187. {SLI4_FC_WCQE_STATUS_NPORT_BSY, "NPORT_BSY"},
  4188. {SLI4_FC_WCQE_STATUS_FABRIC_BSY, "FABRIC_BSY"},
  4189. {SLI4_FC_WCQE_STATUS_LS_RJT, "LS_RJT"},
  4190. {SLI4_FC_WCQE_STATUS_CMD_REJECT, "CMD_REJECT"},
  4191. {SLI4_FC_WCQE_STATUS_FCP_TGT_LENCHECK, "FCP_TGT_LENCHECK"},
  4192. {SLI4_FC_WCQE_STATUS_RQ_BUF_LEN_EXCEEDED, "BUF_LEN_EXCEEDED"},
  4193. {SLI4_FC_WCQE_STATUS_RQ_INSUFF_BUF_NEEDED,
  4194. "RQ_INSUFF_BUF_NEEDED"},
  4195. {SLI4_FC_WCQE_STATUS_RQ_INSUFF_FRM_DISC, "RQ_INSUFF_FRM_DESC"},
  4196. {SLI4_FC_WCQE_STATUS_RQ_DMA_FAILURE, "RQ_DMA_FAILURE"},
  4197. {SLI4_FC_WCQE_STATUS_FCP_RSP_TRUNCATE, "FCP_RSP_TRUNCATE"},
  4198. {SLI4_FC_WCQE_STATUS_DI_ERROR, "DI_ERROR"},
  4199. {SLI4_FC_WCQE_STATUS_BA_RJT, "BA_RJT"},
  4200. {SLI4_FC_WCQE_STATUS_RQ_INSUFF_XRI_NEEDED,
  4201. "RQ_INSUFF_XRI_NEEDED"},
  4202. {SLI4_FC_WCQE_STATUS_RQ_INSUFF_XRI_DISC, "INSUFF_XRI_DISC"},
  4203. {SLI4_FC_WCQE_STATUS_RX_ERROR_DETECT, "RX_ERROR_DETECT"},
  4204. {SLI4_FC_WCQE_STATUS_RX_ABORT_REQUEST, "RX_ABORT_REQUEST"},
  4205. };
  4206. u32 i;
  4207. for (i = 0; i < ARRAY_SIZE(lookup); i++) {
  4208. if (status == lookup[i].code)
  4209. return lookup[i].label;
  4210. }
  4211. return "unknown";
  4212. }