aic94xx_dump.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Aic94xx SAS/SATA driver dump interface.
  4. *
  5. * Copyright (C) 2004 Adaptec, Inc. All rights reserved.
  6. * Copyright (C) 2004 David Chaw <[email protected]>
  7. * Copyright (C) 2005 Luben Tuikov <[email protected]>
  8. *
  9. * 2005/07/14/LT Complete overhaul of this file. Update pages, register
  10. * locations, names, etc. Make use of macros. Print more information.
  11. * Print all cseq and lseq mip and mdp.
  12. */
  13. #include <linux/pci.h>
  14. #include "aic94xx.h"
  15. #include "aic94xx_reg.h"
  16. #include "aic94xx_reg_def.h"
  17. #include "aic94xx_sas.h"
  18. #include "aic94xx_dump.h"
  19. #ifdef ASD_DEBUG
  20. #define MD(x) (1 << (x))
  21. #define MODE_COMMON (1 << 31)
  22. #define MODE_0_7 (0xFF)
  23. static const struct lseq_cio_regs {
  24. char *name;
  25. u32 offs;
  26. u8 width;
  27. u32 mode;
  28. } LSEQmCIOREGS[] = {
  29. {"LmMnSCBPTR", 0x20, 16, MD(0)|MD(1)|MD(2)|MD(3)|MD(4) },
  30. {"LmMnDDBPTR", 0x22, 16, MD(0)|MD(1)|MD(2)|MD(3)|MD(4) },
  31. {"LmREQMBX", 0x30, 32, MODE_COMMON },
  32. {"LmRSPMBX", 0x34, 32, MODE_COMMON },
  33. {"LmMnINT", 0x38, 32, MODE_0_7 },
  34. {"LmMnINTEN", 0x3C, 32, MODE_0_7 },
  35. {"LmXMTPRIMD", 0x40, 32, MODE_COMMON },
  36. {"LmXMTPRIMCS", 0x44, 8, MODE_COMMON },
  37. {"LmCONSTAT", 0x45, 8, MODE_COMMON },
  38. {"LmMnDMAERRS", 0x46, 8, MD(0)|MD(1) },
  39. {"LmMnSGDMAERRS", 0x47, 8, MD(0)|MD(1) },
  40. {"LmMnEXPHDRP", 0x48, 8, MD(0) },
  41. {"LmMnSASAALIGN", 0x48, 8, MD(1) },
  42. {"LmMnMSKHDRP", 0x49, 8, MD(0) },
  43. {"LmMnSTPALIGN", 0x49, 8, MD(1) },
  44. {"LmMnRCVHDRP", 0x4A, 8, MD(0) },
  45. {"LmMnXMTHDRP", 0x4A, 8, MD(1) },
  46. {"LmALIGNMODE", 0x4B, 8, MD(1) },
  47. {"LmMnEXPRCVCNT", 0x4C, 32, MD(0) },
  48. {"LmMnXMTCNT", 0x4C, 32, MD(1) },
  49. {"LmMnCURRTAG", 0x54, 16, MD(0) },
  50. {"LmMnPREVTAG", 0x56, 16, MD(0) },
  51. {"LmMnACKOFS", 0x58, 8, MD(1) },
  52. {"LmMnXFRLVL", 0x59, 8, MD(0)|MD(1) },
  53. {"LmMnSGDMACTL", 0x5A, 8, MD(0)|MD(1) },
  54. {"LmMnSGDMASTAT", 0x5B, 8, MD(0)|MD(1) },
  55. {"LmMnDDMACTL", 0x5C, 8, MD(0)|MD(1) },
  56. {"LmMnDDMASTAT", 0x5D, 8, MD(0)|MD(1) },
  57. {"LmMnDDMAMODE", 0x5E, 16, MD(0)|MD(1) },
  58. {"LmMnPIPECTL", 0x61, 8, MD(0)|MD(1) },
  59. {"LmMnACTSCB", 0x62, 16, MD(0)|MD(1) },
  60. {"LmMnSGBHADR", 0x64, 8, MD(0)|MD(1) },
  61. {"LmMnSGBADR", 0x65, 8, MD(0)|MD(1) },
  62. {"LmMnSGDCNT", 0x66, 8, MD(0)|MD(1) },
  63. {"LmMnSGDMADR", 0x68, 32, MD(0)|MD(1) },
  64. {"LmMnSGDMADR", 0x6C, 32, MD(0)|MD(1) },
  65. {"LmMnXFRCNT", 0x70, 32, MD(0)|MD(1) },
  66. {"LmMnXMTCRC", 0x74, 32, MD(1) },
  67. {"LmCURRTAG", 0x74, 16, MD(0) },
  68. {"LmPREVTAG", 0x76, 16, MD(0) },
  69. {"LmMnDPSEL", 0x7B, 8, MD(0)|MD(1) },
  70. {"LmDPTHSTAT", 0x7C, 8, MODE_COMMON },
  71. {"LmMnHOLDLVL", 0x7D, 8, MD(0) },
  72. {"LmMnSATAFS", 0x7E, 8, MD(1) },
  73. {"LmMnCMPLTSTAT", 0x7F, 8, MD(0)|MD(1) },
  74. {"LmPRMSTAT0", 0x80, 32, MODE_COMMON },
  75. {"LmPRMSTAT1", 0x84, 32, MODE_COMMON },
  76. {"LmGPRMINT", 0x88, 8, MODE_COMMON },
  77. {"LmMnCURRSCB", 0x8A, 16, MD(0) },
  78. {"LmPRMICODE", 0x8C, 32, MODE_COMMON },
  79. {"LmMnRCVCNT", 0x90, 16, MD(0) },
  80. {"LmMnBUFSTAT", 0x92, 16, MD(0) },
  81. {"LmMnXMTHDRSIZE",0x92, 8, MD(1) },
  82. {"LmMnXMTSIZE", 0x93, 8, MD(1) },
  83. {"LmMnTGTXFRCNT", 0x94, 32, MD(0) },
  84. {"LmMnEXPROFS", 0x98, 32, MD(0) },
  85. {"LmMnXMTROFS", 0x98, 32, MD(1) },
  86. {"LmMnRCVROFS", 0x9C, 32, MD(0) },
  87. {"LmCONCTL", 0xA0, 16, MODE_COMMON },
  88. {"LmBITLTIMER", 0xA2, 16, MODE_COMMON },
  89. {"LmWWNLOW", 0xA8, 32, MODE_COMMON },
  90. {"LmWWNHIGH", 0xAC, 32, MODE_COMMON },
  91. {"LmMnFRMERR", 0xB0, 32, MD(0) },
  92. {"LmMnFRMERREN", 0xB4, 32, MD(0) },
  93. {"LmAWTIMER", 0xB8, 16, MODE_COMMON },
  94. {"LmAWTCTL", 0xBA, 8, MODE_COMMON },
  95. {"LmMnHDRCMPS", 0xC0, 32, MD(0) },
  96. {"LmMnXMTSTAT", 0xC4, 8, MD(1) },
  97. {"LmHWTSTATEN", 0xC5, 8, MODE_COMMON },
  98. {"LmMnRRDYRC", 0xC6, 8, MD(0) },
  99. {"LmMnRRDYTC", 0xC6, 8, MD(1) },
  100. {"LmHWTSTAT", 0xC7, 8, MODE_COMMON },
  101. {"LmMnDATABUFADR",0xC8, 16, MD(0)|MD(1) },
  102. {"LmDWSSTATUS", 0xCB, 8, MODE_COMMON },
  103. {"LmMnACTSTAT", 0xCE, 16, MD(0)|MD(1) },
  104. {"LmMnREQSCB", 0xD2, 16, MD(0)|MD(1) },
  105. {"LmXXXPRIM", 0xD4, 32, MODE_COMMON },
  106. {"LmRCVASTAT", 0xD9, 8, MODE_COMMON },
  107. {"LmINTDIS1", 0xDA, 8, MODE_COMMON },
  108. {"LmPSTORESEL", 0xDB, 8, MODE_COMMON },
  109. {"LmPSTORE", 0xDC, 32, MODE_COMMON },
  110. {"LmPRIMSTAT0EN", 0xE0, 32, MODE_COMMON },
  111. {"LmPRIMSTAT1EN", 0xE4, 32, MODE_COMMON },
  112. {"LmDONETCTL", 0xF2, 16, MODE_COMMON },
  113. {NULL, 0, 0, 0 }
  114. };
  115. /*
  116. static struct lseq_cio_regs LSEQmOOBREGS[] = {
  117. {"OOB_BFLTR" ,0x100, 8, MD(5)},
  118. {"OOB_INIT_MIN" ,0x102,16, MD(5)},
  119. {"OOB_INIT_MAX" ,0x104,16, MD(5)},
  120. {"OOB_INIT_NEG" ,0x106,16, MD(5)},
  121. {"OOB_SAS_MIN" ,0x108,16, MD(5)},
  122. {"OOB_SAS_MAX" ,0x10A,16, MD(5)},
  123. {"OOB_SAS_NEG" ,0x10C,16, MD(5)},
  124. {"OOB_WAKE_MIN" ,0x10E,16, MD(5)},
  125. {"OOB_WAKE_MAX" ,0x110,16, MD(5)},
  126. {"OOB_WAKE_NEG" ,0x112,16, MD(5)},
  127. {"OOB_IDLE_MAX" ,0x114,16, MD(5)},
  128. {"OOB_BURST_MAX" ,0x116,16, MD(5)},
  129. {"OOB_XMIT_BURST" ,0x118, 8, MD(5)},
  130. {"OOB_SEND_PAIRS" ,0x119, 8, MD(5)},
  131. {"OOB_INIT_IDLE" ,0x11A, 8, MD(5)},
  132. {"OOB_INIT_NEGO" ,0x11C, 8, MD(5)},
  133. {"OOB_SAS_IDLE" ,0x11E, 8, MD(5)},
  134. {"OOB_SAS_NEGO" ,0x120, 8, MD(5)},
  135. {"OOB_WAKE_IDLE" ,0x122, 8, MD(5)},
  136. {"OOB_WAKE_NEGO" ,0x124, 8, MD(5)},
  137. {"OOB_DATA_KBITS" ,0x126, 8, MD(5)},
  138. {"OOB_BURST_DATA" ,0x128,32, MD(5)},
  139. {"OOB_ALIGN_0_DATA" ,0x12C,32, MD(5)},
  140. {"OOB_ALIGN_1_DATA" ,0x130,32, MD(5)},
  141. {"OOB_SYNC_DATA" ,0x134,32, MD(5)},
  142. {"OOB_D10_2_DATA" ,0x138,32, MD(5)},
  143. {"OOB_PHY_RST_CNT" ,0x13C,32, MD(5)},
  144. {"OOB_SIG_GEN" ,0x140, 8, MD(5)},
  145. {"OOB_XMIT" ,0x141, 8, MD(5)},
  146. {"FUNCTION_MAKS" ,0x142, 8, MD(5)},
  147. {"OOB_MODE" ,0x143, 8, MD(5)},
  148. {"CURRENT_STATUS" ,0x144, 8, MD(5)},
  149. {"SPEED_MASK" ,0x145, 8, MD(5)},
  150. {"PRIM_COUNT" ,0x146, 8, MD(5)},
  151. {"OOB_SIGNALS" ,0x148, 8, MD(5)},
  152. {"OOB_DATA_DET" ,0x149, 8, MD(5)},
  153. {"OOB_TIME_OUT" ,0x14C, 8, MD(5)},
  154. {"OOB_TIMER_ENABLE" ,0x14D, 8, MD(5)},
  155. {"OOB_STATUS" ,0x14E, 8, MD(5)},
  156. {"HOT_PLUG_DELAY" ,0x150, 8, MD(5)},
  157. {"RCD_DELAY" ,0x151, 8, MD(5)},
  158. {"COMSAS_TIMER" ,0x152, 8, MD(5)},
  159. {"SNTT_DELAY" ,0x153, 8, MD(5)},
  160. {"SPD_CHNG_DELAY" ,0x154, 8, MD(5)},
  161. {"SNLT_DELAY" ,0x155, 8, MD(5)},
  162. {"SNWT_DELAY" ,0x156, 8, MD(5)},
  163. {"ALIGN_DELAY" ,0x157, 8, MD(5)},
  164. {"INT_ENABLE_0" ,0x158, 8, MD(5)},
  165. {"INT_ENABLE_1" ,0x159, 8, MD(5)},
  166. {"INT_ENABLE_2" ,0x15A, 8, MD(5)},
  167. {"INT_ENABLE_3" ,0x15B, 8, MD(5)},
  168. {"OOB_TEST_REG" ,0x15C, 8, MD(5)},
  169. {"PHY_CONTROL_0" ,0x160, 8, MD(5)},
  170. {"PHY_CONTROL_1" ,0x161, 8, MD(5)},
  171. {"PHY_CONTROL_2" ,0x162, 8, MD(5)},
  172. {"PHY_CONTROL_3" ,0x163, 8, MD(5)},
  173. {"PHY_OOB_CAL_TX" ,0x164, 8, MD(5)},
  174. {"PHY_OOB_CAL_RX" ,0x165, 8, MD(5)},
  175. {"OOB_PHY_CAL_TX" ,0x166, 8, MD(5)},
  176. {"OOB_PHY_CAL_RX" ,0x167, 8, MD(5)},
  177. {"PHY_CONTROL_4" ,0x168, 8, MD(5)},
  178. {"PHY_TEST" ,0x169, 8, MD(5)},
  179. {"PHY_PWR_CTL" ,0x16A, 8, MD(5)},
  180. {"PHY_PWR_DELAY" ,0x16B, 8, MD(5)},
  181. {"OOB_SM_CON" ,0x16C, 8, MD(5)},
  182. {"ADDR_TRAP_1" ,0x16D, 8, MD(5)},
  183. {"ADDR_NEXT_1" ,0x16E, 8, MD(5)},
  184. {"NEXT_ST_1" ,0x16F, 8, MD(5)},
  185. {"OOB_SM_STATE" ,0x170, 8, MD(5)},
  186. {"ADDR_TRAP_2" ,0x171, 8, MD(5)},
  187. {"ADDR_NEXT_2" ,0x172, 8, MD(5)},
  188. {"NEXT_ST_2" ,0x173, 8, MD(5)},
  189. {NULL, 0, 0, 0 }
  190. };
  191. */
  192. #define STR_8BIT " %30s[0x%04x]:0x%02x\n"
  193. #define STR_16BIT " %30s[0x%04x]:0x%04x\n"
  194. #define STR_32BIT " %30s[0x%04x]:0x%08x\n"
  195. #define STR_64BIT " %30s[0x%04x]:0x%llx\n"
  196. #define PRINT_REG_8bit(_ha, _n, _r) asd_printk(STR_8BIT, #_n, _n, \
  197. asd_read_reg_byte(_ha, _r))
  198. #define PRINT_REG_16bit(_ha, _n, _r) asd_printk(STR_16BIT, #_n, _n, \
  199. asd_read_reg_word(_ha, _r))
  200. #define PRINT_REG_32bit(_ha, _n, _r) asd_printk(STR_32BIT, #_n, _n, \
  201. asd_read_reg_dword(_ha, _r))
  202. #define PRINT_CREG_8bit(_ha, _n) asd_printk(STR_8BIT, #_n, _n, \
  203. asd_read_reg_byte(_ha, C##_n))
  204. #define PRINT_CREG_16bit(_ha, _n) asd_printk(STR_16BIT, #_n, _n, \
  205. asd_read_reg_word(_ha, C##_n))
  206. #define PRINT_CREG_32bit(_ha, _n) asd_printk(STR_32BIT, #_n, _n, \
  207. asd_read_reg_dword(_ha, C##_n))
  208. #define MSTR_8BIT " Mode:%02d %30s[0x%04x]:0x%02x\n"
  209. #define MSTR_16BIT " Mode:%02d %30s[0x%04x]:0x%04x\n"
  210. #define MSTR_32BIT " Mode:%02d %30s[0x%04x]:0x%08x\n"
  211. #define PRINT_MREG_8bit(_ha, _m, _n, _r) asd_printk(MSTR_8BIT, _m, #_n, _n, \
  212. asd_read_reg_byte(_ha, _r))
  213. #define PRINT_MREG_16bit(_ha, _m, _n, _r) asd_printk(MSTR_16BIT, _m, #_n, _n, \
  214. asd_read_reg_word(_ha, _r))
  215. #define PRINT_MREG_32bit(_ha, _m, _n, _r) asd_printk(MSTR_32BIT, _m, #_n, _n, \
  216. asd_read_reg_dword(_ha, _r))
  217. /* can also be used for MD when the register is mode aware already */
  218. #define PRINT_MIS_byte(_ha, _n) asd_printk(STR_8BIT, #_n,CSEQ_##_n-CMAPPEDSCR,\
  219. asd_read_reg_byte(_ha, CSEQ_##_n))
  220. #define PRINT_MIS_word(_ha, _n) asd_printk(STR_16BIT,#_n,CSEQ_##_n-CMAPPEDSCR,\
  221. asd_read_reg_word(_ha, CSEQ_##_n))
  222. #define PRINT_MIS_dword(_ha, _n) \
  223. asd_printk(STR_32BIT,#_n,CSEQ_##_n-CMAPPEDSCR,\
  224. asd_read_reg_dword(_ha, CSEQ_##_n))
  225. #define PRINT_MIS_qword(_ha, _n) \
  226. asd_printk(STR_64BIT, #_n,CSEQ_##_n-CMAPPEDSCR, \
  227. (unsigned long long)(((u64)asd_read_reg_dword(_ha, CSEQ_##_n)) \
  228. | (((u64)asd_read_reg_dword(_ha, (CSEQ_##_n)+4))<<32)))
  229. #define CMDP_REG(_n, _m) (_m*(CSEQ_PAGE_SIZE*2)+CSEQ_##_n)
  230. #define PRINT_CMDP_word(_ha, _n) \
  231. asd_printk("%20s 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x\n", \
  232. #_n, \
  233. asd_read_reg_word(_ha, CMDP_REG(_n, 0)), \
  234. asd_read_reg_word(_ha, CMDP_REG(_n, 1)), \
  235. asd_read_reg_word(_ha, CMDP_REG(_n, 2)), \
  236. asd_read_reg_word(_ha, CMDP_REG(_n, 3)), \
  237. asd_read_reg_word(_ha, CMDP_REG(_n, 4)), \
  238. asd_read_reg_word(_ha, CMDP_REG(_n, 5)), \
  239. asd_read_reg_word(_ha, CMDP_REG(_n, 6)), \
  240. asd_read_reg_word(_ha, CMDP_REG(_n, 7)))
  241. #define PRINT_CMDP_byte(_ha, _n) \
  242. asd_printk("%20s 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x 0x%04x\n", \
  243. #_n, \
  244. asd_read_reg_byte(_ha, CMDP_REG(_n, 0)), \
  245. asd_read_reg_byte(_ha, CMDP_REG(_n, 1)), \
  246. asd_read_reg_byte(_ha, CMDP_REG(_n, 2)), \
  247. asd_read_reg_byte(_ha, CMDP_REG(_n, 3)), \
  248. asd_read_reg_byte(_ha, CMDP_REG(_n, 4)), \
  249. asd_read_reg_byte(_ha, CMDP_REG(_n, 5)), \
  250. asd_read_reg_byte(_ha, CMDP_REG(_n, 6)), \
  251. asd_read_reg_byte(_ha, CMDP_REG(_n, 7)))
  252. static void asd_dump_cseq_state(struct asd_ha_struct *asd_ha)
  253. {
  254. int mode;
  255. asd_printk("CSEQ STATE\n");
  256. asd_printk("ARP2 REGISTERS\n");
  257. PRINT_CREG_32bit(asd_ha, ARP2CTL);
  258. PRINT_CREG_32bit(asd_ha, ARP2INT);
  259. PRINT_CREG_32bit(asd_ha, ARP2INTEN);
  260. PRINT_CREG_8bit(asd_ha, MODEPTR);
  261. PRINT_CREG_8bit(asd_ha, ALTMODE);
  262. PRINT_CREG_8bit(asd_ha, FLAG);
  263. PRINT_CREG_8bit(asd_ha, ARP2INTCTL);
  264. PRINT_CREG_16bit(asd_ha, STACK);
  265. PRINT_CREG_16bit(asd_ha, PRGMCNT);
  266. PRINT_CREG_16bit(asd_ha, ACCUM);
  267. PRINT_CREG_16bit(asd_ha, SINDEX);
  268. PRINT_CREG_16bit(asd_ha, DINDEX);
  269. PRINT_CREG_8bit(asd_ha, SINDIR);
  270. PRINT_CREG_8bit(asd_ha, DINDIR);
  271. PRINT_CREG_8bit(asd_ha, JUMLDIR);
  272. PRINT_CREG_8bit(asd_ha, ARP2HALTCODE);
  273. PRINT_CREG_16bit(asd_ha, CURRADDR);
  274. PRINT_CREG_16bit(asd_ha, LASTADDR);
  275. PRINT_CREG_16bit(asd_ha, NXTLADDR);
  276. asd_printk("IOP REGISTERS\n");
  277. PRINT_REG_32bit(asd_ha, BISTCTL1, CBISTCTL);
  278. PRINT_CREG_32bit(asd_ha, MAPPEDSCR);
  279. asd_printk("CIO REGISTERS\n");
  280. for (mode = 0; mode < 9; mode++)
  281. PRINT_MREG_16bit(asd_ha, mode, MnSCBPTR, CMnSCBPTR(mode));
  282. PRINT_MREG_16bit(asd_ha, 15, MnSCBPTR, CMnSCBPTR(15));
  283. for (mode = 0; mode < 9; mode++)
  284. PRINT_MREG_16bit(asd_ha, mode, MnDDBPTR, CMnDDBPTR(mode));
  285. PRINT_MREG_16bit(asd_ha, 15, MnDDBPTR, CMnDDBPTR(15));
  286. for (mode = 0; mode < 8; mode++)
  287. PRINT_MREG_32bit(asd_ha, mode, MnREQMBX, CMnREQMBX(mode));
  288. for (mode = 0; mode < 8; mode++)
  289. PRINT_MREG_32bit(asd_ha, mode, MnRSPMBX, CMnRSPMBX(mode));
  290. for (mode = 0; mode < 8; mode++)
  291. PRINT_MREG_32bit(asd_ha, mode, MnINT, CMnINT(mode));
  292. for (mode = 0; mode < 8; mode++)
  293. PRINT_MREG_32bit(asd_ha, mode, MnINTEN, CMnINTEN(mode));
  294. PRINT_CREG_8bit(asd_ha, SCRATCHPAGE);
  295. for (mode = 0; mode < 8; mode++)
  296. PRINT_MREG_8bit(asd_ha, mode, MnSCRATCHPAGE,
  297. CMnSCRATCHPAGE(mode));
  298. PRINT_REG_32bit(asd_ha, CLINKCON, CLINKCON);
  299. PRINT_REG_8bit(asd_ha, CCONMSK, CCONMSK);
  300. PRINT_REG_8bit(asd_ha, CCONEXIST, CCONEXIST);
  301. PRINT_REG_16bit(asd_ha, CCONMODE, CCONMODE);
  302. PRINT_REG_32bit(asd_ha, CTIMERCALC, CTIMERCALC);
  303. PRINT_REG_8bit(asd_ha, CINTDIS, CINTDIS);
  304. asd_printk("SCRATCH MEMORY\n");
  305. asd_printk("MIP 4 >>>>>\n");
  306. PRINT_MIS_word(asd_ha, Q_EXE_HEAD);
  307. PRINT_MIS_word(asd_ha, Q_EXE_TAIL);
  308. PRINT_MIS_word(asd_ha, Q_DONE_HEAD);
  309. PRINT_MIS_word(asd_ha, Q_DONE_TAIL);
  310. PRINT_MIS_word(asd_ha, Q_SEND_HEAD);
  311. PRINT_MIS_word(asd_ha, Q_SEND_TAIL);
  312. PRINT_MIS_word(asd_ha, Q_DMA2CHIM_HEAD);
  313. PRINT_MIS_word(asd_ha, Q_DMA2CHIM_TAIL);
  314. PRINT_MIS_word(asd_ha, Q_COPY_HEAD);
  315. PRINT_MIS_word(asd_ha, Q_COPY_TAIL);
  316. PRINT_MIS_word(asd_ha, REG0);
  317. PRINT_MIS_word(asd_ha, REG1);
  318. PRINT_MIS_dword(asd_ha, REG2);
  319. PRINT_MIS_byte(asd_ha, LINK_CTL_Q_MAP);
  320. PRINT_MIS_byte(asd_ha, MAX_CSEQ_MODE);
  321. PRINT_MIS_byte(asd_ha, FREE_LIST_HACK_COUNT);
  322. asd_printk("MIP 5 >>>>\n");
  323. PRINT_MIS_qword(asd_ha, EST_NEXUS_REQ_QUEUE);
  324. PRINT_MIS_qword(asd_ha, EST_NEXUS_REQ_COUNT);
  325. PRINT_MIS_word(asd_ha, Q_EST_NEXUS_HEAD);
  326. PRINT_MIS_word(asd_ha, Q_EST_NEXUS_TAIL);
  327. PRINT_MIS_word(asd_ha, NEED_EST_NEXUS_SCB);
  328. PRINT_MIS_byte(asd_ha, EST_NEXUS_REQ_HEAD);
  329. PRINT_MIS_byte(asd_ha, EST_NEXUS_REQ_TAIL);
  330. PRINT_MIS_byte(asd_ha, EST_NEXUS_SCB_OFFSET);
  331. asd_printk("MIP 6 >>>>\n");
  332. PRINT_MIS_word(asd_ha, INT_ROUT_RET_ADDR0);
  333. PRINT_MIS_word(asd_ha, INT_ROUT_RET_ADDR1);
  334. PRINT_MIS_word(asd_ha, INT_ROUT_SCBPTR);
  335. PRINT_MIS_byte(asd_ha, INT_ROUT_MODE);
  336. PRINT_MIS_byte(asd_ha, ISR_SCRATCH_FLAGS);
  337. PRINT_MIS_word(asd_ha, ISR_SAVE_SINDEX);
  338. PRINT_MIS_word(asd_ha, ISR_SAVE_DINDEX);
  339. PRINT_MIS_word(asd_ha, Q_MONIRTT_HEAD);
  340. PRINT_MIS_word(asd_ha, Q_MONIRTT_TAIL);
  341. PRINT_MIS_byte(asd_ha, FREE_SCB_MASK);
  342. PRINT_MIS_word(asd_ha, BUILTIN_FREE_SCB_HEAD);
  343. PRINT_MIS_word(asd_ha, BUILTIN_FREE_SCB_TAIL);
  344. PRINT_MIS_word(asd_ha, EXTENDED_FREE_SCB_HEAD);
  345. PRINT_MIS_word(asd_ha, EXTENDED_FREE_SCB_TAIL);
  346. asd_printk("MIP 7 >>>>\n");
  347. PRINT_MIS_qword(asd_ha, EMPTY_REQ_QUEUE);
  348. PRINT_MIS_qword(asd_ha, EMPTY_REQ_COUNT);
  349. PRINT_MIS_word(asd_ha, Q_EMPTY_HEAD);
  350. PRINT_MIS_word(asd_ha, Q_EMPTY_TAIL);
  351. PRINT_MIS_word(asd_ha, NEED_EMPTY_SCB);
  352. PRINT_MIS_byte(asd_ha, EMPTY_REQ_HEAD);
  353. PRINT_MIS_byte(asd_ha, EMPTY_REQ_TAIL);
  354. PRINT_MIS_byte(asd_ha, EMPTY_SCB_OFFSET);
  355. PRINT_MIS_word(asd_ha, PRIMITIVE_DATA);
  356. PRINT_MIS_dword(asd_ha, TIMEOUT_CONST);
  357. asd_printk("MDP 0 >>>>\n");
  358. asd_printk("%-20s %6s %6s %6s %6s %6s %6s %6s %6s\n",
  359. "Mode: ", "0", "1", "2", "3", "4", "5", "6", "7");
  360. PRINT_CMDP_word(asd_ha, LRM_SAVE_SINDEX);
  361. PRINT_CMDP_word(asd_ha, LRM_SAVE_SCBPTR);
  362. PRINT_CMDP_word(asd_ha, Q_LINK_HEAD);
  363. PRINT_CMDP_word(asd_ha, Q_LINK_TAIL);
  364. PRINT_CMDP_byte(asd_ha, LRM_SAVE_SCRPAGE);
  365. asd_printk("MDP 0 Mode 8 >>>>\n");
  366. PRINT_MIS_word(asd_ha, RET_ADDR);
  367. PRINT_MIS_word(asd_ha, RET_SCBPTR);
  368. PRINT_MIS_word(asd_ha, SAVE_SCBPTR);
  369. PRINT_MIS_word(asd_ha, EMPTY_TRANS_CTX);
  370. PRINT_MIS_word(asd_ha, RESP_LEN);
  371. PRINT_MIS_word(asd_ha, TMF_SCBPTR);
  372. PRINT_MIS_word(asd_ha, GLOBAL_PREV_SCB);
  373. PRINT_MIS_word(asd_ha, GLOBAL_HEAD);
  374. PRINT_MIS_word(asd_ha, CLEAR_LU_HEAD);
  375. PRINT_MIS_byte(asd_ha, TMF_OPCODE);
  376. PRINT_MIS_byte(asd_ha, SCRATCH_FLAGS);
  377. PRINT_MIS_word(asd_ha, HSB_SITE);
  378. PRINT_MIS_word(asd_ha, FIRST_INV_SCB_SITE);
  379. PRINT_MIS_word(asd_ha, FIRST_INV_DDB_SITE);
  380. asd_printk("MDP 1 Mode 8 >>>>\n");
  381. PRINT_MIS_qword(asd_ha, LUN_TO_CLEAR);
  382. PRINT_MIS_qword(asd_ha, LUN_TO_CHECK);
  383. asd_printk("MDP 2 Mode 8 >>>>\n");
  384. PRINT_MIS_qword(asd_ha, HQ_NEW_POINTER);
  385. PRINT_MIS_qword(asd_ha, HQ_DONE_BASE);
  386. PRINT_MIS_dword(asd_ha, HQ_DONE_POINTER);
  387. PRINT_MIS_byte(asd_ha, HQ_DONE_PASS);
  388. }
  389. #define PRINT_LREG_8bit(_h, _lseq, _n) \
  390. asd_printk(STR_8BIT, #_n, _n, asd_read_reg_byte(_h, Lm##_n(_lseq)))
  391. #define PRINT_LREG_16bit(_h, _lseq, _n) \
  392. asd_printk(STR_16BIT, #_n, _n, asd_read_reg_word(_h, Lm##_n(_lseq)))
  393. #define PRINT_LREG_32bit(_h, _lseq, _n) \
  394. asd_printk(STR_32BIT, #_n, _n, asd_read_reg_dword(_h, Lm##_n(_lseq)))
  395. #define PRINT_LMIP_byte(_h, _lseq, _n) \
  396. asd_printk(STR_8BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
  397. asd_read_reg_byte(_h, LmSEQ_##_n(_lseq)))
  398. #define PRINT_LMIP_word(_h, _lseq, _n) \
  399. asd_printk(STR_16BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
  400. asd_read_reg_word(_h, LmSEQ_##_n(_lseq)))
  401. #define PRINT_LMIP_dword(_h, _lseq, _n) \
  402. asd_printk(STR_32BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
  403. asd_read_reg_dword(_h, LmSEQ_##_n(_lseq)))
  404. #define PRINT_LMIP_qword(_h, _lseq, _n) \
  405. asd_printk(STR_64BIT, #_n, LmSEQ_##_n(_lseq)-LmSCRATCH(_lseq), \
  406. (unsigned long long)(((unsigned long long) \
  407. asd_read_reg_dword(_h, LmSEQ_##_n(_lseq))) \
  408. | (((unsigned long long) \
  409. asd_read_reg_dword(_h, LmSEQ_##_n(_lseq)+4))<<32)))
  410. static void asd_print_lseq_cio_reg(struct asd_ha_struct *asd_ha,
  411. u32 lseq_cio_addr, int i)
  412. {
  413. switch (LSEQmCIOREGS[i].width) {
  414. case 8:
  415. asd_printk("%20s[0x%x]: 0x%02x\n", LSEQmCIOREGS[i].name,
  416. LSEQmCIOREGS[i].offs,
  417. asd_read_reg_byte(asd_ha, lseq_cio_addr +
  418. LSEQmCIOREGS[i].offs));
  419. break;
  420. case 16:
  421. asd_printk("%20s[0x%x]: 0x%04x\n", LSEQmCIOREGS[i].name,
  422. LSEQmCIOREGS[i].offs,
  423. asd_read_reg_word(asd_ha, lseq_cio_addr +
  424. LSEQmCIOREGS[i].offs));
  425. break;
  426. case 32:
  427. asd_printk("%20s[0x%x]: 0x%08x\n", LSEQmCIOREGS[i].name,
  428. LSEQmCIOREGS[i].offs,
  429. asd_read_reg_dword(asd_ha, lseq_cio_addr +
  430. LSEQmCIOREGS[i].offs));
  431. break;
  432. }
  433. }
  434. static void asd_dump_lseq_state(struct asd_ha_struct *asd_ha, int lseq)
  435. {
  436. u32 moffs;
  437. int mode;
  438. asd_printk("LSEQ %d STATE\n", lseq);
  439. asd_printk("LSEQ%d: ARP2 REGISTERS\n", lseq);
  440. PRINT_LREG_32bit(asd_ha, lseq, ARP2CTL);
  441. PRINT_LREG_32bit(asd_ha, lseq, ARP2INT);
  442. PRINT_LREG_32bit(asd_ha, lseq, ARP2INTEN);
  443. PRINT_LREG_8bit(asd_ha, lseq, MODEPTR);
  444. PRINT_LREG_8bit(asd_ha, lseq, ALTMODE);
  445. PRINT_LREG_8bit(asd_ha, lseq, FLAG);
  446. PRINT_LREG_8bit(asd_ha, lseq, ARP2INTCTL);
  447. PRINT_LREG_16bit(asd_ha, lseq, STACK);
  448. PRINT_LREG_16bit(asd_ha, lseq, PRGMCNT);
  449. PRINT_LREG_16bit(asd_ha, lseq, ACCUM);
  450. PRINT_LREG_16bit(asd_ha, lseq, SINDEX);
  451. PRINT_LREG_16bit(asd_ha, lseq, DINDEX);
  452. PRINT_LREG_8bit(asd_ha, lseq, SINDIR);
  453. PRINT_LREG_8bit(asd_ha, lseq, DINDIR);
  454. PRINT_LREG_8bit(asd_ha, lseq, JUMLDIR);
  455. PRINT_LREG_8bit(asd_ha, lseq, ARP2HALTCODE);
  456. PRINT_LREG_16bit(asd_ha, lseq, CURRADDR);
  457. PRINT_LREG_16bit(asd_ha, lseq, LASTADDR);
  458. PRINT_LREG_16bit(asd_ha, lseq, NXTLADDR);
  459. asd_printk("LSEQ%d: IOP REGISTERS\n", lseq);
  460. PRINT_LREG_32bit(asd_ha, lseq, MODECTL);
  461. PRINT_LREG_32bit(asd_ha, lseq, DBGMODE);
  462. PRINT_LREG_32bit(asd_ha, lseq, CONTROL);
  463. PRINT_REG_32bit(asd_ha, BISTCTL0, LmBISTCTL0(lseq));
  464. PRINT_REG_32bit(asd_ha, BISTCTL1, LmBISTCTL1(lseq));
  465. asd_printk("LSEQ%d: CIO REGISTERS\n", lseq);
  466. asd_printk("Mode common:\n");
  467. for (mode = 0; mode < 8; mode++) {
  468. u32 lseq_cio_addr = LmSEQ_PHY_BASE(mode, lseq);
  469. int i;
  470. for (i = 0; LSEQmCIOREGS[i].name; i++)
  471. if (LSEQmCIOREGS[i].mode == MODE_COMMON)
  472. asd_print_lseq_cio_reg(asd_ha,lseq_cio_addr,i);
  473. }
  474. asd_printk("Mode unique:\n");
  475. for (mode = 0; mode < 8; mode++) {
  476. u32 lseq_cio_addr = LmSEQ_PHY_BASE(mode, lseq);
  477. int i;
  478. asd_printk("Mode %d\n", mode);
  479. for (i = 0; LSEQmCIOREGS[i].name; i++) {
  480. if (!(LSEQmCIOREGS[i].mode & (1 << mode)))
  481. continue;
  482. asd_print_lseq_cio_reg(asd_ha, lseq_cio_addr, i);
  483. }
  484. }
  485. asd_printk("SCRATCH MEMORY\n");
  486. asd_printk("LSEQ%d MIP 0 >>>>\n", lseq);
  487. PRINT_LMIP_word(asd_ha, lseq, Q_TGTXFR_HEAD);
  488. PRINT_LMIP_word(asd_ha, lseq, Q_TGTXFR_TAIL);
  489. PRINT_LMIP_byte(asd_ha, lseq, LINK_NUMBER);
  490. PRINT_LMIP_byte(asd_ha, lseq, SCRATCH_FLAGS);
  491. PRINT_LMIP_dword(asd_ha, lseq, CONNECTION_STATE);
  492. PRINT_LMIP_word(asd_ha, lseq, CONCTL);
  493. PRINT_LMIP_byte(asd_ha, lseq, CONSTAT);
  494. PRINT_LMIP_byte(asd_ha, lseq, CONNECTION_MODES);
  495. PRINT_LMIP_word(asd_ha, lseq, REG1_ISR);
  496. PRINT_LMIP_word(asd_ha, lseq, REG2_ISR);
  497. PRINT_LMIP_word(asd_ha, lseq, REG3_ISR);
  498. PRINT_LMIP_qword(asd_ha, lseq,REG0_ISR);
  499. asd_printk("LSEQ%d MIP 1 >>>>\n", lseq);
  500. PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR0);
  501. PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR1);
  502. PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR2);
  503. PRINT_LMIP_word(asd_ha, lseq, EST_NEXUS_SCBPTR3);
  504. PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE0);
  505. PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE1);
  506. PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE2);
  507. PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_OPCODE3);
  508. PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_HEAD);
  509. PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_SCB_TAIL);
  510. PRINT_LMIP_byte(asd_ha, lseq, EST_NEXUS_BUF_AVAIL);
  511. PRINT_LMIP_dword(asd_ha, lseq, TIMEOUT_CONST);
  512. PRINT_LMIP_word(asd_ha, lseq, ISR_SAVE_SINDEX);
  513. PRINT_LMIP_word(asd_ha, lseq, ISR_SAVE_DINDEX);
  514. asd_printk("LSEQ%d MIP 2 >>>>\n", lseq);
  515. PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR0);
  516. PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR1);
  517. PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR2);
  518. PRINT_LMIP_word(asd_ha, lseq, EMPTY_SCB_PTR3);
  519. PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD0);
  520. PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD1);
  521. PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD2);
  522. PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_OPCD3);
  523. PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_HEAD);
  524. PRINT_LMIP_byte(asd_ha, lseq, EMPTY_SCB_TAIL);
  525. PRINT_LMIP_byte(asd_ha, lseq, EMPTY_BUFS_AVAIL);
  526. asd_printk("LSEQ%d MIP 3 >>>>\n", lseq);
  527. PRINT_LMIP_dword(asd_ha, lseq, DEV_PRES_TMR_TOUT_CONST);
  528. PRINT_LMIP_dword(asd_ha, lseq, SATA_INTERLOCK_TIMEOUT);
  529. PRINT_LMIP_dword(asd_ha, lseq, SRST_ASSERT_TIMEOUT);
  530. PRINT_LMIP_dword(asd_ha, lseq, RCV_FIS_TIMEOUT);
  531. PRINT_LMIP_dword(asd_ha, lseq, ONE_MILLISEC_TIMEOUT);
  532. PRINT_LMIP_dword(asd_ha, lseq, TEN_MS_COMINIT_TIMEOUT);
  533. PRINT_LMIP_dword(asd_ha, lseq, SMP_RCV_TIMEOUT);
  534. for (mode = 0; mode < 3; mode++) {
  535. asd_printk("LSEQ%d MDP 0 MODE %d >>>>\n", lseq, mode);
  536. moffs = mode * LSEQ_MODE_SCRATCH_SIZE;
  537. asd_printk(STR_16BIT, "RET_ADDR", 0,
  538. asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq)
  539. + moffs));
  540. asd_printk(STR_16BIT, "REG0_MODE", 2,
  541. asd_read_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq)
  542. + moffs));
  543. asd_printk(STR_16BIT, "MODE_FLAGS", 4,
  544. asd_read_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq)
  545. + moffs));
  546. asd_printk(STR_16BIT, "RET_ADDR2", 0x6,
  547. asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq)
  548. + moffs));
  549. asd_printk(STR_16BIT, "RET_ADDR1", 0x8,
  550. asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq)
  551. + moffs));
  552. asd_printk(STR_8BIT, "OPCODE_TO_CSEQ", 0xB,
  553. asd_read_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq)
  554. + moffs));
  555. asd_printk(STR_16BIT, "DATA_TO_CSEQ", 0xC,
  556. asd_read_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq)
  557. + moffs));
  558. }
  559. asd_printk("LSEQ%d MDP 0 MODE 5 >>>>\n", lseq);
  560. moffs = LSEQ_MODE5_PAGE0_OFFSET;
  561. asd_printk(STR_16BIT, "RET_ADDR", 0,
  562. asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq) + moffs));
  563. asd_printk(STR_16BIT, "REG0_MODE", 2,
  564. asd_read_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq) + moffs));
  565. asd_printk(STR_16BIT, "MODE_FLAGS", 4,
  566. asd_read_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq) + moffs));
  567. asd_printk(STR_16BIT, "RET_ADDR2", 0x6,
  568. asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq) + moffs));
  569. asd_printk(STR_16BIT, "RET_ADDR1", 0x8,
  570. asd_read_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq) + moffs));
  571. asd_printk(STR_8BIT, "OPCODE_TO_CSEQ", 0xB,
  572. asd_read_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq) + moffs));
  573. asd_printk(STR_16BIT, "DATA_TO_CSEQ", 0xC,
  574. asd_read_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq) + moffs));
  575. asd_printk("LSEQ%d MDP 0 MODE 0 >>>>\n", lseq);
  576. PRINT_LMIP_word(asd_ha, lseq, FIRST_INV_DDB_SITE);
  577. PRINT_LMIP_word(asd_ha, lseq, EMPTY_TRANS_CTX);
  578. PRINT_LMIP_word(asd_ha, lseq, RESP_LEN);
  579. PRINT_LMIP_word(asd_ha, lseq, FIRST_INV_SCB_SITE);
  580. PRINT_LMIP_dword(asd_ha, lseq, INTEN_SAVE);
  581. PRINT_LMIP_byte(asd_ha, lseq, LINK_RST_FRM_LEN);
  582. PRINT_LMIP_byte(asd_ha, lseq, LINK_RST_PROTOCOL);
  583. PRINT_LMIP_byte(asd_ha, lseq, RESP_STATUS);
  584. PRINT_LMIP_byte(asd_ha, lseq, LAST_LOADED_SGE);
  585. PRINT_LMIP_byte(asd_ha, lseq, SAVE_SCBPTR);
  586. asd_printk("LSEQ%d MDP 0 MODE 1 >>>>\n", lseq);
  587. PRINT_LMIP_word(asd_ha, lseq, Q_XMIT_HEAD);
  588. PRINT_LMIP_word(asd_ha, lseq, M1_EMPTY_TRANS_CTX);
  589. PRINT_LMIP_word(asd_ha, lseq, INI_CONN_TAG);
  590. PRINT_LMIP_byte(asd_ha, lseq, FAILED_OPEN_STATUS);
  591. PRINT_LMIP_byte(asd_ha, lseq, XMIT_REQUEST_TYPE);
  592. PRINT_LMIP_byte(asd_ha, lseq, M1_RESP_STATUS);
  593. PRINT_LMIP_byte(asd_ha, lseq, M1_LAST_LOADED_SGE);
  594. PRINT_LMIP_word(asd_ha, lseq, M1_SAVE_SCBPTR);
  595. asd_printk("LSEQ%d MDP 0 MODE 2 >>>>\n", lseq);
  596. PRINT_LMIP_word(asd_ha, lseq, PORT_COUNTER);
  597. PRINT_LMIP_word(asd_ha, lseq, PM_TABLE_PTR);
  598. PRINT_LMIP_word(asd_ha, lseq, SATA_INTERLOCK_TMR_SAVE);
  599. PRINT_LMIP_word(asd_ha, lseq, IP_BITL);
  600. PRINT_LMIP_word(asd_ha, lseq, COPY_SMP_CONN_TAG);
  601. PRINT_LMIP_byte(asd_ha, lseq, P0M2_OFFS1AH);
  602. asd_printk("LSEQ%d MDP 0 MODE 4/5 >>>>\n", lseq);
  603. PRINT_LMIP_byte(asd_ha, lseq, SAVED_OOB_STATUS);
  604. PRINT_LMIP_byte(asd_ha, lseq, SAVED_OOB_MODE);
  605. PRINT_LMIP_word(asd_ha, lseq, Q_LINK_HEAD);
  606. PRINT_LMIP_byte(asd_ha, lseq, LINK_RST_ERR);
  607. PRINT_LMIP_byte(asd_ha, lseq, SAVED_OOB_SIGNALS);
  608. PRINT_LMIP_byte(asd_ha, lseq, SAS_RESET_MODE);
  609. PRINT_LMIP_byte(asd_ha, lseq, LINK_RESET_RETRY_COUNT);
  610. PRINT_LMIP_byte(asd_ha, lseq, NUM_LINK_RESET_RETRIES);
  611. PRINT_LMIP_word(asd_ha, lseq, OOB_INT_ENABLES);
  612. PRINT_LMIP_word(asd_ha, lseq, NOTIFY_TIMER_TIMEOUT);
  613. PRINT_LMIP_word(asd_ha, lseq, NOTIFY_TIMER_DOWN_COUNT);
  614. asd_printk("LSEQ%d MDP 1 MODE 0 >>>>\n", lseq);
  615. PRINT_LMIP_qword(asd_ha, lseq, SG_LIST_PTR_ADDR0);
  616. PRINT_LMIP_qword(asd_ha, lseq, SG_LIST_PTR_ADDR1);
  617. asd_printk("LSEQ%d MDP 1 MODE 1 >>>>\n", lseq);
  618. PRINT_LMIP_qword(asd_ha, lseq, M1_SG_LIST_PTR_ADDR0);
  619. PRINT_LMIP_qword(asd_ha, lseq, M1_SG_LIST_PTR_ADDR1);
  620. asd_printk("LSEQ%d MDP 1 MODE 2 >>>>\n", lseq);
  621. PRINT_LMIP_dword(asd_ha, lseq, INVALID_DWORD_COUNT);
  622. PRINT_LMIP_dword(asd_ha, lseq, DISPARITY_ERROR_COUNT);
  623. PRINT_LMIP_dword(asd_ha, lseq, LOSS_OF_SYNC_COUNT);
  624. asd_printk("LSEQ%d MDP 1 MODE 4/5 >>>>\n", lseq);
  625. PRINT_LMIP_dword(asd_ha, lseq, FRAME_TYPE_MASK);
  626. PRINT_LMIP_dword(asd_ha, lseq, HASHED_SRC_ADDR_MASK_PRINT);
  627. PRINT_LMIP_byte(asd_ha, lseq, NUM_FILL_BYTES_MASK);
  628. PRINT_LMIP_word(asd_ha, lseq, TAG_MASK);
  629. PRINT_LMIP_word(asd_ha, lseq, TARGET_PORT_XFER_TAG);
  630. PRINT_LMIP_dword(asd_ha, lseq, DATA_OFFSET);
  631. asd_printk("LSEQ%d MDP 2 MODE 0 >>>>\n", lseq);
  632. PRINT_LMIP_dword(asd_ha, lseq, SMP_RCV_TIMER_TERM_TS);
  633. PRINT_LMIP_byte(asd_ha, lseq, DEVICE_BITS);
  634. PRINT_LMIP_word(asd_ha, lseq, SDB_DDB);
  635. PRINT_LMIP_word(asd_ha, lseq, SDB_NUM_TAGS);
  636. PRINT_LMIP_word(asd_ha, lseq, SDB_CURR_TAG);
  637. asd_printk("LSEQ%d MDP 2 MODE 1 >>>>\n", lseq);
  638. PRINT_LMIP_qword(asd_ha, lseq, TX_ID_ADDR_FRAME);
  639. PRINT_LMIP_dword(asd_ha, lseq, OPEN_TIMER_TERM_TS);
  640. PRINT_LMIP_dword(asd_ha, lseq, SRST_AS_TIMER_TERM_TS);
  641. PRINT_LMIP_dword(asd_ha, lseq, LAST_LOADED_SG_EL);
  642. asd_printk("LSEQ%d MDP 2 MODE 2 >>>>\n", lseq);
  643. PRINT_LMIP_dword(asd_ha, lseq, CLOSE_TIMER_TERM_TS);
  644. PRINT_LMIP_dword(asd_ha, lseq, BREAK_TIMER_TERM_TS);
  645. PRINT_LMIP_dword(asd_ha, lseq, DWS_RESET_TIMER_TERM_TS);
  646. PRINT_LMIP_dword(asd_ha, lseq, SATA_INTERLOCK_TIMER_TERM_TS);
  647. PRINT_LMIP_dword(asd_ha, lseq, MCTL_TIMER_TERM_TS);
  648. asd_printk("LSEQ%d MDP 2 MODE 4/5 >>>>\n", lseq);
  649. PRINT_LMIP_dword(asd_ha, lseq, COMINIT_TIMER_TERM_TS);
  650. PRINT_LMIP_dword(asd_ha, lseq, RCV_ID_TIMER_TERM_TS);
  651. PRINT_LMIP_dword(asd_ha, lseq, RCV_FIS_TIMER_TERM_TS);
  652. PRINT_LMIP_dword(asd_ha, lseq, DEV_PRES_TIMER_TERM_TS);
  653. }
  654. /**
  655. * asd_dump_seq_state -- dump CSEQ and LSEQ states
  656. * @asd_ha: pointer to host adapter structure
  657. * @lseq_mask: mask of LSEQs of interest
  658. */
  659. void asd_dump_seq_state(struct asd_ha_struct *asd_ha, u8 lseq_mask)
  660. {
  661. int lseq;
  662. asd_dump_cseq_state(asd_ha);
  663. if (lseq_mask != 0)
  664. for_each_sequencer(lseq_mask, lseq_mask, lseq)
  665. asd_dump_lseq_state(asd_ha, lseq);
  666. }
  667. void asd_dump_frame_rcvd(struct asd_phy *phy,
  668. struct done_list_struct *dl)
  669. {
  670. unsigned long flags;
  671. int i;
  672. switch ((dl->status_block[1] & 0x70) >> 3) {
  673. case SAS_PROTOCOL_STP:
  674. ASD_DPRINTK("STP proto device-to-host FIS:\n");
  675. break;
  676. default:
  677. case SAS_PROTOCOL_SSP:
  678. ASD_DPRINTK("SAS proto IDENTIFY:\n");
  679. break;
  680. }
  681. spin_lock_irqsave(&phy->sas_phy.frame_rcvd_lock, flags);
  682. for (i = 0; i < phy->sas_phy.frame_rcvd_size; i+=4)
  683. ASD_DPRINTK("%02x: %02x %02x %02x %02x\n",
  684. i,
  685. phy->frame_rcvd[i],
  686. phy->frame_rcvd[i+1],
  687. phy->frame_rcvd[i+2],
  688. phy->frame_rcvd[i+3]);
  689. spin_unlock_irqrestore(&phy->sas_phy.frame_rcvd_lock, flags);
  690. }
  691. #endif /* ASD_DEBUG */