xusb-tegra124.c 52 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014, NVIDIA CORPORATION. All rights reserved.
  4. */
  5. #include <linux/delay.h>
  6. #include <linux/io.h>
  7. #include <linux/mailbox_client.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/phy/phy.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regulator/consumer.h>
  13. #include <linux/reset.h>
  14. #include <linux/slab.h>
  15. #include <soc/tegra/fuse.h>
  16. #include "xusb.h"
  17. #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(x) ((x) ? 15 : 0)
  18. #define FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK 0x3f
  19. #define FUSE_SKU_CALIB_HS_IREF_CAP_SHIFT 13
  20. #define FUSE_SKU_CALIB_HS_IREF_CAP_MASK 0x3
  21. #define FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_SHIFT 11
  22. #define FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_MASK 0x3
  23. #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT 7
  24. #define FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK 0xf
  25. #define XUSB_PADCTL_USB2_PORT_CAP 0x008
  26. #define XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(x) ((x) * 4)
  27. #define XUSB_PADCTL_USB2_PORT_CAP_PORT_CAP_MASK 0x3
  28. #define XUSB_PADCTL_USB2_PORT_CAP_DISABLED 0x0
  29. #define XUSB_PADCTL_USB2_PORT_CAP_HOST 0x1
  30. #define XUSB_PADCTL_USB2_PORT_CAP_DEVICE 0x2
  31. #define XUSB_PADCTL_USB2_PORT_CAP_OTG 0x3
  32. #define XUSB_PADCTL_SS_PORT_MAP 0x014
  33. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(x) (1 << (((x) * 4) + 3))
  34. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_SHIFT(x) ((x) * 4)
  35. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(x) (0x7 << ((x) * 4))
  36. #define XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(x, v) (((v) & 0x7) << ((x) * 4))
  37. #define XUSB_PADCTL_SS_PORT_MAP_PORT_MAP_MASK 0x7
  38. #define XUSB_PADCTL_ELPG_PROGRAM 0x01c
  39. #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN (1 << 26)
  40. #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY (1 << 25)
  41. #define XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN (1 << 24)
  42. #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(x) (1 << (18 + (x) * 4))
  43. #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(x) \
  44. (1 << (17 + (x) * 4))
  45. #define XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(x) (1 << (16 + (x) * 4))
  46. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1 0x040
  47. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET (1 << 19)
  48. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK (0xf << 12)
  49. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST (1 << 1)
  50. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2 0x044
  51. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN (1 << 6)
  52. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN (1 << 5)
  53. #define XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL (1 << 4)
  54. #define XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(x) (0x058 + (x) * 4)
  55. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT 24
  56. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_MASK 0xff
  57. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_VAL 0x24
  58. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT 16
  59. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK 0x3f
  60. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT 8
  61. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK 0x3f
  62. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT 8
  63. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_MASK 0xffff
  64. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_VAL 0xf070
  65. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT 4
  66. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_MASK 0xf
  67. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_VAL 0xf
  68. #define XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(x) (0x068 + (x) * 4)
  69. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT 24
  70. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK 0x1f
  71. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT 16
  72. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK 0x7f
  73. #define XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_VAL 0x002008ee
  74. #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL2(x) ((x) < 2 ? 0x078 + (x) * 4 : \
  75. 0x0f8 + (x) * 4)
  76. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT 28
  77. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_MASK 0x3
  78. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_VAL 0x1
  79. #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL5(x) ((x) < 2 ? 0x090 + (x) * 4 : \
  80. 0x11c + (x) * 4)
  81. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL5_RX_QEYE_EN (1 << 8)
  82. #define XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL6(x) ((x) < 2 ? 0x098 + (x) * 4 : \
  83. 0x128 + (x) * 4)
  84. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT 24
  85. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK 0x3f
  86. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_TAP_MASK 0x1f
  87. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_AMP_MASK 0x7f
  88. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT 16
  89. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK 0xff
  90. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_G_Z 0x21
  91. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_TAP 0x32
  92. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_AMP 0x33
  93. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_CTLE_Z 0x48
  94. #define XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_LATCH_G_Z 0xa1
  95. #define XUSB_PADCTL_USB2_OTG_PADX_CTL0(x) (0x0a0 + (x) * 4)
  96. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI (1 << 21)
  97. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 (1 << 20)
  98. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD (1 << 19)
  99. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT 14
  100. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_MASK 0x3
  101. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(x) ((x) ? 0x0 : 0x3)
  102. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT 6
  103. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_MASK 0x3f
  104. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL 0x0e
  105. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT 0
  106. #define XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK 0x3f
  107. #define XUSB_PADCTL_USB2_OTG_PADX_CTL1(x) (0x0ac + (x) * 4)
  108. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT 9
  109. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_MASK 0x3
  110. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT 3
  111. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK 0x7
  112. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR (1 << 2)
  113. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP (1 << 1)
  114. #define XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP (1 << 0)
  115. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0 0x0b8
  116. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD (1 << 12)
  117. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT 2
  118. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK 0x7
  119. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL 0x5
  120. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT 0
  121. #define XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK 0x3
  122. #define XUSB_PADCTL_HSIC_PADX_CTL0(x) (0x0c0 + (x) * 4)
  123. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT 12
  124. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_MASK 0x7
  125. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT 8
  126. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_MASK 0x7
  127. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT 4
  128. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_MASK 0x7
  129. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT 0
  130. #define XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_MASK 0x7
  131. #define XUSB_PADCTL_HSIC_PADX_CTL1(x) (0x0c8 + (x) * 4)
  132. #define XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE (1 << 10)
  133. #define XUSB_PADCTL_HSIC_PAD_CTL1_RPU_DATA (1 << 9)
  134. #define XUSB_PADCTL_HSIC_PAD_CTL1_RPD_STROBE (1 << 8)
  135. #define XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA (1 << 7)
  136. #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI (1 << 5)
  137. #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX (1 << 4)
  138. #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX (1 << 3)
  139. #define XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX (1 << 2)
  140. #define XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN (1 << 0)
  141. #define XUSB_PADCTL_HSIC_PADX_CTL2(x) (0x0d0 + (x) * 4)
  142. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT 4
  143. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK 0x7
  144. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT 0
  145. #define XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK 0x7
  146. #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL 0x0e0
  147. #define XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL_STRB_TRIM_MASK 0x1f
  148. #define XUSB_PADCTL_USB3_PAD_MUX 0x134
  149. #define XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(x) (1 << (1 + (x)))
  150. #define XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(x) (1 << (6 + (x)))
  151. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1 0x138
  152. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET (1 << 27)
  153. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE (1 << 24)
  154. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT 20
  155. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_MASK 0x3
  156. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD (1 << 3)
  157. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST (1 << 1)
  158. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ (1 << 0)
  159. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2 0x13c
  160. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT 20
  161. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_MASK 0xf
  162. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT 16
  163. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_MASK 0xf
  164. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TCLKOUT_EN (1 << 12)
  165. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TXCLKREF_SEL (1 << 4)
  166. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT 0
  167. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_MASK 0x7
  168. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL3 0x140
  169. #define XUSB_PADCTL_IOPHY_PLL_S0_CTL3_RCAL_BYPASS (1 << 7)
  170. #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1 0x148
  171. #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD (1 << 1)
  172. #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ (1 << 0)
  173. #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL2 0x14c
  174. #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL5 0x158
  175. #define XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL6 0x15c
  176. struct tegra124_xusb_fuse_calibration {
  177. u32 hs_curr_level[3];
  178. u32 hs_iref_cap;
  179. u32 hs_term_range_adj;
  180. u32 hs_squelch_level;
  181. };
  182. struct tegra124_xusb_padctl {
  183. struct tegra_xusb_padctl base;
  184. struct tegra124_xusb_fuse_calibration fuse;
  185. };
  186. static inline struct tegra124_xusb_padctl *
  187. to_tegra124_xusb_padctl(struct tegra_xusb_padctl *padctl)
  188. {
  189. return container_of(padctl, struct tegra124_xusb_padctl, base);
  190. }
  191. static int tegra124_xusb_padctl_enable(struct tegra_xusb_padctl *padctl)
  192. {
  193. u32 value;
  194. mutex_lock(&padctl->lock);
  195. if (padctl->enable++ > 0)
  196. goto out;
  197. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  198. value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
  199. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  200. usleep_range(100, 200);
  201. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  202. value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
  203. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  204. usleep_range(100, 200);
  205. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  206. value &= ~XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
  207. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  208. out:
  209. mutex_unlock(&padctl->lock);
  210. return 0;
  211. }
  212. static int tegra124_xusb_padctl_disable(struct tegra_xusb_padctl *padctl)
  213. {
  214. u32 value;
  215. mutex_lock(&padctl->lock);
  216. if (WARN_ON(padctl->enable == 0))
  217. goto out;
  218. if (--padctl->enable > 0)
  219. goto out;
  220. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  221. value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_VCORE_DOWN;
  222. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  223. usleep_range(100, 200);
  224. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  225. value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN_EARLY;
  226. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  227. usleep_range(100, 200);
  228. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  229. value |= XUSB_PADCTL_ELPG_PROGRAM_AUX_MUX_LP0_CLAMP_EN;
  230. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  231. out:
  232. mutex_unlock(&padctl->lock);
  233. return 0;
  234. }
  235. static int tegra124_usb3_save_context(struct tegra_xusb_padctl *padctl,
  236. unsigned int index)
  237. {
  238. struct tegra_xusb_usb3_port *port;
  239. struct tegra_xusb_lane *lane;
  240. u32 value, offset;
  241. port = tegra_xusb_find_usb3_port(padctl, index);
  242. if (!port)
  243. return -ENODEV;
  244. port->context_saved = true;
  245. lane = port->base.lane;
  246. if (lane->pad == padctl->pcie)
  247. offset = XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL6(lane->index);
  248. else
  249. offset = XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL6;
  250. value = padctl_readl(padctl, offset);
  251. value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
  252. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
  253. value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_TAP <<
  254. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
  255. padctl_writel(padctl, value, offset);
  256. value = padctl_readl(padctl, offset) >>
  257. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
  258. port->tap1 = value & XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_TAP_MASK;
  259. value = padctl_readl(padctl, offset);
  260. value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
  261. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
  262. value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_AMP <<
  263. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
  264. padctl_writel(padctl, value, offset);
  265. value = padctl_readl(padctl, offset) >>
  266. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
  267. port->amp = value & XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_AMP_MASK;
  268. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index));
  269. value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK <<
  270. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
  271. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK <<
  272. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT));
  273. value |= (port->tap1 <<
  274. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
  275. (port->amp <<
  276. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT);
  277. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index));
  278. value = padctl_readl(padctl, offset);
  279. value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
  280. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
  281. value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_LATCH_G_Z <<
  282. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
  283. padctl_writel(padctl, value, offset);
  284. value = padctl_readl(padctl, offset);
  285. value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
  286. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
  287. value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_G_Z <<
  288. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
  289. padctl_writel(padctl, value, offset);
  290. value = padctl_readl(padctl, offset) >>
  291. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
  292. port->ctle_g = value &
  293. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK;
  294. value = padctl_readl(padctl, offset);
  295. value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_MASK <<
  296. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT);
  297. value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_CTLE_Z <<
  298. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SEL_SHIFT;
  299. padctl_writel(padctl, value, offset);
  300. value = padctl_readl(padctl, offset) >>
  301. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_SHIFT;
  302. port->ctle_z = value &
  303. XUSB_PADCTL_IOPHY_MISC_PAD_CTL6_MISC_OUT_G_Z_MASK;
  304. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
  305. value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK <<
  306. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
  307. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK <<
  308. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT));
  309. value |= (port->ctle_g <<
  310. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
  311. (port->ctle_z <<
  312. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT);
  313. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
  314. return 0;
  315. }
  316. static int tegra124_hsic_set_idle(struct tegra_xusb_padctl *padctl,
  317. unsigned int index, bool idle)
  318. {
  319. u32 value;
  320. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  321. if (idle)
  322. value |= XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA |
  323. XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE;
  324. else
  325. value &= ~(XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA |
  326. XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE);
  327. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  328. return 0;
  329. }
  330. #define TEGRA124_LANE(_name, _offset, _shift, _mask, _type) \
  331. { \
  332. .name = _name, \
  333. .offset = _offset, \
  334. .shift = _shift, \
  335. .mask = _mask, \
  336. .num_funcs = ARRAY_SIZE(tegra124_##_type##_functions), \
  337. .funcs = tegra124_##_type##_functions, \
  338. }
  339. static const char * const tegra124_usb2_functions[] = {
  340. "snps",
  341. "xusb",
  342. "uart",
  343. };
  344. static const struct tegra_xusb_lane_soc tegra124_usb2_lanes[] = {
  345. TEGRA124_LANE("usb2-0", 0x004, 0, 0x3, usb2),
  346. TEGRA124_LANE("usb2-1", 0x004, 2, 0x3, usb2),
  347. TEGRA124_LANE("usb2-2", 0x004, 4, 0x3, usb2),
  348. };
  349. static struct tegra_xusb_lane *
  350. tegra124_usb2_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  351. unsigned int index)
  352. {
  353. struct tegra_xusb_usb2_lane *usb2;
  354. int err;
  355. usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
  356. if (!usb2)
  357. return ERR_PTR(-ENOMEM);
  358. INIT_LIST_HEAD(&usb2->base.list);
  359. usb2->base.soc = &pad->soc->lanes[index];
  360. usb2->base.index = index;
  361. usb2->base.pad = pad;
  362. usb2->base.np = np;
  363. err = tegra_xusb_lane_parse_dt(&usb2->base, np);
  364. if (err < 0) {
  365. kfree(usb2);
  366. return ERR_PTR(err);
  367. }
  368. return &usb2->base;
  369. }
  370. static void tegra124_usb2_lane_remove(struct tegra_xusb_lane *lane)
  371. {
  372. struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
  373. kfree(usb2);
  374. }
  375. static const struct tegra_xusb_lane_ops tegra124_usb2_lane_ops = {
  376. .probe = tegra124_usb2_lane_probe,
  377. .remove = tegra124_usb2_lane_remove,
  378. };
  379. static int tegra124_usb2_phy_init(struct phy *phy)
  380. {
  381. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  382. return tegra124_xusb_padctl_enable(lane->pad->padctl);
  383. }
  384. static int tegra124_usb2_phy_exit(struct phy *phy)
  385. {
  386. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  387. return tegra124_xusb_padctl_disable(lane->pad->padctl);
  388. }
  389. static int tegra124_usb2_phy_power_on(struct phy *phy)
  390. {
  391. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  392. struct tegra_xusb_usb2_lane *usb2 = to_usb2_lane(lane);
  393. struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
  394. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  395. struct tegra124_xusb_padctl *priv;
  396. struct tegra_xusb_usb2_port *port;
  397. unsigned int index = lane->index;
  398. u32 value;
  399. int err;
  400. port = tegra_xusb_find_usb2_port(padctl, index);
  401. if (!port) {
  402. dev_err(&phy->dev, "no port found for USB2 lane %u\n", index);
  403. return -ENODEV;
  404. }
  405. priv = to_tegra124_xusb_padctl(padctl);
  406. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  407. value &= ~((XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_MASK <<
  408. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT) |
  409. (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_MASK <<
  410. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT));
  411. value |= (priv->fuse.hs_squelch_level <<
  412. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_SQUELCH_LEVEL_SHIFT) |
  413. (XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_VAL <<
  414. XUSB_PADCTL_USB2_BIAS_PAD_CTL0_HS_DISCON_LEVEL_SHIFT);
  415. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  416. value = padctl_readl(padctl, XUSB_PADCTL_USB2_PORT_CAP);
  417. value &= ~(XUSB_PADCTL_USB2_PORT_CAP_PORT_CAP_MASK <<
  418. XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(index));
  419. value |= XUSB_PADCTL_USB2_PORT_CAP_HOST <<
  420. XUSB_PADCTL_USB2_PORT_CAP_PORTX_CAP_SHIFT(index);
  421. padctl_writel(padctl, value, XUSB_PADCTL_USB2_PORT_CAP);
  422. value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
  423. value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_MASK <<
  424. XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT) |
  425. (XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_MASK <<
  426. XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT) |
  427. (XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_MASK <<
  428. XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT) |
  429. XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD |
  430. XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD2 |
  431. XUSB_PADCTL_USB2_OTG_PAD_CTL0_PD_ZI);
  432. value |= (priv->fuse.hs_curr_level[index] +
  433. usb2->hs_curr_level_offset) <<
  434. XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_CURR_LEVEL_SHIFT;
  435. value |= XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_VAL <<
  436. XUSB_PADCTL_USB2_OTG_PAD_CTL0_HS_SLEW_SHIFT;
  437. value |= XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_VAL(index) <<
  438. XUSB_PADCTL_USB2_OTG_PAD_CTL0_LS_RSLEW_SHIFT;
  439. padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL0(index));
  440. value = padctl_readl(padctl, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
  441. value &= ~((XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_MASK <<
  442. XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
  443. (XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_MASK <<
  444. XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT) |
  445. XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DR |
  446. XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_CHRP_FORCE_POWERUP |
  447. XUSB_PADCTL_USB2_OTG_PAD_CTL1_PD_DISC_FORCE_POWERUP);
  448. value |= (priv->fuse.hs_term_range_adj <<
  449. XUSB_PADCTL_USB2_OTG_PAD_CTL1_TERM_RANGE_ADJ_SHIFT) |
  450. (priv->fuse.hs_iref_cap <<
  451. XUSB_PADCTL_USB2_OTG_PAD_CTL1_HS_IREF_CAP_SHIFT);
  452. padctl_writel(padctl, value, XUSB_PADCTL_USB2_OTG_PADX_CTL1(index));
  453. err = regulator_enable(port->supply);
  454. if (err)
  455. return err;
  456. mutex_lock(&pad->lock);
  457. if (pad->enable++ > 0)
  458. goto out;
  459. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  460. value &= ~XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
  461. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  462. out:
  463. mutex_unlock(&pad->lock);
  464. return 0;
  465. }
  466. static int tegra124_usb2_phy_power_off(struct phy *phy)
  467. {
  468. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  469. struct tegra_xusb_usb2_pad *pad = to_usb2_pad(lane->pad);
  470. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  471. struct tegra_xusb_usb2_port *port;
  472. u32 value;
  473. port = tegra_xusb_find_usb2_port(padctl, lane->index);
  474. if (!port) {
  475. dev_err(&phy->dev, "no port found for USB2 lane %u\n",
  476. lane->index);
  477. return -ENODEV;
  478. }
  479. mutex_lock(&pad->lock);
  480. if (WARN_ON(pad->enable == 0))
  481. goto out;
  482. if (--pad->enable > 0)
  483. goto out;
  484. value = padctl_readl(padctl, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  485. value |= XUSB_PADCTL_USB2_BIAS_PAD_CTL0_PD;
  486. padctl_writel(padctl, value, XUSB_PADCTL_USB2_BIAS_PAD_CTL0);
  487. out:
  488. regulator_disable(port->supply);
  489. mutex_unlock(&pad->lock);
  490. return 0;
  491. }
  492. static const struct phy_ops tegra124_usb2_phy_ops = {
  493. .init = tegra124_usb2_phy_init,
  494. .exit = tegra124_usb2_phy_exit,
  495. .power_on = tegra124_usb2_phy_power_on,
  496. .power_off = tegra124_usb2_phy_power_off,
  497. .owner = THIS_MODULE,
  498. };
  499. static struct tegra_xusb_pad *
  500. tegra124_usb2_pad_probe(struct tegra_xusb_padctl *padctl,
  501. const struct tegra_xusb_pad_soc *soc,
  502. struct device_node *np)
  503. {
  504. struct tegra_xusb_usb2_pad *usb2;
  505. struct tegra_xusb_pad *pad;
  506. int err;
  507. usb2 = kzalloc(sizeof(*usb2), GFP_KERNEL);
  508. if (!usb2)
  509. return ERR_PTR(-ENOMEM);
  510. mutex_init(&usb2->lock);
  511. pad = &usb2->base;
  512. pad->ops = &tegra124_usb2_lane_ops;
  513. pad->soc = soc;
  514. err = tegra_xusb_pad_init(pad, padctl, np);
  515. if (err < 0) {
  516. kfree(usb2);
  517. goto out;
  518. }
  519. err = tegra_xusb_pad_register(pad, &tegra124_usb2_phy_ops);
  520. if (err < 0)
  521. goto unregister;
  522. dev_set_drvdata(&pad->dev, pad);
  523. return pad;
  524. unregister:
  525. device_unregister(&pad->dev);
  526. out:
  527. return ERR_PTR(err);
  528. }
  529. static void tegra124_usb2_pad_remove(struct tegra_xusb_pad *pad)
  530. {
  531. struct tegra_xusb_usb2_pad *usb2 = to_usb2_pad(pad);
  532. kfree(usb2);
  533. }
  534. static const struct tegra_xusb_pad_ops tegra124_usb2_ops = {
  535. .probe = tegra124_usb2_pad_probe,
  536. .remove = tegra124_usb2_pad_remove,
  537. };
  538. static const struct tegra_xusb_pad_soc tegra124_usb2_pad = {
  539. .name = "usb2",
  540. .num_lanes = ARRAY_SIZE(tegra124_usb2_lanes),
  541. .lanes = tegra124_usb2_lanes,
  542. .ops = &tegra124_usb2_ops,
  543. };
  544. static const char * const tegra124_ulpi_functions[] = {
  545. "snps",
  546. "xusb",
  547. };
  548. static const struct tegra_xusb_lane_soc tegra124_ulpi_lanes[] = {
  549. TEGRA124_LANE("ulpi-0", 0x004, 12, 0x1, ulpi),
  550. };
  551. static struct tegra_xusb_lane *
  552. tegra124_ulpi_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  553. unsigned int index)
  554. {
  555. struct tegra_xusb_ulpi_lane *ulpi;
  556. int err;
  557. ulpi = kzalloc(sizeof(*ulpi), GFP_KERNEL);
  558. if (!ulpi)
  559. return ERR_PTR(-ENOMEM);
  560. INIT_LIST_HEAD(&ulpi->base.list);
  561. ulpi->base.soc = &pad->soc->lanes[index];
  562. ulpi->base.index = index;
  563. ulpi->base.pad = pad;
  564. ulpi->base.np = np;
  565. err = tegra_xusb_lane_parse_dt(&ulpi->base, np);
  566. if (err < 0) {
  567. kfree(ulpi);
  568. return ERR_PTR(err);
  569. }
  570. return &ulpi->base;
  571. }
  572. static void tegra124_ulpi_lane_remove(struct tegra_xusb_lane *lane)
  573. {
  574. struct tegra_xusb_ulpi_lane *ulpi = to_ulpi_lane(lane);
  575. kfree(ulpi);
  576. }
  577. static const struct tegra_xusb_lane_ops tegra124_ulpi_lane_ops = {
  578. .probe = tegra124_ulpi_lane_probe,
  579. .remove = tegra124_ulpi_lane_remove,
  580. };
  581. static int tegra124_ulpi_phy_init(struct phy *phy)
  582. {
  583. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  584. return tegra124_xusb_padctl_enable(lane->pad->padctl);
  585. }
  586. static int tegra124_ulpi_phy_exit(struct phy *phy)
  587. {
  588. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  589. return tegra124_xusb_padctl_disable(lane->pad->padctl);
  590. }
  591. static int tegra124_ulpi_phy_power_on(struct phy *phy)
  592. {
  593. return 0;
  594. }
  595. static int tegra124_ulpi_phy_power_off(struct phy *phy)
  596. {
  597. return 0;
  598. }
  599. static const struct phy_ops tegra124_ulpi_phy_ops = {
  600. .init = tegra124_ulpi_phy_init,
  601. .exit = tegra124_ulpi_phy_exit,
  602. .power_on = tegra124_ulpi_phy_power_on,
  603. .power_off = tegra124_ulpi_phy_power_off,
  604. .owner = THIS_MODULE,
  605. };
  606. static struct tegra_xusb_pad *
  607. tegra124_ulpi_pad_probe(struct tegra_xusb_padctl *padctl,
  608. const struct tegra_xusb_pad_soc *soc,
  609. struct device_node *np)
  610. {
  611. struct tegra_xusb_ulpi_pad *ulpi;
  612. struct tegra_xusb_pad *pad;
  613. int err;
  614. ulpi = kzalloc(sizeof(*ulpi), GFP_KERNEL);
  615. if (!ulpi)
  616. return ERR_PTR(-ENOMEM);
  617. pad = &ulpi->base;
  618. pad->ops = &tegra124_ulpi_lane_ops;
  619. pad->soc = soc;
  620. err = tegra_xusb_pad_init(pad, padctl, np);
  621. if (err < 0) {
  622. kfree(ulpi);
  623. goto out;
  624. }
  625. err = tegra_xusb_pad_register(pad, &tegra124_ulpi_phy_ops);
  626. if (err < 0)
  627. goto unregister;
  628. dev_set_drvdata(&pad->dev, pad);
  629. return pad;
  630. unregister:
  631. device_unregister(&pad->dev);
  632. out:
  633. return ERR_PTR(err);
  634. }
  635. static void tegra124_ulpi_pad_remove(struct tegra_xusb_pad *pad)
  636. {
  637. struct tegra_xusb_ulpi_pad *ulpi = to_ulpi_pad(pad);
  638. kfree(ulpi);
  639. }
  640. static const struct tegra_xusb_pad_ops tegra124_ulpi_ops = {
  641. .probe = tegra124_ulpi_pad_probe,
  642. .remove = tegra124_ulpi_pad_remove,
  643. };
  644. static const struct tegra_xusb_pad_soc tegra124_ulpi_pad = {
  645. .name = "ulpi",
  646. .num_lanes = ARRAY_SIZE(tegra124_ulpi_lanes),
  647. .lanes = tegra124_ulpi_lanes,
  648. .ops = &tegra124_ulpi_ops,
  649. };
  650. static const char * const tegra124_hsic_functions[] = {
  651. "snps",
  652. "xusb",
  653. };
  654. static const struct tegra_xusb_lane_soc tegra124_hsic_lanes[] = {
  655. TEGRA124_LANE("hsic-0", 0x004, 14, 0x1, hsic),
  656. TEGRA124_LANE("hsic-1", 0x004, 15, 0x1, hsic),
  657. };
  658. static struct tegra_xusb_lane *
  659. tegra124_hsic_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  660. unsigned int index)
  661. {
  662. struct tegra_xusb_hsic_lane *hsic;
  663. int err;
  664. hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
  665. if (!hsic)
  666. return ERR_PTR(-ENOMEM);
  667. INIT_LIST_HEAD(&hsic->base.list);
  668. hsic->base.soc = &pad->soc->lanes[index];
  669. hsic->base.index = index;
  670. hsic->base.pad = pad;
  671. hsic->base.np = np;
  672. err = tegra_xusb_lane_parse_dt(&hsic->base, np);
  673. if (err < 0) {
  674. kfree(hsic);
  675. return ERR_PTR(err);
  676. }
  677. return &hsic->base;
  678. }
  679. static void tegra124_hsic_lane_remove(struct tegra_xusb_lane *lane)
  680. {
  681. struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
  682. kfree(hsic);
  683. }
  684. static const struct tegra_xusb_lane_ops tegra124_hsic_lane_ops = {
  685. .probe = tegra124_hsic_lane_probe,
  686. .remove = tegra124_hsic_lane_remove,
  687. };
  688. static int tegra124_hsic_phy_init(struct phy *phy)
  689. {
  690. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  691. return tegra124_xusb_padctl_enable(lane->pad->padctl);
  692. }
  693. static int tegra124_hsic_phy_exit(struct phy *phy)
  694. {
  695. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  696. return tegra124_xusb_padctl_disable(lane->pad->padctl);
  697. }
  698. static int tegra124_hsic_phy_power_on(struct phy *phy)
  699. {
  700. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  701. struct tegra_xusb_hsic_lane *hsic = to_hsic_lane(lane);
  702. struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
  703. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  704. unsigned int index = lane->index;
  705. u32 value;
  706. int err;
  707. err = regulator_enable(pad->supply);
  708. if (err)
  709. return err;
  710. padctl_writel(padctl, hsic->strobe_trim,
  711. XUSB_PADCTL_HSIC_STRB_TRIM_CONTROL);
  712. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  713. if (hsic->auto_term)
  714. value |= XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN;
  715. else
  716. value &= ~XUSB_PADCTL_HSIC_PAD_CTL1_AUTO_TERM_EN;
  717. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  718. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL0(index));
  719. value &= ~((XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_MASK <<
  720. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT) |
  721. (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_MASK <<
  722. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT) |
  723. (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_MASK <<
  724. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT) |
  725. (XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_MASK <<
  726. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT));
  727. value |= (hsic->tx_rtune_n <<
  728. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEN_SHIFT) |
  729. (hsic->tx_rtune_p <<
  730. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RTUNEP_SHIFT) |
  731. (hsic->tx_rslew_n <<
  732. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWN_SHIFT) |
  733. (hsic->tx_rslew_p <<
  734. XUSB_PADCTL_HSIC_PAD_CTL0_TX_RSLEWP_SHIFT);
  735. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL0(index));
  736. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL2(index));
  737. value &= ~((XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_MASK <<
  738. XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
  739. (XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_MASK <<
  740. XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT));
  741. value |= (hsic->rx_strobe_trim <<
  742. XUSB_PADCTL_HSIC_PAD_CTL2_RX_STROBE_TRIM_SHIFT) |
  743. (hsic->rx_data_trim <<
  744. XUSB_PADCTL_HSIC_PAD_CTL2_RX_DATA_TRIM_SHIFT);
  745. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL2(index));
  746. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  747. value &= ~(XUSB_PADCTL_HSIC_PAD_CTL1_RPD_STROBE |
  748. XUSB_PADCTL_HSIC_PAD_CTL1_RPU_DATA |
  749. XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX |
  750. XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI |
  751. XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX |
  752. XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX);
  753. value |= XUSB_PADCTL_HSIC_PAD_CTL1_RPD_DATA |
  754. XUSB_PADCTL_HSIC_PAD_CTL1_RPU_STROBE;
  755. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  756. return 0;
  757. }
  758. static int tegra124_hsic_phy_power_off(struct phy *phy)
  759. {
  760. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  761. struct tegra_xusb_hsic_pad *pad = to_hsic_pad(lane->pad);
  762. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  763. unsigned int index = lane->index;
  764. u32 value;
  765. value = padctl_readl(padctl, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  766. value |= XUSB_PADCTL_HSIC_PAD_CTL1_PD_RX |
  767. XUSB_PADCTL_HSIC_PAD_CTL1_PD_ZI |
  768. XUSB_PADCTL_HSIC_PAD_CTL1_PD_TRX |
  769. XUSB_PADCTL_HSIC_PAD_CTL1_PD_TX;
  770. padctl_writel(padctl, value, XUSB_PADCTL_HSIC_PADX_CTL1(index));
  771. regulator_disable(pad->supply);
  772. return 0;
  773. }
  774. static const struct phy_ops tegra124_hsic_phy_ops = {
  775. .init = tegra124_hsic_phy_init,
  776. .exit = tegra124_hsic_phy_exit,
  777. .power_on = tegra124_hsic_phy_power_on,
  778. .power_off = tegra124_hsic_phy_power_off,
  779. .owner = THIS_MODULE,
  780. };
  781. static struct tegra_xusb_pad *
  782. tegra124_hsic_pad_probe(struct tegra_xusb_padctl *padctl,
  783. const struct tegra_xusb_pad_soc *soc,
  784. struct device_node *np)
  785. {
  786. struct tegra_xusb_hsic_pad *hsic;
  787. struct tegra_xusb_pad *pad;
  788. int err;
  789. hsic = kzalloc(sizeof(*hsic), GFP_KERNEL);
  790. if (!hsic)
  791. return ERR_PTR(-ENOMEM);
  792. pad = &hsic->base;
  793. pad->ops = &tegra124_hsic_lane_ops;
  794. pad->soc = soc;
  795. err = tegra_xusb_pad_init(pad, padctl, np);
  796. if (err < 0) {
  797. kfree(hsic);
  798. goto out;
  799. }
  800. err = tegra_xusb_pad_register(pad, &tegra124_hsic_phy_ops);
  801. if (err < 0)
  802. goto unregister;
  803. dev_set_drvdata(&pad->dev, pad);
  804. return pad;
  805. unregister:
  806. device_unregister(&pad->dev);
  807. out:
  808. return ERR_PTR(err);
  809. }
  810. static void tegra124_hsic_pad_remove(struct tegra_xusb_pad *pad)
  811. {
  812. struct tegra_xusb_hsic_pad *hsic = to_hsic_pad(pad);
  813. kfree(hsic);
  814. }
  815. static const struct tegra_xusb_pad_ops tegra124_hsic_ops = {
  816. .probe = tegra124_hsic_pad_probe,
  817. .remove = tegra124_hsic_pad_remove,
  818. };
  819. static const struct tegra_xusb_pad_soc tegra124_hsic_pad = {
  820. .name = "hsic",
  821. .num_lanes = ARRAY_SIZE(tegra124_hsic_lanes),
  822. .lanes = tegra124_hsic_lanes,
  823. .ops = &tegra124_hsic_ops,
  824. };
  825. static const char * const tegra124_pcie_functions[] = {
  826. "pcie",
  827. "usb3-ss",
  828. "sata",
  829. };
  830. static const struct tegra_xusb_lane_soc tegra124_pcie_lanes[] = {
  831. TEGRA124_LANE("pcie-0", 0x134, 16, 0x3, pcie),
  832. TEGRA124_LANE("pcie-1", 0x134, 18, 0x3, pcie),
  833. TEGRA124_LANE("pcie-2", 0x134, 20, 0x3, pcie),
  834. TEGRA124_LANE("pcie-3", 0x134, 22, 0x3, pcie),
  835. TEGRA124_LANE("pcie-4", 0x134, 24, 0x3, pcie),
  836. };
  837. static struct tegra_xusb_lane *
  838. tegra124_pcie_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  839. unsigned int index)
  840. {
  841. struct tegra_xusb_pcie_lane *pcie;
  842. int err;
  843. pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
  844. if (!pcie)
  845. return ERR_PTR(-ENOMEM);
  846. INIT_LIST_HEAD(&pcie->base.list);
  847. pcie->base.soc = &pad->soc->lanes[index];
  848. pcie->base.index = index;
  849. pcie->base.pad = pad;
  850. pcie->base.np = np;
  851. err = tegra_xusb_lane_parse_dt(&pcie->base, np);
  852. if (err < 0) {
  853. kfree(pcie);
  854. return ERR_PTR(err);
  855. }
  856. return &pcie->base;
  857. }
  858. static void tegra124_pcie_lane_remove(struct tegra_xusb_lane *lane)
  859. {
  860. struct tegra_xusb_pcie_lane *pcie = to_pcie_lane(lane);
  861. kfree(pcie);
  862. }
  863. static const struct tegra_xusb_lane_ops tegra124_pcie_lane_ops = {
  864. .probe = tegra124_pcie_lane_probe,
  865. .remove = tegra124_pcie_lane_remove,
  866. };
  867. static int tegra124_pcie_phy_init(struct phy *phy)
  868. {
  869. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  870. return tegra124_xusb_padctl_enable(lane->pad->padctl);
  871. }
  872. static int tegra124_pcie_phy_exit(struct phy *phy)
  873. {
  874. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  875. return tegra124_xusb_padctl_disable(lane->pad->padctl);
  876. }
  877. static int tegra124_pcie_phy_power_on(struct phy *phy)
  878. {
  879. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  880. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  881. unsigned long timeout;
  882. int err = -ETIMEDOUT;
  883. u32 value;
  884. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
  885. value &= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_REFCLK_SEL_MASK;
  886. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
  887. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL2);
  888. value |= XUSB_PADCTL_IOPHY_PLL_P0_CTL2_REFCLKBUF_EN |
  889. XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_EN |
  890. XUSB_PADCTL_IOPHY_PLL_P0_CTL2_TXCLKREF_SEL;
  891. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL2);
  892. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
  893. value |= XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST;
  894. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
  895. timeout = jiffies + msecs_to_jiffies(50);
  896. while (time_before(jiffies, timeout)) {
  897. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
  898. if (value & XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL0_LOCKDET) {
  899. err = 0;
  900. break;
  901. }
  902. usleep_range(100, 200);
  903. }
  904. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  905. value |= XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane->index);
  906. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  907. return err;
  908. }
  909. static int tegra124_pcie_phy_power_off(struct phy *phy)
  910. {
  911. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  912. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  913. u32 value;
  914. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  915. value &= ~XUSB_PADCTL_USB3_PAD_MUX_PCIE_IDDQ_DISABLE(lane->index);
  916. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  917. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
  918. value &= ~XUSB_PADCTL_IOPHY_PLL_P0_CTL1_PLL_RST;
  919. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_P0_CTL1);
  920. return 0;
  921. }
  922. static const struct phy_ops tegra124_pcie_phy_ops = {
  923. .init = tegra124_pcie_phy_init,
  924. .exit = tegra124_pcie_phy_exit,
  925. .power_on = tegra124_pcie_phy_power_on,
  926. .power_off = tegra124_pcie_phy_power_off,
  927. .owner = THIS_MODULE,
  928. };
  929. static struct tegra_xusb_pad *
  930. tegra124_pcie_pad_probe(struct tegra_xusb_padctl *padctl,
  931. const struct tegra_xusb_pad_soc *soc,
  932. struct device_node *np)
  933. {
  934. struct tegra_xusb_pcie_pad *pcie;
  935. struct tegra_xusb_pad *pad;
  936. int err;
  937. pcie = kzalloc(sizeof(*pcie), GFP_KERNEL);
  938. if (!pcie)
  939. return ERR_PTR(-ENOMEM);
  940. pad = &pcie->base;
  941. pad->ops = &tegra124_pcie_lane_ops;
  942. pad->soc = soc;
  943. err = tegra_xusb_pad_init(pad, padctl, np);
  944. if (err < 0) {
  945. kfree(pcie);
  946. goto out;
  947. }
  948. err = tegra_xusb_pad_register(pad, &tegra124_pcie_phy_ops);
  949. if (err < 0)
  950. goto unregister;
  951. dev_set_drvdata(&pad->dev, pad);
  952. return pad;
  953. unregister:
  954. device_unregister(&pad->dev);
  955. out:
  956. return ERR_PTR(err);
  957. }
  958. static void tegra124_pcie_pad_remove(struct tegra_xusb_pad *pad)
  959. {
  960. struct tegra_xusb_pcie_pad *pcie = to_pcie_pad(pad);
  961. kfree(pcie);
  962. }
  963. static const struct tegra_xusb_pad_ops tegra124_pcie_ops = {
  964. .probe = tegra124_pcie_pad_probe,
  965. .remove = tegra124_pcie_pad_remove,
  966. };
  967. static const struct tegra_xusb_pad_soc tegra124_pcie_pad = {
  968. .name = "pcie",
  969. .num_lanes = ARRAY_SIZE(tegra124_pcie_lanes),
  970. .lanes = tegra124_pcie_lanes,
  971. .ops = &tegra124_pcie_ops,
  972. };
  973. static const struct tegra_xusb_lane_soc tegra124_sata_lanes[] = {
  974. TEGRA124_LANE("sata-0", 0x134, 26, 0x3, pcie),
  975. };
  976. static struct tegra_xusb_lane *
  977. tegra124_sata_lane_probe(struct tegra_xusb_pad *pad, struct device_node *np,
  978. unsigned int index)
  979. {
  980. struct tegra_xusb_sata_lane *sata;
  981. int err;
  982. sata = kzalloc(sizeof(*sata), GFP_KERNEL);
  983. if (!sata)
  984. return ERR_PTR(-ENOMEM);
  985. INIT_LIST_HEAD(&sata->base.list);
  986. sata->base.soc = &pad->soc->lanes[index];
  987. sata->base.index = index;
  988. sata->base.pad = pad;
  989. sata->base.np = np;
  990. err = tegra_xusb_lane_parse_dt(&sata->base, np);
  991. if (err < 0) {
  992. kfree(sata);
  993. return ERR_PTR(err);
  994. }
  995. return &sata->base;
  996. }
  997. static void tegra124_sata_lane_remove(struct tegra_xusb_lane *lane)
  998. {
  999. struct tegra_xusb_sata_lane *sata = to_sata_lane(lane);
  1000. kfree(sata);
  1001. }
  1002. static const struct tegra_xusb_lane_ops tegra124_sata_lane_ops = {
  1003. .probe = tegra124_sata_lane_probe,
  1004. .remove = tegra124_sata_lane_remove,
  1005. };
  1006. static int tegra124_sata_phy_init(struct phy *phy)
  1007. {
  1008. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1009. return tegra124_xusb_padctl_enable(lane->pad->padctl);
  1010. }
  1011. static int tegra124_sata_phy_exit(struct phy *phy)
  1012. {
  1013. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1014. return tegra124_xusb_padctl_disable(lane->pad->padctl);
  1015. }
  1016. static int tegra124_sata_phy_power_on(struct phy *phy)
  1017. {
  1018. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1019. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1020. unsigned long timeout;
  1021. int err = -ETIMEDOUT;
  1022. u32 value;
  1023. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
  1024. value &= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD;
  1025. value &= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ;
  1026. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
  1027. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1028. value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD;
  1029. value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ;
  1030. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1031. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1032. value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE;
  1033. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1034. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1035. value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST;
  1036. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1037. timeout = jiffies + msecs_to_jiffies(50);
  1038. while (time_before(jiffies, timeout)) {
  1039. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1040. if (value & XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_LOCKDET) {
  1041. err = 0;
  1042. break;
  1043. }
  1044. usleep_range(100, 200);
  1045. }
  1046. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  1047. value |= XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane->index);
  1048. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  1049. return err;
  1050. }
  1051. static int tegra124_sata_phy_power_off(struct phy *phy)
  1052. {
  1053. struct tegra_xusb_lane *lane = phy_get_drvdata(phy);
  1054. struct tegra_xusb_padctl *padctl = lane->pad->padctl;
  1055. u32 value;
  1056. value = padctl_readl(padctl, XUSB_PADCTL_USB3_PAD_MUX);
  1057. value &= ~XUSB_PADCTL_USB3_PAD_MUX_SATA_IDDQ_DISABLE(lane->index);
  1058. padctl_writel(padctl, value, XUSB_PADCTL_USB3_PAD_MUX);
  1059. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1060. value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_RST;
  1061. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1062. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1063. value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL1_MODE;
  1064. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1065. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1066. value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_PWR_OVRD;
  1067. value |= XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL_IDDQ;
  1068. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1069. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
  1070. value |= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ_OVRD;
  1071. value |= ~XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1_IDDQ;
  1072. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL1);
  1073. return 0;
  1074. }
  1075. static const struct phy_ops tegra124_sata_phy_ops = {
  1076. .init = tegra124_sata_phy_init,
  1077. .exit = tegra124_sata_phy_exit,
  1078. .power_on = tegra124_sata_phy_power_on,
  1079. .power_off = tegra124_sata_phy_power_off,
  1080. .owner = THIS_MODULE,
  1081. };
  1082. static struct tegra_xusb_pad *
  1083. tegra124_sata_pad_probe(struct tegra_xusb_padctl *padctl,
  1084. const struct tegra_xusb_pad_soc *soc,
  1085. struct device_node *np)
  1086. {
  1087. struct tegra_xusb_sata_pad *sata;
  1088. struct tegra_xusb_pad *pad;
  1089. int err;
  1090. sata = kzalloc(sizeof(*sata), GFP_KERNEL);
  1091. if (!sata)
  1092. return ERR_PTR(-ENOMEM);
  1093. pad = &sata->base;
  1094. pad->ops = &tegra124_sata_lane_ops;
  1095. pad->soc = soc;
  1096. err = tegra_xusb_pad_init(pad, padctl, np);
  1097. if (err < 0) {
  1098. kfree(sata);
  1099. goto out;
  1100. }
  1101. err = tegra_xusb_pad_register(pad, &tegra124_sata_phy_ops);
  1102. if (err < 0)
  1103. goto unregister;
  1104. dev_set_drvdata(&pad->dev, pad);
  1105. return pad;
  1106. unregister:
  1107. device_unregister(&pad->dev);
  1108. out:
  1109. return ERR_PTR(err);
  1110. }
  1111. static void tegra124_sata_pad_remove(struct tegra_xusb_pad *pad)
  1112. {
  1113. struct tegra_xusb_sata_pad *sata = to_sata_pad(pad);
  1114. kfree(sata);
  1115. }
  1116. static const struct tegra_xusb_pad_ops tegra124_sata_ops = {
  1117. .probe = tegra124_sata_pad_probe,
  1118. .remove = tegra124_sata_pad_remove,
  1119. };
  1120. static const struct tegra_xusb_pad_soc tegra124_sata_pad = {
  1121. .name = "sata",
  1122. .num_lanes = ARRAY_SIZE(tegra124_sata_lanes),
  1123. .lanes = tegra124_sata_lanes,
  1124. .ops = &tegra124_sata_ops,
  1125. };
  1126. static const struct tegra_xusb_pad_soc *tegra124_pads[] = {
  1127. &tegra124_usb2_pad,
  1128. &tegra124_ulpi_pad,
  1129. &tegra124_hsic_pad,
  1130. &tegra124_pcie_pad,
  1131. &tegra124_sata_pad,
  1132. };
  1133. static int tegra124_usb2_port_enable(struct tegra_xusb_port *port)
  1134. {
  1135. return 0;
  1136. }
  1137. static void tegra124_usb2_port_disable(struct tegra_xusb_port *port)
  1138. {
  1139. }
  1140. static struct tegra_xusb_lane *
  1141. tegra124_usb2_port_map(struct tegra_xusb_port *port)
  1142. {
  1143. return tegra_xusb_find_lane(port->padctl, "usb2", port->index);
  1144. }
  1145. static const struct tegra_xusb_port_ops tegra124_usb2_port_ops = {
  1146. .release = tegra_xusb_usb2_port_release,
  1147. .remove = tegra_xusb_usb2_port_remove,
  1148. .enable = tegra124_usb2_port_enable,
  1149. .disable = tegra124_usb2_port_disable,
  1150. .map = tegra124_usb2_port_map,
  1151. };
  1152. static int tegra124_ulpi_port_enable(struct tegra_xusb_port *port)
  1153. {
  1154. return 0;
  1155. }
  1156. static void tegra124_ulpi_port_disable(struct tegra_xusb_port *port)
  1157. {
  1158. }
  1159. static struct tegra_xusb_lane *
  1160. tegra124_ulpi_port_map(struct tegra_xusb_port *port)
  1161. {
  1162. return tegra_xusb_find_lane(port->padctl, "ulpi", port->index);
  1163. }
  1164. static const struct tegra_xusb_port_ops tegra124_ulpi_port_ops = {
  1165. .release = tegra_xusb_ulpi_port_release,
  1166. .enable = tegra124_ulpi_port_enable,
  1167. .disable = tegra124_ulpi_port_disable,
  1168. .map = tegra124_ulpi_port_map,
  1169. };
  1170. static int tegra124_hsic_port_enable(struct tegra_xusb_port *port)
  1171. {
  1172. return 0;
  1173. }
  1174. static void tegra124_hsic_port_disable(struct tegra_xusb_port *port)
  1175. {
  1176. }
  1177. static struct tegra_xusb_lane *
  1178. tegra124_hsic_port_map(struct tegra_xusb_port *port)
  1179. {
  1180. return tegra_xusb_find_lane(port->padctl, "hsic", port->index);
  1181. }
  1182. static const struct tegra_xusb_port_ops tegra124_hsic_port_ops = {
  1183. .release = tegra_xusb_hsic_port_release,
  1184. .enable = tegra124_hsic_port_enable,
  1185. .disable = tegra124_hsic_port_disable,
  1186. .map = tegra124_hsic_port_map,
  1187. };
  1188. static int tegra124_usb3_port_enable(struct tegra_xusb_port *port)
  1189. {
  1190. struct tegra_xusb_usb3_port *usb3 = to_usb3_port(port);
  1191. struct tegra_xusb_padctl *padctl = port->padctl;
  1192. struct tegra_xusb_lane *lane = usb3->base.lane;
  1193. unsigned int index = port->index, offset;
  1194. u32 value;
  1195. value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
  1196. if (!usb3->internal)
  1197. value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
  1198. else
  1199. value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_INTERNAL(index);
  1200. value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(index);
  1201. value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(index, usb3->port);
  1202. padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
  1203. /*
  1204. * TODO: move this code into the PCIe/SATA PHY ->power_on() callbacks
  1205. * and conditionalize based on mux function? This seems to work, but
  1206. * might not be the exact proper sequence.
  1207. */
  1208. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
  1209. value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_MASK <<
  1210. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT) |
  1211. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_MASK <<
  1212. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT) |
  1213. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_MASK <<
  1214. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT));
  1215. value |= (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_VAL <<
  1216. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_WANDER_SHIFT) |
  1217. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_VAL <<
  1218. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_CDR_CNTL_SHIFT) |
  1219. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_VAL <<
  1220. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_SHIFT);
  1221. if (usb3->context_saved) {
  1222. value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_MASK <<
  1223. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
  1224. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_MASK <<
  1225. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT));
  1226. value |= (usb3->ctle_g <<
  1227. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_G_SHIFT) |
  1228. (usb3->ctle_z <<
  1229. XUSB_PADCTL_IOPHY_USB3_PAD_CTL2_RX_EQ_Z_SHIFT);
  1230. }
  1231. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL2(index));
  1232. value = XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_VAL;
  1233. if (usb3->context_saved) {
  1234. value &= ~((XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_MASK <<
  1235. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
  1236. (XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_MASK <<
  1237. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT));
  1238. value |= (usb3->tap1 <<
  1239. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_TAP_SHIFT) |
  1240. (usb3->amp <<
  1241. XUSB_PADCTL_IOPHY_USB3_PAD_CTL4_DFE_CNTL_AMP_SHIFT);
  1242. }
  1243. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_USB3_PADX_CTL4(index));
  1244. if (lane->pad == padctl->pcie)
  1245. offset = XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL2(lane->index);
  1246. else
  1247. offset = XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL2;
  1248. value = padctl_readl(padctl, offset);
  1249. value &= ~(XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_MASK <<
  1250. XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT);
  1251. value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_VAL <<
  1252. XUSB_PADCTL_IOPHY_MISC_PAD_CTL2_SPARE_IN_SHIFT;
  1253. padctl_writel(padctl, value, offset);
  1254. if (lane->pad == padctl->pcie)
  1255. offset = XUSB_PADCTL_IOPHY_MISC_PAD_PX_CTL5(lane->index);
  1256. else
  1257. offset = XUSB_PADCTL_IOPHY_MISC_PAD_S0_CTL5;
  1258. value = padctl_readl(padctl, offset);
  1259. value |= XUSB_PADCTL_IOPHY_MISC_PAD_CTL5_RX_QEYE_EN;
  1260. padctl_writel(padctl, value, offset);
  1261. /* Enable SATA PHY when SATA lane is used */
  1262. if (lane->pad == padctl->sata) {
  1263. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1264. value &= ~(XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_MASK <<
  1265. XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT);
  1266. value |= 0x2 <<
  1267. XUSB_PADCTL_IOPHY_PLL_S0_CTL1_PLL0_REFCLK_NDIV_SHIFT;
  1268. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL1);
  1269. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL2);
  1270. value &= ~((XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_MASK <<
  1271. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT) |
  1272. (XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_MASK <<
  1273. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT) |
  1274. (XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_MASK <<
  1275. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT) |
  1276. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TCLKOUT_EN);
  1277. value |= (0x7 <<
  1278. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_XDIGCLK_SEL_SHIFT) |
  1279. (0x8 <<
  1280. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL1_CP_CNTL_SHIFT) |
  1281. (0x8 <<
  1282. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_PLL0_CP_CNTL_SHIFT) |
  1283. XUSB_PADCTL_IOPHY_PLL_S0_CTL2_TXCLKREF_SEL;
  1284. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL2);
  1285. value = padctl_readl(padctl, XUSB_PADCTL_IOPHY_PLL_S0_CTL3);
  1286. value &= ~XUSB_PADCTL_IOPHY_PLL_S0_CTL3_RCAL_BYPASS;
  1287. padctl_writel(padctl, value, XUSB_PADCTL_IOPHY_PLL_S0_CTL3);
  1288. }
  1289. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  1290. value &= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(index);
  1291. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  1292. usleep_range(100, 200);
  1293. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  1294. value &= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(index);
  1295. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  1296. usleep_range(100, 200);
  1297. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  1298. value &= ~XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(index);
  1299. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  1300. return 0;
  1301. }
  1302. static void tegra124_usb3_port_disable(struct tegra_xusb_port *port)
  1303. {
  1304. struct tegra_xusb_padctl *padctl = port->padctl;
  1305. u32 value;
  1306. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  1307. value |= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN_EARLY(port->index);
  1308. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  1309. usleep_range(100, 200);
  1310. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  1311. value |= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_CLAMP_EN(port->index);
  1312. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  1313. usleep_range(250, 350);
  1314. value = padctl_readl(padctl, XUSB_PADCTL_ELPG_PROGRAM);
  1315. value |= XUSB_PADCTL_ELPG_PROGRAM_SSPX_ELPG_VCORE_DOWN(port->index);
  1316. padctl_writel(padctl, value, XUSB_PADCTL_ELPG_PROGRAM);
  1317. value = padctl_readl(padctl, XUSB_PADCTL_SS_PORT_MAP);
  1318. value &= ~XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP_MASK(port->index);
  1319. value |= XUSB_PADCTL_SS_PORT_MAP_PORTX_MAP(port->index, 0x7);
  1320. padctl_writel(padctl, value, XUSB_PADCTL_SS_PORT_MAP);
  1321. }
  1322. static const struct tegra_xusb_lane_map tegra124_usb3_map[] = {
  1323. { 0, "pcie", 0 },
  1324. { 1, "pcie", 1 },
  1325. { 1, "sata", 0 },
  1326. { 0, NULL, 0 },
  1327. };
  1328. static struct tegra_xusb_lane *
  1329. tegra124_usb3_port_map(struct tegra_xusb_port *port)
  1330. {
  1331. return tegra_xusb_port_find_lane(port, tegra124_usb3_map, "usb3-ss");
  1332. }
  1333. static const struct tegra_xusb_port_ops tegra124_usb3_port_ops = {
  1334. .release = tegra_xusb_usb3_port_release,
  1335. .remove = tegra_xusb_usb3_port_remove,
  1336. .enable = tegra124_usb3_port_enable,
  1337. .disable = tegra124_usb3_port_disable,
  1338. .map = tegra124_usb3_port_map,
  1339. };
  1340. static int
  1341. tegra124_xusb_read_fuse_calibration(struct tegra124_xusb_fuse_calibration *fuse)
  1342. {
  1343. unsigned int i;
  1344. int err;
  1345. u32 value;
  1346. err = tegra_fuse_readl(TEGRA_FUSE_SKU_CALIB_0, &value);
  1347. if (err < 0)
  1348. return err;
  1349. for (i = 0; i < ARRAY_SIZE(fuse->hs_curr_level); i++) {
  1350. fuse->hs_curr_level[i] =
  1351. (value >> FUSE_SKU_CALIB_HS_CURR_LEVEL_PADX_SHIFT(i)) &
  1352. FUSE_SKU_CALIB_HS_CURR_LEVEL_PAD_MASK;
  1353. }
  1354. fuse->hs_iref_cap =
  1355. (value >> FUSE_SKU_CALIB_HS_IREF_CAP_SHIFT) &
  1356. FUSE_SKU_CALIB_HS_IREF_CAP_MASK;
  1357. fuse->hs_term_range_adj =
  1358. (value >> FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_SHIFT) &
  1359. FUSE_SKU_CALIB_HS_TERM_RANGE_ADJ_MASK;
  1360. fuse->hs_squelch_level =
  1361. (value >> FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_SHIFT) &
  1362. FUSE_SKU_CALIB_HS_SQUELCH_LEVEL_MASK;
  1363. return 0;
  1364. }
  1365. static struct tegra_xusb_padctl *
  1366. tegra124_xusb_padctl_probe(struct device *dev,
  1367. const struct tegra_xusb_padctl_soc *soc)
  1368. {
  1369. struct tegra124_xusb_padctl *padctl;
  1370. int err;
  1371. padctl = devm_kzalloc(dev, sizeof(*padctl), GFP_KERNEL);
  1372. if (!padctl)
  1373. return ERR_PTR(-ENOMEM);
  1374. padctl->base.dev = dev;
  1375. padctl->base.soc = soc;
  1376. err = tegra124_xusb_read_fuse_calibration(&padctl->fuse);
  1377. if (err < 0)
  1378. return ERR_PTR(err);
  1379. return &padctl->base;
  1380. }
  1381. static void tegra124_xusb_padctl_remove(struct tegra_xusb_padctl *padctl)
  1382. {
  1383. }
  1384. static const struct tegra_xusb_padctl_ops tegra124_xusb_padctl_ops = {
  1385. .probe = tegra124_xusb_padctl_probe,
  1386. .remove = tegra124_xusb_padctl_remove,
  1387. .usb3_save_context = tegra124_usb3_save_context,
  1388. .hsic_set_idle = tegra124_hsic_set_idle,
  1389. };
  1390. static const char * const tegra124_xusb_padctl_supply_names[] = {
  1391. "avdd-pll-utmip",
  1392. "avdd-pll-erefe",
  1393. "avdd-pex-pll",
  1394. "hvdd-pex-pll-e",
  1395. };
  1396. const struct tegra_xusb_padctl_soc tegra124_xusb_padctl_soc = {
  1397. .num_pads = ARRAY_SIZE(tegra124_pads),
  1398. .pads = tegra124_pads,
  1399. .ports = {
  1400. .usb2 = {
  1401. .ops = &tegra124_usb2_port_ops,
  1402. .count = 3,
  1403. },
  1404. .ulpi = {
  1405. .ops = &tegra124_ulpi_port_ops,
  1406. .count = 1,
  1407. },
  1408. .hsic = {
  1409. .ops = &tegra124_hsic_port_ops,
  1410. .count = 2,
  1411. },
  1412. .usb3 = {
  1413. .ops = &tegra124_usb3_port_ops,
  1414. .count = 2,
  1415. },
  1416. },
  1417. .ops = &tegra124_xusb_padctl_ops,
  1418. .supply_names = tegra124_xusb_padctl_supply_names,
  1419. .num_supplies = ARRAY_SIZE(tegra124_xusb_padctl_supply_names),
  1420. };
  1421. EXPORT_SYMBOL_GPL(tegra124_xusb_padctl_soc);
  1422. MODULE_AUTHOR("Thierry Reding <[email protected]>");
  1423. MODULE_DESCRIPTION("NVIDIA Tegra 124 XUSB Pad Controller driver");
  1424. MODULE_LICENSE("GPL v2");