phy-qcom-ipq806x-usb.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. #include <linux/clk.h>
  3. #include <linux/err.h>
  4. #include <linux/io.h>
  5. #include <linux/module.h>
  6. #include <linux/of_device.h>
  7. #include <linux/phy/phy.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/delay.h>
  10. #include <linux/regmap.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/bitfield.h>
  13. /* USB QSCRATCH Hardware registers */
  14. #define QSCRATCH_GENERAL_CFG (0x08)
  15. #define HSUSB_PHY_CTRL_REG (0x10)
  16. /* PHY_CTRL_REG */
  17. #define HSUSB_CTRL_DMSEHV_CLAMP BIT(24)
  18. #define HSUSB_CTRL_USB2_SUSPEND BIT(23)
  19. #define HSUSB_CTRL_UTMI_CLK_EN BIT(21)
  20. #define HSUSB_CTRL_UTMI_OTG_VBUS_VALID BIT(20)
  21. #define HSUSB_CTRL_USE_CLKCORE BIT(18)
  22. #define HSUSB_CTRL_DPSEHV_CLAMP BIT(17)
  23. #define HSUSB_CTRL_COMMONONN BIT(11)
  24. #define HSUSB_CTRL_ID_HV_CLAMP BIT(9)
  25. #define HSUSB_CTRL_OTGSESSVLD_CLAMP BIT(8)
  26. #define HSUSB_CTRL_CLAMP_EN BIT(7)
  27. #define HSUSB_CTRL_RETENABLEN BIT(1)
  28. #define HSUSB_CTRL_POR BIT(0)
  29. /* QSCRATCH_GENERAL_CFG */
  30. #define HSUSB_GCFG_XHCI_REV BIT(2)
  31. /* USB QSCRATCH Hardware registers */
  32. #define SSUSB_PHY_CTRL_REG (0x00)
  33. #define SSUSB_PHY_PARAM_CTRL_1 (0x04)
  34. #define SSUSB_PHY_PARAM_CTRL_2 (0x08)
  35. #define CR_PROTOCOL_DATA_IN_REG (0x0c)
  36. #define CR_PROTOCOL_DATA_OUT_REG (0x10)
  37. #define CR_PROTOCOL_CAP_ADDR_REG (0x14)
  38. #define CR_PROTOCOL_CAP_DATA_REG (0x18)
  39. #define CR_PROTOCOL_READ_REG (0x1c)
  40. #define CR_PROTOCOL_WRITE_REG (0x20)
  41. /* PHY_CTRL_REG */
  42. #define SSUSB_CTRL_REF_USE_PAD BIT(28)
  43. #define SSUSB_CTRL_TEST_POWERDOWN BIT(27)
  44. #define SSUSB_CTRL_LANE0_PWR_PRESENT BIT(24)
  45. #define SSUSB_CTRL_SS_PHY_EN BIT(8)
  46. #define SSUSB_CTRL_SS_PHY_RESET BIT(7)
  47. /* SSPHY control registers - Does this need 0x30? */
  48. #define SSPHY_CTRL_RX_OVRD_IN_HI(lane) (0x1006 + 0x100 * (lane))
  49. #define SSPHY_CTRL_TX_OVRD_DRV_LO(lane) (0x1002 + 0x100 * (lane))
  50. /* SSPHY SoC version specific values */
  51. #define SSPHY_RX_EQ_VALUE 4 /* Override value for rx_eq */
  52. /* Override value for transmit preemphasis */
  53. #define SSPHY_TX_DEEMPH_3_5DB 23
  54. /* Override value for mpll */
  55. #define SSPHY_MPLL_VALUE 0
  56. /* QSCRATCH PHY_PARAM_CTRL1 fields */
  57. #define PHY_PARAM_CTRL1_TX_FULL_SWING_MASK GENMASK(26, 19)
  58. #define PHY_PARAM_CTRL1_TX_DEEMPH_6DB_MASK GENMASK(19, 13)
  59. #define PHY_PARAM_CTRL1_TX_DEEMPH_3_5DB_MASK GENMASK(13, 7)
  60. #define PHY_PARAM_CTRL1_LOS_BIAS_MASK GENMASK(7, 2)
  61. #define PHY_PARAM_CTRL1_MASK \
  62. (PHY_PARAM_CTRL1_TX_FULL_SWING_MASK | \
  63. PHY_PARAM_CTRL1_TX_DEEMPH_6DB_MASK | \
  64. PHY_PARAM_CTRL1_TX_DEEMPH_3_5DB_MASK | \
  65. PHY_PARAM_CTRL1_LOS_BIAS_MASK)
  66. #define PHY_PARAM_CTRL1_TX_FULL_SWING(x) \
  67. FIELD_PREP(PHY_PARAM_CTRL1_TX_FULL_SWING_MASK, (x))
  68. #define PHY_PARAM_CTRL1_TX_DEEMPH_6DB(x) \
  69. FIELD_PREP(PHY_PARAM_CTRL1_TX_DEEMPH_6DB_MASK, (x))
  70. #define PHY_PARAM_CTRL1_TX_DEEMPH_3_5DB(x) \
  71. FIELD_PREP(PHY_PARAM_CTRL1_TX_DEEMPH_3_5DB_MASK, x)
  72. #define PHY_PARAM_CTRL1_LOS_BIAS(x) \
  73. FIELD_PREP(PHY_PARAM_CTRL1_LOS_BIAS_MASK, (x))
  74. /* RX OVRD IN HI bits */
  75. #define RX_OVRD_IN_HI_RX_RESET_OVRD BIT(13)
  76. #define RX_OVRD_IN_HI_RX_RX_RESET BIT(12)
  77. #define RX_OVRD_IN_HI_RX_EQ_OVRD BIT(11)
  78. #define RX_OVRD_IN_HI_RX_EQ_MASK GENMASK(10, 7)
  79. #define RX_OVRD_IN_HI_RX_EQ(x) FIELD_PREP(RX_OVRD_IN_HI_RX_EQ_MASK, (x))
  80. #define RX_OVRD_IN_HI_RX_EQ_EN_OVRD BIT(7)
  81. #define RX_OVRD_IN_HI_RX_EQ_EN BIT(6)
  82. #define RX_OVRD_IN_HI_RX_LOS_FILTER_OVRD BIT(5)
  83. #define RX_OVRD_IN_HI_RX_LOS_FILTER_MASK GENMASK(4, 2)
  84. #define RX_OVRD_IN_HI_RX_RATE_OVRD BIT(2)
  85. #define RX_OVRD_IN_HI_RX_RATE_MASK GENMASK(2, 0)
  86. /* TX OVRD DRV LO register bits */
  87. #define TX_OVRD_DRV_LO_AMPLITUDE_MASK GENMASK(6, 0)
  88. #define TX_OVRD_DRV_LO_PREEMPH_MASK GENMASK(13, 6)
  89. #define TX_OVRD_DRV_LO_PREEMPH(x) ((x) << 7)
  90. #define TX_OVRD_DRV_LO_EN BIT(14)
  91. /* MPLL bits */
  92. #define SSPHY_MPLL_MASK GENMASK(8, 5)
  93. #define SSPHY_MPLL(x) ((x) << 5)
  94. /* SS CAP register bits */
  95. #define SS_CR_CAP_ADDR_REG BIT(0)
  96. #define SS_CR_CAP_DATA_REG BIT(0)
  97. #define SS_CR_READ_REG BIT(0)
  98. #define SS_CR_WRITE_REG BIT(0)
  99. #define LATCH_SLEEP 40
  100. #define LATCH_TIMEOUT 100
  101. struct usb_phy {
  102. void __iomem *base;
  103. struct device *dev;
  104. struct clk *xo_clk;
  105. struct clk *ref_clk;
  106. u32 rx_eq;
  107. u32 tx_deamp_3_5db;
  108. u32 mpll;
  109. };
  110. struct phy_drvdata {
  111. struct phy_ops ops;
  112. u32 clk_rate;
  113. };
  114. /**
  115. * usb_phy_write_readback() - Write register and read back masked value to
  116. * confirm it is written
  117. *
  118. * @phy_dwc3: QCOM DWC3 phy context
  119. * @offset: register offset.
  120. * @mask: register bitmask specifying what should be updated
  121. * @val: value to write.
  122. */
  123. static inline void usb_phy_write_readback(struct usb_phy *phy_dwc3,
  124. u32 offset,
  125. const u32 mask, u32 val)
  126. {
  127. u32 write_val, tmp = readl(phy_dwc3->base + offset);
  128. tmp &= ~mask; /* retain other bits */
  129. write_val = tmp | val;
  130. writel(write_val, phy_dwc3->base + offset);
  131. /* Read back to see if val was written */
  132. tmp = readl(phy_dwc3->base + offset);
  133. tmp &= mask; /* clear other bits */
  134. if (tmp != val)
  135. dev_err(phy_dwc3->dev, "write: %x to QSCRATCH: %x FAILED\n", val, offset);
  136. }
  137. static int wait_for_latch(void __iomem *addr)
  138. {
  139. u32 val;
  140. return readl_poll_timeout(addr, val, !val, LATCH_SLEEP, LATCH_TIMEOUT);
  141. }
  142. /**
  143. * usb_ss_write_phycreg() - Write SSPHY register
  144. *
  145. * @phy_dwc3: QCOM DWC3 phy context
  146. * @addr: SSPHY address to write.
  147. * @val: value to write.
  148. */
  149. static int usb_ss_write_phycreg(struct usb_phy *phy_dwc3,
  150. u32 addr, u32 val)
  151. {
  152. int ret;
  153. writel(addr, phy_dwc3->base + CR_PROTOCOL_DATA_IN_REG);
  154. writel(SS_CR_CAP_ADDR_REG,
  155. phy_dwc3->base + CR_PROTOCOL_CAP_ADDR_REG);
  156. ret = wait_for_latch(phy_dwc3->base + CR_PROTOCOL_CAP_ADDR_REG);
  157. if (ret)
  158. goto err_wait;
  159. writel(val, phy_dwc3->base + CR_PROTOCOL_DATA_IN_REG);
  160. writel(SS_CR_CAP_DATA_REG,
  161. phy_dwc3->base + CR_PROTOCOL_CAP_DATA_REG);
  162. ret = wait_for_latch(phy_dwc3->base + CR_PROTOCOL_CAP_DATA_REG);
  163. if (ret)
  164. goto err_wait;
  165. writel(SS_CR_WRITE_REG, phy_dwc3->base + CR_PROTOCOL_WRITE_REG);
  166. ret = wait_for_latch(phy_dwc3->base + CR_PROTOCOL_WRITE_REG);
  167. err_wait:
  168. if (ret)
  169. dev_err(phy_dwc3->dev, "timeout waiting for latch\n");
  170. return ret;
  171. }
  172. /**
  173. * usb_ss_read_phycreg() - Read SSPHY register.
  174. *
  175. * @phy_dwc3: QCOM DWC3 phy context
  176. * @addr: SSPHY address to read.
  177. * @val: pointer in which read is store.
  178. */
  179. static int usb_ss_read_phycreg(struct usb_phy *phy_dwc3,
  180. u32 addr, u32 *val)
  181. {
  182. int ret;
  183. writel(addr, phy_dwc3->base + CR_PROTOCOL_DATA_IN_REG);
  184. writel(SS_CR_CAP_ADDR_REG,
  185. phy_dwc3->base + CR_PROTOCOL_CAP_ADDR_REG);
  186. ret = wait_for_latch(phy_dwc3->base + CR_PROTOCOL_CAP_ADDR_REG);
  187. if (ret)
  188. goto err_wait;
  189. /*
  190. * Due to hardware bug, first read of SSPHY register might be
  191. * incorrect. Hence as workaround, SW should perform SSPHY register
  192. * read twice, but use only second read and ignore first read.
  193. */
  194. writel(SS_CR_READ_REG, phy_dwc3->base + CR_PROTOCOL_READ_REG);
  195. ret = wait_for_latch(phy_dwc3->base + CR_PROTOCOL_READ_REG);
  196. if (ret)
  197. goto err_wait;
  198. /* throwaway read */
  199. readl(phy_dwc3->base + CR_PROTOCOL_DATA_OUT_REG);
  200. writel(SS_CR_READ_REG, phy_dwc3->base + CR_PROTOCOL_READ_REG);
  201. ret = wait_for_latch(phy_dwc3->base + CR_PROTOCOL_READ_REG);
  202. if (ret)
  203. goto err_wait;
  204. *val = readl(phy_dwc3->base + CR_PROTOCOL_DATA_OUT_REG);
  205. err_wait:
  206. return ret;
  207. }
  208. static int qcom_ipq806x_usb_hs_phy_init(struct phy *phy)
  209. {
  210. struct usb_phy *phy_dwc3 = phy_get_drvdata(phy);
  211. int ret;
  212. u32 val;
  213. ret = clk_prepare_enable(phy_dwc3->xo_clk);
  214. if (ret)
  215. return ret;
  216. ret = clk_prepare_enable(phy_dwc3->ref_clk);
  217. if (ret) {
  218. clk_disable_unprepare(phy_dwc3->xo_clk);
  219. return ret;
  220. }
  221. /*
  222. * HSPHY Initialization: Enable UTMI clock, select 19.2MHz fsel
  223. * enable clamping, and disable RETENTION (power-on default is ENABLED)
  224. */
  225. val = HSUSB_CTRL_DPSEHV_CLAMP | HSUSB_CTRL_DMSEHV_CLAMP |
  226. HSUSB_CTRL_RETENABLEN | HSUSB_CTRL_COMMONONN |
  227. HSUSB_CTRL_OTGSESSVLD_CLAMP | HSUSB_CTRL_ID_HV_CLAMP |
  228. HSUSB_CTRL_UTMI_OTG_VBUS_VALID | HSUSB_CTRL_UTMI_CLK_EN |
  229. HSUSB_CTRL_CLAMP_EN | 0x70;
  230. /* use core clock if external reference is not present */
  231. if (!phy_dwc3->xo_clk)
  232. val |= HSUSB_CTRL_USE_CLKCORE;
  233. writel(val, phy_dwc3->base + HSUSB_PHY_CTRL_REG);
  234. usleep_range(2000, 2200);
  235. /* Disable (bypass) VBUS and ID filters */
  236. writel(HSUSB_GCFG_XHCI_REV, phy_dwc3->base + QSCRATCH_GENERAL_CFG);
  237. return 0;
  238. }
  239. static int qcom_ipq806x_usb_hs_phy_exit(struct phy *phy)
  240. {
  241. struct usb_phy *phy_dwc3 = phy_get_drvdata(phy);
  242. clk_disable_unprepare(phy_dwc3->ref_clk);
  243. clk_disable_unprepare(phy_dwc3->xo_clk);
  244. return 0;
  245. }
  246. static int qcom_ipq806x_usb_ss_phy_init(struct phy *phy)
  247. {
  248. struct usb_phy *phy_dwc3 = phy_get_drvdata(phy);
  249. int ret;
  250. u32 data;
  251. ret = clk_prepare_enable(phy_dwc3->xo_clk);
  252. if (ret)
  253. return ret;
  254. ret = clk_prepare_enable(phy_dwc3->ref_clk);
  255. if (ret) {
  256. clk_disable_unprepare(phy_dwc3->xo_clk);
  257. return ret;
  258. }
  259. /* reset phy */
  260. data = readl(phy_dwc3->base + SSUSB_PHY_CTRL_REG);
  261. writel(data | SSUSB_CTRL_SS_PHY_RESET,
  262. phy_dwc3->base + SSUSB_PHY_CTRL_REG);
  263. usleep_range(2000, 2200);
  264. writel(data, phy_dwc3->base + SSUSB_PHY_CTRL_REG);
  265. /* clear REF_PAD if we don't have XO clk */
  266. if (!phy_dwc3->xo_clk)
  267. data &= ~SSUSB_CTRL_REF_USE_PAD;
  268. else
  269. data |= SSUSB_CTRL_REF_USE_PAD;
  270. writel(data, phy_dwc3->base + SSUSB_PHY_CTRL_REG);
  271. /* wait for ref clk to become stable, this can take up to 30ms */
  272. msleep(30);
  273. data |= SSUSB_CTRL_SS_PHY_EN | SSUSB_CTRL_LANE0_PWR_PRESENT;
  274. writel(data, phy_dwc3->base + SSUSB_PHY_CTRL_REG);
  275. /*
  276. * WORKAROUND: There is SSPHY suspend bug due to which USB enumerates
  277. * in HS mode instead of SS mode. Workaround it by asserting
  278. * LANE0.TX_ALT_BLOCK.EN_ALT_BUS to enable TX to use alt bus mode
  279. */
  280. ret = usb_ss_read_phycreg(phy_dwc3, 0x102D, &data);
  281. if (ret)
  282. goto err_phy_trans;
  283. data |= (1 << 7);
  284. ret = usb_ss_write_phycreg(phy_dwc3, 0x102D, data);
  285. if (ret)
  286. goto err_phy_trans;
  287. ret = usb_ss_read_phycreg(phy_dwc3, 0x1010, &data);
  288. if (ret)
  289. goto err_phy_trans;
  290. data &= ~0xff0;
  291. data |= 0x20;
  292. ret = usb_ss_write_phycreg(phy_dwc3, 0x1010, data);
  293. if (ret)
  294. goto err_phy_trans;
  295. /*
  296. * Fix RX Equalization setting as follows
  297. * LANE0.RX_OVRD_IN_HI. RX_EQ_EN set to 0
  298. * LANE0.RX_OVRD_IN_HI.RX_EQ_EN_OVRD set to 1
  299. * LANE0.RX_OVRD_IN_HI.RX_EQ set based on SoC version
  300. * LANE0.RX_OVRD_IN_HI.RX_EQ_OVRD set to 1
  301. */
  302. ret = usb_ss_read_phycreg(phy_dwc3, SSPHY_CTRL_RX_OVRD_IN_HI(0), &data);
  303. if (ret)
  304. goto err_phy_trans;
  305. data &= ~RX_OVRD_IN_HI_RX_EQ_EN;
  306. data |= RX_OVRD_IN_HI_RX_EQ_EN_OVRD;
  307. data &= ~RX_OVRD_IN_HI_RX_EQ_MASK;
  308. data |= RX_OVRD_IN_HI_RX_EQ(phy_dwc3->rx_eq);
  309. data |= RX_OVRD_IN_HI_RX_EQ_OVRD;
  310. ret = usb_ss_write_phycreg(phy_dwc3,
  311. SSPHY_CTRL_RX_OVRD_IN_HI(0), data);
  312. if (ret)
  313. goto err_phy_trans;
  314. /*
  315. * Set EQ and TX launch amplitudes as follows
  316. * LANE0.TX_OVRD_DRV_LO.PREEMPH set based on SoC version
  317. * LANE0.TX_OVRD_DRV_LO.AMPLITUDE set to 110
  318. * LANE0.TX_OVRD_DRV_LO.EN set to 1.
  319. */
  320. ret = usb_ss_read_phycreg(phy_dwc3,
  321. SSPHY_CTRL_TX_OVRD_DRV_LO(0), &data);
  322. if (ret)
  323. goto err_phy_trans;
  324. data &= ~TX_OVRD_DRV_LO_PREEMPH_MASK;
  325. data |= TX_OVRD_DRV_LO_PREEMPH(phy_dwc3->tx_deamp_3_5db);
  326. data &= ~TX_OVRD_DRV_LO_AMPLITUDE_MASK;
  327. data |= 0x6E;
  328. data |= TX_OVRD_DRV_LO_EN;
  329. ret = usb_ss_write_phycreg(phy_dwc3,
  330. SSPHY_CTRL_TX_OVRD_DRV_LO(0), data);
  331. if (ret)
  332. goto err_phy_trans;
  333. data = 0;
  334. data &= ~SSPHY_MPLL_MASK;
  335. data |= SSPHY_MPLL(phy_dwc3->mpll);
  336. usb_ss_write_phycreg(phy_dwc3, 0x30, data);
  337. /*
  338. * Set the QSCRATCH PHY_PARAM_CTRL1 parameters as follows
  339. * TX_FULL_SWING [26:20] amplitude to 110
  340. * TX_DEEMPH_6DB [19:14] to 32
  341. * TX_DEEMPH_3_5DB [13:8] set based on SoC version
  342. * LOS_BIAS [7:3] to 9
  343. */
  344. data = readl(phy_dwc3->base + SSUSB_PHY_PARAM_CTRL_1);
  345. data &= ~PHY_PARAM_CTRL1_MASK;
  346. data |= PHY_PARAM_CTRL1_TX_FULL_SWING(0x6e) |
  347. PHY_PARAM_CTRL1_TX_DEEMPH_6DB(0x20) |
  348. PHY_PARAM_CTRL1_TX_DEEMPH_3_5DB(phy_dwc3->tx_deamp_3_5db) |
  349. PHY_PARAM_CTRL1_LOS_BIAS(0x9);
  350. usb_phy_write_readback(phy_dwc3, SSUSB_PHY_PARAM_CTRL_1,
  351. PHY_PARAM_CTRL1_MASK, data);
  352. err_phy_trans:
  353. return ret;
  354. }
  355. static int qcom_ipq806x_usb_ss_phy_exit(struct phy *phy)
  356. {
  357. struct usb_phy *phy_dwc3 = phy_get_drvdata(phy);
  358. /* Sequence to put SSPHY in low power state:
  359. * 1. Clear REF_PHY_EN in PHY_CTRL_REG
  360. * 2. Clear REF_USE_PAD in PHY_CTRL_REG
  361. * 3. Set TEST_POWERED_DOWN in PHY_CTRL_REG to enable PHY retention
  362. */
  363. usb_phy_write_readback(phy_dwc3, SSUSB_PHY_CTRL_REG,
  364. SSUSB_CTRL_SS_PHY_EN, 0x0);
  365. usb_phy_write_readback(phy_dwc3, SSUSB_PHY_CTRL_REG,
  366. SSUSB_CTRL_REF_USE_PAD, 0x0);
  367. usb_phy_write_readback(phy_dwc3, SSUSB_PHY_CTRL_REG,
  368. SSUSB_CTRL_TEST_POWERDOWN, 0x0);
  369. clk_disable_unprepare(phy_dwc3->ref_clk);
  370. clk_disable_unprepare(phy_dwc3->xo_clk);
  371. return 0;
  372. }
  373. static const struct phy_drvdata qcom_ipq806x_usb_hs_drvdata = {
  374. .ops = {
  375. .init = qcom_ipq806x_usb_hs_phy_init,
  376. .exit = qcom_ipq806x_usb_hs_phy_exit,
  377. .owner = THIS_MODULE,
  378. },
  379. .clk_rate = 60000000,
  380. };
  381. static const struct phy_drvdata qcom_ipq806x_usb_ss_drvdata = {
  382. .ops = {
  383. .init = qcom_ipq806x_usb_ss_phy_init,
  384. .exit = qcom_ipq806x_usb_ss_phy_exit,
  385. .owner = THIS_MODULE,
  386. },
  387. .clk_rate = 125000000,
  388. };
  389. static const struct of_device_id qcom_ipq806x_usb_phy_table[] = {
  390. { .compatible = "qcom,ipq806x-usb-phy-hs",
  391. .data = &qcom_ipq806x_usb_hs_drvdata },
  392. { .compatible = "qcom,ipq806x-usb-phy-ss",
  393. .data = &qcom_ipq806x_usb_ss_drvdata },
  394. { /* Sentinel */ }
  395. };
  396. MODULE_DEVICE_TABLE(of, qcom_ipq806x_usb_phy_table);
  397. static int qcom_ipq806x_usb_phy_probe(struct platform_device *pdev)
  398. {
  399. struct resource *res;
  400. resource_size_t size;
  401. struct phy *generic_phy;
  402. struct usb_phy *phy_dwc3;
  403. const struct phy_drvdata *data;
  404. struct phy_provider *phy_provider;
  405. phy_dwc3 = devm_kzalloc(&pdev->dev, sizeof(*phy_dwc3), GFP_KERNEL);
  406. if (!phy_dwc3)
  407. return -ENOMEM;
  408. data = of_device_get_match_data(&pdev->dev);
  409. phy_dwc3->dev = &pdev->dev;
  410. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  411. if (!res)
  412. return -EINVAL;
  413. size = resource_size(res);
  414. phy_dwc3->base = devm_ioremap(phy_dwc3->dev, res->start, size);
  415. if (!phy_dwc3->base) {
  416. dev_err(phy_dwc3->dev, "failed to map reg\n");
  417. return -ENOMEM;
  418. }
  419. phy_dwc3->ref_clk = devm_clk_get(phy_dwc3->dev, "ref");
  420. if (IS_ERR(phy_dwc3->ref_clk)) {
  421. dev_dbg(phy_dwc3->dev, "cannot get reference clock\n");
  422. return PTR_ERR(phy_dwc3->ref_clk);
  423. }
  424. clk_set_rate(phy_dwc3->ref_clk, data->clk_rate);
  425. phy_dwc3->xo_clk = devm_clk_get(phy_dwc3->dev, "xo");
  426. if (IS_ERR(phy_dwc3->xo_clk)) {
  427. dev_dbg(phy_dwc3->dev, "cannot get TCXO clock\n");
  428. phy_dwc3->xo_clk = NULL;
  429. }
  430. /* Parse device node to probe HSIO settings */
  431. if (device_property_read_u32(&pdev->dev, "qcom,rx-eq",
  432. &phy_dwc3->rx_eq))
  433. phy_dwc3->rx_eq = SSPHY_RX_EQ_VALUE;
  434. if (device_property_read_u32(&pdev->dev, "qcom,tx-deamp_3_5db",
  435. &phy_dwc3->tx_deamp_3_5db))
  436. phy_dwc3->tx_deamp_3_5db = SSPHY_TX_DEEMPH_3_5DB;
  437. if (device_property_read_u32(&pdev->dev, "qcom,mpll", &phy_dwc3->mpll))
  438. phy_dwc3->mpll = SSPHY_MPLL_VALUE;
  439. generic_phy = devm_phy_create(phy_dwc3->dev, pdev->dev.of_node, &data->ops);
  440. if (IS_ERR(generic_phy))
  441. return PTR_ERR(generic_phy);
  442. phy_set_drvdata(generic_phy, phy_dwc3);
  443. platform_set_drvdata(pdev, phy_dwc3);
  444. phy_provider = devm_of_phy_provider_register(phy_dwc3->dev,
  445. of_phy_simple_xlate);
  446. if (IS_ERR(phy_provider))
  447. return PTR_ERR(phy_provider);
  448. return 0;
  449. }
  450. static struct platform_driver qcom_ipq806x_usb_phy_driver = {
  451. .probe = qcom_ipq806x_usb_phy_probe,
  452. .driver = {
  453. .name = "qcom-ipq806x-usb-phy",
  454. .of_match_table = qcom_ipq806x_usb_phy_table,
  455. },
  456. };
  457. module_platform_driver(qcom_ipq806x_usb_phy_driver);
  458. MODULE_ALIAS("platform:phy-qcom-ipq806x-usb");
  459. MODULE_LICENSE("GPL v2");
  460. MODULE_AUTHOR("Andy Gross <[email protected]>");
  461. MODULE_AUTHOR("Ivan T. Ivanov <[email protected]>");
  462. MODULE_DESCRIPTION("DesignWare USB3 QCOM PHY driver");