phy-mtk-mipi-dsi-mt8173.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019 MediaTek Inc.
  4. * Author: jitao.shi <[email protected]>
  5. */
  6. #include "phy-mtk-io.h"
  7. #include "phy-mtk-mipi-dsi.h"
  8. #define MIPITX_DSI_CON 0x00
  9. #define RG_DSI_LDOCORE_EN BIT(0)
  10. #define RG_DSI_CKG_LDOOUT_EN BIT(1)
  11. #define RG_DSI_BCLK_SEL GENMASK(3, 2)
  12. #define RG_DSI_LD_IDX_SEL GENMASK(6, 4)
  13. #define RG_DSI_PHYCLK_SEL GENMASK(9, 8)
  14. #define RG_DSI_DSICLK_FREQ_SEL BIT(10)
  15. #define RG_DSI_LPTX_CLMP_EN BIT(11)
  16. #define MIPITX_DSI_CLOCK_LANE 0x04
  17. #define MIPITX_DSI_DATA_LANE0 0x08
  18. #define MIPITX_DSI_DATA_LANE1 0x0c
  19. #define MIPITX_DSI_DATA_LANE2 0x10
  20. #define MIPITX_DSI_DATA_LANE3 0x14
  21. #define RG_DSI_LNTx_LDOOUT_EN BIT(0)
  22. #define RG_DSI_LNTx_CKLANE_EN BIT(1)
  23. #define RG_DSI_LNTx_LPTX_IPLUS1 BIT(2)
  24. #define RG_DSI_LNTx_LPTX_IPLUS2 BIT(3)
  25. #define RG_DSI_LNTx_LPTX_IMINUS BIT(4)
  26. #define RG_DSI_LNTx_LPCD_IPLUS BIT(5)
  27. #define RG_DSI_LNTx_LPCD_IMINUS BIT(6)
  28. #define RG_DSI_LNTx_RT_CODE GENMASK(11, 8)
  29. #define MIPITX_DSI_TOP_CON 0x40
  30. #define RG_DSI_LNT_INTR_EN BIT(0)
  31. #define RG_DSI_LNT_HS_BIAS_EN BIT(1)
  32. #define RG_DSI_LNT_IMP_CAL_EN BIT(2)
  33. #define RG_DSI_LNT_TESTMODE_EN BIT(3)
  34. #define RG_DSI_LNT_IMP_CAL_CODE GENMASK(7, 4)
  35. #define RG_DSI_LNT_AIO_SEL GENMASK(10, 8)
  36. #define RG_DSI_PAD_TIE_LOW_EN BIT(11)
  37. #define RG_DSI_DEBUG_INPUT_EN BIT(12)
  38. #define RG_DSI_PRESERVE GENMASK(15, 13)
  39. #define MIPITX_DSI_BG_CON 0x44
  40. #define RG_DSI_BG_CORE_EN BIT(0)
  41. #define RG_DSI_BG_CKEN BIT(1)
  42. #define RG_DSI_BG_DIV GENMASK(3, 2)
  43. #define RG_DSI_BG_FAST_CHARGE BIT(4)
  44. #define RG_DSI_V12_SEL GENMASK(7, 5)
  45. #define RG_DSI_V10_SEL GENMASK(10, 8)
  46. #define RG_DSI_V072_SEL GENMASK(13, 11)
  47. #define RG_DSI_V04_SEL GENMASK(16, 14)
  48. #define RG_DSI_V032_SEL GENMASK(19, 17)
  49. #define RG_DSI_V02_SEL GENMASK(22, 20)
  50. #define RG_DSI_VOUT_MSK \
  51. (RG_DSI_V12_SEL | RG_DSI_V10_SEL | RG_DSI_V072_SEL | \
  52. RG_DSI_V04_SEL | RG_DSI_V032_SEL | RG_DSI_V02_SEL)
  53. #define RG_DSI_BG_R1_TRIM GENMASK(27, 24)
  54. #define RG_DSI_BG_R2_TRIM GENMASK(31, 28)
  55. #define MIPITX_DSI_PLL_CON0 0x50
  56. #define RG_DSI_MPPLL_PLL_EN BIT(0)
  57. #define RG_DSI_MPPLL_PREDIV GENMASK(2, 1)
  58. #define RG_DSI_MPPLL_TXDIV0 GENMASK(4, 3)
  59. #define RG_DSI_MPPLL_TXDIV1 GENMASK(6, 5)
  60. #define RG_DSI_MPPLL_POSDIV GENMASK(9, 7)
  61. #define RG_DSI_MPPLL_DIV_MSK \
  62. (RG_DSI_MPPLL_PREDIV | RG_DSI_MPPLL_TXDIV0 | \
  63. RG_DSI_MPPLL_TXDIV1 | RG_DSI_MPPLL_POSDIV)
  64. #define RG_DSI_MPPLL_MONVC_EN BIT(10)
  65. #define RG_DSI_MPPLL_MONREF_EN BIT(11)
  66. #define RG_DSI_MPPLL_VOD_EN BIT(12)
  67. #define MIPITX_DSI_PLL_CON1 0x54
  68. #define RG_DSI_MPPLL_SDM_FRA_EN BIT(0)
  69. #define RG_DSI_MPPLL_SDM_SSC_PH_INIT BIT(1)
  70. #define RG_DSI_MPPLL_SDM_SSC_EN BIT(2)
  71. #define RG_DSI_MPPLL_SDM_SSC_PRD GENMASK(31, 16)
  72. #define MIPITX_DSI_PLL_CON2 0x58
  73. #define MIPITX_DSI_PLL_TOP 0x64
  74. #define RG_DSI_MPPLL_PRESERVE GENMASK(15, 8)
  75. #define MIPITX_DSI_PLL_PWR 0x68
  76. #define RG_DSI_MPPLL_SDM_PWR_ON BIT(0)
  77. #define RG_DSI_MPPLL_SDM_ISO_EN BIT(1)
  78. #define RG_DSI_MPPLL_SDM_PWR_ACK BIT(8)
  79. #define MIPITX_DSI_SW_CTRL 0x80
  80. #define SW_CTRL_EN BIT(0)
  81. #define MIPITX_DSI_SW_CTRL_CON0 0x84
  82. #define SW_LNTC_LPTX_PRE_OE BIT(0)
  83. #define SW_LNTC_LPTX_OE BIT(1)
  84. #define SW_LNTC_LPTX_P BIT(2)
  85. #define SW_LNTC_LPTX_N BIT(3)
  86. #define SW_LNTC_HSTX_PRE_OE BIT(4)
  87. #define SW_LNTC_HSTX_OE BIT(5)
  88. #define SW_LNTC_HSTX_ZEROCLK BIT(6)
  89. #define SW_LNT0_LPTX_PRE_OE BIT(7)
  90. #define SW_LNT0_LPTX_OE BIT(8)
  91. #define SW_LNT0_LPTX_P BIT(9)
  92. #define SW_LNT0_LPTX_N BIT(10)
  93. #define SW_LNT0_HSTX_PRE_OE BIT(11)
  94. #define SW_LNT0_HSTX_OE BIT(12)
  95. #define SW_LNT0_LPRX_EN BIT(13)
  96. #define SW_LNT1_LPTX_PRE_OE BIT(14)
  97. #define SW_LNT1_LPTX_OE BIT(15)
  98. #define SW_LNT1_LPTX_P BIT(16)
  99. #define SW_LNT1_LPTX_N BIT(17)
  100. #define SW_LNT1_HSTX_PRE_OE BIT(18)
  101. #define SW_LNT1_HSTX_OE BIT(19)
  102. #define SW_LNT2_LPTX_PRE_OE BIT(20)
  103. #define SW_LNT2_LPTX_OE BIT(21)
  104. #define SW_LNT2_LPTX_P BIT(22)
  105. #define SW_LNT2_LPTX_N BIT(23)
  106. #define SW_LNT2_HSTX_PRE_OE BIT(24)
  107. #define SW_LNT2_HSTX_OE BIT(25)
  108. static int mtk_mipi_tx_pll_prepare(struct clk_hw *hw)
  109. {
  110. struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw);
  111. void __iomem *base = mipi_tx->regs;
  112. u8 txdiv, txdiv0, txdiv1;
  113. u64 pcw;
  114. dev_dbg(mipi_tx->dev, "prepare: %u Hz\n", mipi_tx->data_rate);
  115. if (mipi_tx->data_rate >= 500000000) {
  116. txdiv = 1;
  117. txdiv0 = 0;
  118. txdiv1 = 0;
  119. } else if (mipi_tx->data_rate >= 250000000) {
  120. txdiv = 2;
  121. txdiv0 = 1;
  122. txdiv1 = 0;
  123. } else if (mipi_tx->data_rate >= 125000000) {
  124. txdiv = 4;
  125. txdiv0 = 2;
  126. txdiv1 = 0;
  127. } else if (mipi_tx->data_rate > 62000000) {
  128. txdiv = 8;
  129. txdiv0 = 2;
  130. txdiv1 = 1;
  131. } else if (mipi_tx->data_rate >= 50000000) {
  132. txdiv = 16;
  133. txdiv0 = 2;
  134. txdiv1 = 2;
  135. } else {
  136. return -EINVAL;
  137. }
  138. mtk_phy_update_bits(base + MIPITX_DSI_BG_CON,
  139. RG_DSI_VOUT_MSK | RG_DSI_BG_CKEN |
  140. RG_DSI_BG_CORE_EN,
  141. FIELD_PREP(RG_DSI_V02_SEL, 4) |
  142. FIELD_PREP(RG_DSI_V032_SEL, 4) |
  143. FIELD_PREP(RG_DSI_V04_SEL, 4) |
  144. FIELD_PREP(RG_DSI_V072_SEL, 4) |
  145. FIELD_PREP(RG_DSI_V10_SEL, 4) |
  146. FIELD_PREP(RG_DSI_V12_SEL, 4) |
  147. RG_DSI_BG_CKEN | RG_DSI_BG_CORE_EN);
  148. usleep_range(30, 100);
  149. mtk_phy_update_bits(base + MIPITX_DSI_TOP_CON,
  150. RG_DSI_LNT_IMP_CAL_CODE | RG_DSI_LNT_HS_BIAS_EN,
  151. FIELD_PREP(RG_DSI_LNT_IMP_CAL_CODE, 8) |
  152. RG_DSI_LNT_HS_BIAS_EN);
  153. mtk_phy_set_bits(base + MIPITX_DSI_CON,
  154. RG_DSI_CKG_LDOOUT_EN | RG_DSI_LDOCORE_EN);
  155. mtk_phy_update_bits(base + MIPITX_DSI_PLL_PWR,
  156. RG_DSI_MPPLL_SDM_PWR_ON | RG_DSI_MPPLL_SDM_ISO_EN,
  157. RG_DSI_MPPLL_SDM_PWR_ON);
  158. mtk_phy_clear_bits(base + MIPITX_DSI_PLL_CON0, RG_DSI_MPPLL_PLL_EN);
  159. mtk_phy_update_bits(base + MIPITX_DSI_PLL_CON0,
  160. RG_DSI_MPPLL_TXDIV0 | RG_DSI_MPPLL_TXDIV1 |
  161. RG_DSI_MPPLL_PREDIV,
  162. FIELD_PREP(RG_DSI_MPPLL_TXDIV0, txdiv0) |
  163. FIELD_PREP(RG_DSI_MPPLL_TXDIV1, txdiv1));
  164. /*
  165. * PLL PCW config
  166. * PCW bit 24~30 = integer part of pcw
  167. * PCW bit 0~23 = fractional part of pcw
  168. * pcw = data_Rate*4*txdiv/(Ref_clk*2);
  169. * Post DIV =4, so need data_Rate*4
  170. * Ref_clk is 26MHz
  171. */
  172. pcw = div_u64(((u64)mipi_tx->data_rate * 2 * txdiv) << 24, 26000000);
  173. writel(pcw, base + MIPITX_DSI_PLL_CON2);
  174. mtk_phy_set_bits(base + MIPITX_DSI_PLL_CON1, RG_DSI_MPPLL_SDM_FRA_EN);
  175. mtk_phy_set_bits(base + MIPITX_DSI_PLL_CON0, RG_DSI_MPPLL_PLL_EN);
  176. usleep_range(20, 100);
  177. mtk_phy_clear_bits(base + MIPITX_DSI_PLL_CON1, RG_DSI_MPPLL_SDM_SSC_EN);
  178. mtk_phy_update_field(base + MIPITX_DSI_PLL_TOP,
  179. RG_DSI_MPPLL_PRESERVE,
  180. mipi_tx->driver_data->mppll_preserve);
  181. return 0;
  182. }
  183. static void mtk_mipi_tx_pll_unprepare(struct clk_hw *hw)
  184. {
  185. struct mtk_mipi_tx *mipi_tx = mtk_mipi_tx_from_clk_hw(hw);
  186. void __iomem *base = mipi_tx->regs;
  187. dev_dbg(mipi_tx->dev, "unprepare\n");
  188. mtk_phy_clear_bits(base + MIPITX_DSI_PLL_CON0, RG_DSI_MPPLL_PLL_EN);
  189. mtk_phy_clear_bits(base + MIPITX_DSI_PLL_TOP, RG_DSI_MPPLL_PRESERVE);
  190. mtk_phy_update_bits(base + MIPITX_DSI_PLL_PWR,
  191. RG_DSI_MPPLL_SDM_ISO_EN | RG_DSI_MPPLL_SDM_PWR_ON,
  192. RG_DSI_MPPLL_SDM_ISO_EN);
  193. mtk_phy_clear_bits(base + MIPITX_DSI_TOP_CON, RG_DSI_LNT_HS_BIAS_EN);
  194. mtk_phy_clear_bits(base + MIPITX_DSI_CON,
  195. RG_DSI_CKG_LDOOUT_EN | RG_DSI_LDOCORE_EN);
  196. mtk_phy_clear_bits(base + MIPITX_DSI_BG_CON,
  197. RG_DSI_BG_CKEN | RG_DSI_BG_CORE_EN);
  198. mtk_phy_clear_bits(base + MIPITX_DSI_PLL_CON0, RG_DSI_MPPLL_DIV_MSK);
  199. }
  200. static long mtk_mipi_tx_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  201. unsigned long *prate)
  202. {
  203. return clamp_val(rate, 50000000, 1250000000);
  204. }
  205. static const struct clk_ops mtk_mipi_tx_pll_ops = {
  206. .prepare = mtk_mipi_tx_pll_prepare,
  207. .unprepare = mtk_mipi_tx_pll_unprepare,
  208. .round_rate = mtk_mipi_tx_pll_round_rate,
  209. .set_rate = mtk_mipi_tx_pll_set_rate,
  210. .recalc_rate = mtk_mipi_tx_pll_recalc_rate,
  211. };
  212. static void mtk_mipi_tx_power_on_signal(struct phy *phy)
  213. {
  214. struct mtk_mipi_tx *mipi_tx = phy_get_drvdata(phy);
  215. u32 reg;
  216. for (reg = MIPITX_DSI_CLOCK_LANE;
  217. reg <= MIPITX_DSI_DATA_LANE3; reg += 4)
  218. mtk_phy_set_bits(mipi_tx->regs + reg, RG_DSI_LNTx_LDOOUT_EN);
  219. mtk_phy_clear_bits(mipi_tx->regs + MIPITX_DSI_TOP_CON,
  220. RG_DSI_PAD_TIE_LOW_EN);
  221. }
  222. static void mtk_mipi_tx_power_off_signal(struct phy *phy)
  223. {
  224. struct mtk_mipi_tx *mipi_tx = phy_get_drvdata(phy);
  225. u32 reg;
  226. mtk_phy_set_bits(mipi_tx->regs + MIPITX_DSI_TOP_CON,
  227. RG_DSI_PAD_TIE_LOW_EN);
  228. for (reg = MIPITX_DSI_CLOCK_LANE;
  229. reg <= MIPITX_DSI_DATA_LANE3; reg += 4)
  230. mtk_phy_clear_bits(mipi_tx->regs + reg, RG_DSI_LNTx_LDOOUT_EN);
  231. }
  232. const struct mtk_mipitx_data mt2701_mipitx_data = {
  233. .mppll_preserve = 3,
  234. .mipi_tx_clk_ops = &mtk_mipi_tx_pll_ops,
  235. .mipi_tx_enable_signal = mtk_mipi_tx_power_on_signal,
  236. .mipi_tx_disable_signal = mtk_mipi_tx_power_off_signal,
  237. };
  238. const struct mtk_mipitx_data mt8173_mipitx_data = {
  239. .mppll_preserve = 0,
  240. .mipi_tx_clk_ops = &mtk_mipi_tx_pll_ops,
  241. .mipi_tx_enable_signal = mtk_mipi_tx_power_on_signal,
  242. .mipi_tx_disable_signal = mtk_mipi_tx_power_off_signal,
  243. };