phy-pxa-28nm-hsic.c 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2015 Linaro, Ltd.
  4. * Rob Herring <[email protected]>
  5. *
  6. * Based on vendor driver:
  7. * Copyright (C) 2013 Marvell Inc.
  8. * Author: Chao Xie <[email protected]>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/slab.h>
  12. #include <linux/of.h>
  13. #include <linux/io.h>
  14. #include <linux/iopoll.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/module.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/phy/phy.h>
  20. #define PHY_28NM_HSIC_CTRL 0x08
  21. #define PHY_28NM_HSIC_IMPCAL_CAL 0x18
  22. #define PHY_28NM_HSIC_PLL_CTRL01 0x1c
  23. #define PHY_28NM_HSIC_PLL_CTRL2 0x20
  24. #define PHY_28NM_HSIC_INT 0x28
  25. #define PHY_28NM_HSIC_PLL_SELLPFR_SHIFT 26
  26. #define PHY_28NM_HSIC_PLL_FBDIV_SHIFT 0
  27. #define PHY_28NM_HSIC_PLL_REFDIV_SHIFT 9
  28. #define PHY_28NM_HSIC_S2H_PU_PLL BIT(10)
  29. #define PHY_28NM_HSIC_H2S_PLL_LOCK BIT(15)
  30. #define PHY_28NM_HSIC_S2H_HSIC_EN BIT(7)
  31. #define S2H_DRV_SE0_4RESUME BIT(14)
  32. #define PHY_28NM_HSIC_H2S_IMPCAL_DONE BIT(27)
  33. #define PHY_28NM_HSIC_CONNECT_INT BIT(1)
  34. #define PHY_28NM_HSIC_HS_READY_INT BIT(2)
  35. struct mv_hsic_phy {
  36. struct phy *phy;
  37. struct platform_device *pdev;
  38. void __iomem *base;
  39. struct clk *clk;
  40. };
  41. static int wait_for_reg(void __iomem *reg, u32 mask, u32 ms)
  42. {
  43. u32 val;
  44. return readl_poll_timeout(reg, val, ((val & mask) == mask),
  45. 1000, 1000 * ms);
  46. }
  47. static int mv_hsic_phy_init(struct phy *phy)
  48. {
  49. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  50. struct platform_device *pdev = mv_phy->pdev;
  51. void __iomem *base = mv_phy->base;
  52. int ret;
  53. clk_prepare_enable(mv_phy->clk);
  54. /* Set reference clock */
  55. writel(0x1 << PHY_28NM_HSIC_PLL_SELLPFR_SHIFT |
  56. 0xf0 << PHY_28NM_HSIC_PLL_FBDIV_SHIFT |
  57. 0xd << PHY_28NM_HSIC_PLL_REFDIV_SHIFT,
  58. base + PHY_28NM_HSIC_PLL_CTRL01);
  59. /* Turn on PLL */
  60. writel(readl(base + PHY_28NM_HSIC_PLL_CTRL2) |
  61. PHY_28NM_HSIC_S2H_PU_PLL,
  62. base + PHY_28NM_HSIC_PLL_CTRL2);
  63. /* Make sure PHY PLL is locked */
  64. ret = wait_for_reg(base + PHY_28NM_HSIC_PLL_CTRL2,
  65. PHY_28NM_HSIC_H2S_PLL_LOCK, 100);
  66. if (ret) {
  67. dev_err(&pdev->dev, "HSIC PHY PLL not locked after 100mS.");
  68. clk_disable_unprepare(mv_phy->clk);
  69. }
  70. return ret;
  71. }
  72. static int mv_hsic_phy_power_on(struct phy *phy)
  73. {
  74. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  75. struct platform_device *pdev = mv_phy->pdev;
  76. void __iomem *base = mv_phy->base;
  77. u32 reg;
  78. int ret;
  79. reg = readl(base + PHY_28NM_HSIC_CTRL);
  80. /* Avoid SE0 state when resume for some device will take it as reset */
  81. reg &= ~S2H_DRV_SE0_4RESUME;
  82. reg |= PHY_28NM_HSIC_S2H_HSIC_EN; /* Enable HSIC PHY */
  83. writel(reg, base + PHY_28NM_HSIC_CTRL);
  84. /*
  85. * Calibration Timing
  86. * ____________________________
  87. * CAL START ___|
  88. * ____________________
  89. * CAL_DONE ___________|
  90. * | 400us |
  91. */
  92. /* Make sure PHY Calibration is ready */
  93. ret = wait_for_reg(base + PHY_28NM_HSIC_IMPCAL_CAL,
  94. PHY_28NM_HSIC_H2S_IMPCAL_DONE, 100);
  95. if (ret) {
  96. dev_warn(&pdev->dev, "HSIC PHY READY not set after 100mS.");
  97. return ret;
  98. }
  99. /* Waiting for HSIC connect int*/
  100. ret = wait_for_reg(base + PHY_28NM_HSIC_INT,
  101. PHY_28NM_HSIC_CONNECT_INT, 200);
  102. if (ret)
  103. dev_warn(&pdev->dev, "HSIC wait for connect interrupt timeout.");
  104. return ret;
  105. }
  106. static int mv_hsic_phy_power_off(struct phy *phy)
  107. {
  108. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  109. void __iomem *base = mv_phy->base;
  110. writel(readl(base + PHY_28NM_HSIC_CTRL) & ~PHY_28NM_HSIC_S2H_HSIC_EN,
  111. base + PHY_28NM_HSIC_CTRL);
  112. return 0;
  113. }
  114. static int mv_hsic_phy_exit(struct phy *phy)
  115. {
  116. struct mv_hsic_phy *mv_phy = phy_get_drvdata(phy);
  117. void __iomem *base = mv_phy->base;
  118. /* Turn off PLL */
  119. writel(readl(base + PHY_28NM_HSIC_PLL_CTRL2) &
  120. ~PHY_28NM_HSIC_S2H_PU_PLL,
  121. base + PHY_28NM_HSIC_PLL_CTRL2);
  122. clk_disable_unprepare(mv_phy->clk);
  123. return 0;
  124. }
  125. static const struct phy_ops hsic_ops = {
  126. .init = mv_hsic_phy_init,
  127. .power_on = mv_hsic_phy_power_on,
  128. .power_off = mv_hsic_phy_power_off,
  129. .exit = mv_hsic_phy_exit,
  130. .owner = THIS_MODULE,
  131. };
  132. static int mv_hsic_phy_probe(struct platform_device *pdev)
  133. {
  134. struct phy_provider *phy_provider;
  135. struct mv_hsic_phy *mv_phy;
  136. mv_phy = devm_kzalloc(&pdev->dev, sizeof(*mv_phy), GFP_KERNEL);
  137. if (!mv_phy)
  138. return -ENOMEM;
  139. mv_phy->pdev = pdev;
  140. mv_phy->clk = devm_clk_get(&pdev->dev, NULL);
  141. if (IS_ERR(mv_phy->clk)) {
  142. dev_err(&pdev->dev, "failed to get clock.\n");
  143. return PTR_ERR(mv_phy->clk);
  144. }
  145. mv_phy->base = devm_platform_ioremap_resource(pdev, 0);
  146. if (IS_ERR(mv_phy->base))
  147. return PTR_ERR(mv_phy->base);
  148. mv_phy->phy = devm_phy_create(&pdev->dev, pdev->dev.of_node, &hsic_ops);
  149. if (IS_ERR(mv_phy->phy))
  150. return PTR_ERR(mv_phy->phy);
  151. phy_set_drvdata(mv_phy->phy, mv_phy);
  152. phy_provider = devm_of_phy_provider_register(&pdev->dev, of_phy_simple_xlate);
  153. return PTR_ERR_OR_ZERO(phy_provider);
  154. }
  155. static const struct of_device_id mv_hsic_phy_dt_match[] = {
  156. { .compatible = "marvell,pxa1928-hsic-phy", },
  157. {},
  158. };
  159. MODULE_DEVICE_TABLE(of, mv_hsic_phy_dt_match);
  160. static struct platform_driver mv_hsic_phy_driver = {
  161. .probe = mv_hsic_phy_probe,
  162. .driver = {
  163. .name = "mv-hsic-phy",
  164. .of_match_table = of_match_ptr(mv_hsic_phy_dt_match),
  165. },
  166. };
  167. module_platform_driver(mv_hsic_phy_driver);
  168. MODULE_AUTHOR("Rob Herring <[email protected]>");
  169. MODULE_DESCRIPTION("Marvell HSIC phy driver");
  170. MODULE_LICENSE("GPL v2");