ecam.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2016 Broadcom
  4. */
  5. #include <linux/device.h>
  6. #include <linux/io.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/pci.h>
  10. #include <linux/pci-ecam.h>
  11. #include <linux/slab.h>
  12. /*
  13. * On 64-bit systems, we do a single ioremap for the whole config space
  14. * since we have enough virtual address range available. On 32-bit, we
  15. * ioremap the config space for each bus individually.
  16. */
  17. static const bool per_bus_mapping = !IS_ENABLED(CONFIG_64BIT);
  18. /*
  19. * Create a PCI config space window
  20. * - reserve mem region
  21. * - alloc struct pci_config_window with space for all mappings
  22. * - ioremap the config space
  23. */
  24. struct pci_config_window *pci_ecam_create(struct device *dev,
  25. struct resource *cfgres, struct resource *busr,
  26. const struct pci_ecam_ops *ops)
  27. {
  28. unsigned int bus_shift = ops->bus_shift;
  29. struct pci_config_window *cfg;
  30. unsigned int bus_range, bus_range_max, bsz;
  31. struct resource *conflict;
  32. int err;
  33. if (busr->start > busr->end)
  34. return ERR_PTR(-EINVAL);
  35. cfg = kzalloc(sizeof(*cfg), GFP_KERNEL);
  36. if (!cfg)
  37. return ERR_PTR(-ENOMEM);
  38. /* ECAM-compliant platforms need not supply ops->bus_shift */
  39. if (!bus_shift)
  40. bus_shift = PCIE_ECAM_BUS_SHIFT;
  41. cfg->parent = dev;
  42. cfg->ops = ops;
  43. cfg->busr.start = busr->start;
  44. cfg->busr.end = busr->end;
  45. cfg->busr.flags = IORESOURCE_BUS;
  46. cfg->bus_shift = bus_shift;
  47. bus_range = resource_size(&cfg->busr);
  48. bus_range_max = resource_size(cfgres) >> bus_shift;
  49. if (bus_range > bus_range_max) {
  50. bus_range = bus_range_max;
  51. cfg->busr.end = busr->start + bus_range - 1;
  52. dev_warn(dev, "ECAM area %pR can only accommodate %pR (reduced from %pR desired)\n",
  53. cfgres, &cfg->busr, busr);
  54. }
  55. bsz = 1 << bus_shift;
  56. cfg->res.start = cfgres->start;
  57. cfg->res.end = cfgres->end;
  58. cfg->res.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
  59. cfg->res.name = "PCI ECAM";
  60. conflict = request_resource_conflict(&iomem_resource, &cfg->res);
  61. if (conflict) {
  62. err = -EBUSY;
  63. dev_err(dev, "can't claim ECAM area %pR: address conflict with %s %pR\n",
  64. &cfg->res, conflict->name, conflict);
  65. goto err_exit;
  66. }
  67. if (per_bus_mapping) {
  68. cfg->winp = kcalloc(bus_range, sizeof(*cfg->winp), GFP_KERNEL);
  69. if (!cfg->winp)
  70. goto err_exit_malloc;
  71. } else {
  72. cfg->win = pci_remap_cfgspace(cfgres->start, bus_range * bsz);
  73. if (!cfg->win)
  74. goto err_exit_iomap;
  75. }
  76. if (ops->init) {
  77. err = ops->init(cfg);
  78. if (err)
  79. goto err_exit;
  80. }
  81. dev_info(dev, "ECAM at %pR for %pR\n", &cfg->res, &cfg->busr);
  82. return cfg;
  83. err_exit_iomap:
  84. dev_err(dev, "ECAM ioremap failed\n");
  85. err_exit_malloc:
  86. err = -ENOMEM;
  87. err_exit:
  88. pci_ecam_free(cfg);
  89. return ERR_PTR(err);
  90. }
  91. EXPORT_SYMBOL_GPL(pci_ecam_create);
  92. void pci_ecam_free(struct pci_config_window *cfg)
  93. {
  94. int i;
  95. if (per_bus_mapping) {
  96. if (cfg->winp) {
  97. for (i = 0; i < resource_size(&cfg->busr); i++)
  98. if (cfg->winp[i])
  99. iounmap(cfg->winp[i]);
  100. kfree(cfg->winp);
  101. }
  102. } else {
  103. if (cfg->win)
  104. iounmap(cfg->win);
  105. }
  106. if (cfg->res.parent)
  107. release_resource(&cfg->res);
  108. kfree(cfg);
  109. }
  110. EXPORT_SYMBOL_GPL(pci_ecam_free);
  111. static int pci_ecam_add_bus(struct pci_bus *bus)
  112. {
  113. struct pci_config_window *cfg = bus->sysdata;
  114. unsigned int bsz = 1 << cfg->bus_shift;
  115. unsigned int busn = bus->number;
  116. phys_addr_t start;
  117. if (!per_bus_mapping)
  118. return 0;
  119. if (busn < cfg->busr.start || busn > cfg->busr.end)
  120. return -EINVAL;
  121. busn -= cfg->busr.start;
  122. start = cfg->res.start + busn * bsz;
  123. cfg->winp[busn] = pci_remap_cfgspace(start, bsz);
  124. if (!cfg->winp[busn])
  125. return -ENOMEM;
  126. return 0;
  127. }
  128. static void pci_ecam_remove_bus(struct pci_bus *bus)
  129. {
  130. struct pci_config_window *cfg = bus->sysdata;
  131. unsigned int busn = bus->number;
  132. if (!per_bus_mapping || busn < cfg->busr.start || busn > cfg->busr.end)
  133. return;
  134. busn -= cfg->busr.start;
  135. if (cfg->winp[busn]) {
  136. iounmap(cfg->winp[busn]);
  137. cfg->winp[busn] = NULL;
  138. }
  139. }
  140. /*
  141. * Function to implement the pci_ops ->map_bus method
  142. */
  143. void __iomem *pci_ecam_map_bus(struct pci_bus *bus, unsigned int devfn,
  144. int where)
  145. {
  146. struct pci_config_window *cfg = bus->sysdata;
  147. unsigned int bus_shift = cfg->ops->bus_shift;
  148. unsigned int devfn_shift = cfg->ops->bus_shift - 8;
  149. unsigned int busn = bus->number;
  150. void __iomem *base;
  151. u32 bus_offset, devfn_offset;
  152. if (busn < cfg->busr.start || busn > cfg->busr.end)
  153. return NULL;
  154. busn -= cfg->busr.start;
  155. if (per_bus_mapping) {
  156. base = cfg->winp[busn];
  157. busn = 0;
  158. } else
  159. base = cfg->win;
  160. if (cfg->ops->bus_shift) {
  161. bus_offset = (busn & PCIE_ECAM_BUS_MASK) << bus_shift;
  162. devfn_offset = (devfn & PCIE_ECAM_DEVFN_MASK) << devfn_shift;
  163. where &= PCIE_ECAM_REG_MASK;
  164. return base + (bus_offset | devfn_offset | where);
  165. }
  166. return base + PCIE_ECAM_OFFSET(busn, devfn, where);
  167. }
  168. EXPORT_SYMBOL_GPL(pci_ecam_map_bus);
  169. /* ECAM ops */
  170. const struct pci_ecam_ops pci_generic_ecam_ops = {
  171. .pci_ops = {
  172. .add_bus = pci_ecam_add_bus,
  173. .remove_bus = pci_ecam_remove_bus,
  174. .map_bus = pci_ecam_map_bus,
  175. .read = pci_generic_config_read,
  176. .write = pci_generic_config_write,
  177. }
  178. };
  179. EXPORT_SYMBOL_GPL(pci_generic_ecam_ops);
  180. #if defined(CONFIG_ACPI) && defined(CONFIG_PCI_QUIRKS)
  181. /* ECAM ops for 32-bit access only (non-compliant) */
  182. const struct pci_ecam_ops pci_32b_ops = {
  183. .pci_ops = {
  184. .add_bus = pci_ecam_add_bus,
  185. .remove_bus = pci_ecam_remove_bus,
  186. .map_bus = pci_ecam_map_bus,
  187. .read = pci_generic_config_read32,
  188. .write = pci_generic_config_write32,
  189. }
  190. };
  191. /* ECAM ops for 32-bit read only (non-compliant) */
  192. const struct pci_ecam_ops pci_32b_read_ops = {
  193. .pci_ops = {
  194. .add_bus = pci_ecam_add_bus,
  195. .remove_bus = pci_ecam_remove_bus,
  196. .map_bus = pci_ecam_map_bus,
  197. .read = pci_generic_config_read32,
  198. .write = pci_generic_config_write,
  199. }
  200. };
  201. #endif