pci-rcar-gen2.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * pci-rcar-gen2: internal PCI bus support
  4. *
  5. * Copyright (C) 2013 Renesas Solutions Corp.
  6. * Copyright (C) 2013 Cogent Embedded, Inc.
  7. *
  8. * Author: Valentine Barshak <[email protected]>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/kernel.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/pci.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/sizes.h>
  21. #include <linux/slab.h>
  22. #include "../pci.h"
  23. /* AHB-PCI Bridge PCI communication registers */
  24. #define RCAR_AHBPCI_PCICOM_OFFSET 0x800
  25. #define RCAR_PCIAHB_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x00)
  26. #define RCAR_PCIAHB_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x04)
  27. #define RCAR_PCIAHB_PREFETCH0 0x0
  28. #define RCAR_PCIAHB_PREFETCH4 0x1
  29. #define RCAR_PCIAHB_PREFETCH8 0x2
  30. #define RCAR_PCIAHB_PREFETCH16 0x3
  31. #define RCAR_AHBPCI_WIN1_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x10)
  32. #define RCAR_AHBPCI_WIN2_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x14)
  33. #define RCAR_AHBPCI_WIN_CTR_MEM (3 << 1)
  34. #define RCAR_AHBPCI_WIN_CTR_CFG (5 << 1)
  35. #define RCAR_AHBPCI_WIN1_HOST (1 << 30)
  36. #define RCAR_AHBPCI_WIN1_DEVICE (1 << 31)
  37. #define RCAR_PCI_INT_ENABLE_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x20)
  38. #define RCAR_PCI_INT_STATUS_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x24)
  39. #define RCAR_PCI_INT_SIGTABORT (1 << 0)
  40. #define RCAR_PCI_INT_SIGRETABORT (1 << 1)
  41. #define RCAR_PCI_INT_REMABORT (1 << 2)
  42. #define RCAR_PCI_INT_PERR (1 << 3)
  43. #define RCAR_PCI_INT_SIGSERR (1 << 4)
  44. #define RCAR_PCI_INT_RESERR (1 << 5)
  45. #define RCAR_PCI_INT_WIN1ERR (1 << 12)
  46. #define RCAR_PCI_INT_WIN2ERR (1 << 13)
  47. #define RCAR_PCI_INT_A (1 << 16)
  48. #define RCAR_PCI_INT_B (1 << 17)
  49. #define RCAR_PCI_INT_PME (1 << 19)
  50. #define RCAR_PCI_INT_ALLERRORS (RCAR_PCI_INT_SIGTABORT | \
  51. RCAR_PCI_INT_SIGRETABORT | \
  52. RCAR_PCI_INT_REMABORT | \
  53. RCAR_PCI_INT_PERR | \
  54. RCAR_PCI_INT_SIGSERR | \
  55. RCAR_PCI_INT_RESERR | \
  56. RCAR_PCI_INT_WIN1ERR | \
  57. RCAR_PCI_INT_WIN2ERR)
  58. #define RCAR_AHB_BUS_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x30)
  59. #define RCAR_AHB_BUS_MMODE_HTRANS (1 << 0)
  60. #define RCAR_AHB_BUS_MMODE_BYTE_BURST (1 << 1)
  61. #define RCAR_AHB_BUS_MMODE_WR_INCR (1 << 2)
  62. #define RCAR_AHB_BUS_MMODE_HBUS_REQ (1 << 7)
  63. #define RCAR_AHB_BUS_SMODE_READYCTR (1 << 17)
  64. #define RCAR_AHB_BUS_MODE (RCAR_AHB_BUS_MMODE_HTRANS | \
  65. RCAR_AHB_BUS_MMODE_BYTE_BURST | \
  66. RCAR_AHB_BUS_MMODE_WR_INCR | \
  67. RCAR_AHB_BUS_MMODE_HBUS_REQ | \
  68. RCAR_AHB_BUS_SMODE_READYCTR)
  69. #define RCAR_USBCTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x34)
  70. #define RCAR_USBCTR_USBH_RST (1 << 0)
  71. #define RCAR_USBCTR_PCICLK_MASK (1 << 1)
  72. #define RCAR_USBCTR_PLL_RST (1 << 2)
  73. #define RCAR_USBCTR_DIRPD (1 << 8)
  74. #define RCAR_USBCTR_PCIAHB_WIN2_EN (1 << 9)
  75. #define RCAR_USBCTR_PCIAHB_WIN1_256M (0 << 10)
  76. #define RCAR_USBCTR_PCIAHB_WIN1_512M (1 << 10)
  77. #define RCAR_USBCTR_PCIAHB_WIN1_1G (2 << 10)
  78. #define RCAR_USBCTR_PCIAHB_WIN1_2G (3 << 10)
  79. #define RCAR_USBCTR_PCIAHB_WIN1_MASK (3 << 10)
  80. #define RCAR_PCI_ARBITER_CTR_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x40)
  81. #define RCAR_PCI_ARBITER_PCIREQ0 (1 << 0)
  82. #define RCAR_PCI_ARBITER_PCIREQ1 (1 << 1)
  83. #define RCAR_PCI_ARBITER_PCIBP_MODE (1 << 12)
  84. #define RCAR_PCI_UNIT_REV_REG (RCAR_AHBPCI_PCICOM_OFFSET + 0x48)
  85. struct rcar_pci {
  86. struct device *dev;
  87. void __iomem *reg;
  88. struct resource mem_res;
  89. struct resource *cfg_res;
  90. int irq;
  91. };
  92. /* PCI configuration space operations */
  93. static void __iomem *rcar_pci_cfg_base(struct pci_bus *bus, unsigned int devfn,
  94. int where)
  95. {
  96. struct rcar_pci *priv = bus->sysdata;
  97. int slot, val;
  98. if (!pci_is_root_bus(bus) || PCI_FUNC(devfn))
  99. return NULL;
  100. /* Only one EHCI/OHCI device built-in */
  101. slot = PCI_SLOT(devfn);
  102. if (slot > 2)
  103. return NULL;
  104. /* bridge logic only has registers to 0x40 */
  105. if (slot == 0x0 && where >= 0x40)
  106. return NULL;
  107. val = slot ? RCAR_AHBPCI_WIN1_DEVICE | RCAR_AHBPCI_WIN_CTR_CFG :
  108. RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG;
  109. iowrite32(val, priv->reg + RCAR_AHBPCI_WIN1_CTR_REG);
  110. return priv->reg + (slot >> 1) * 0x100 + where;
  111. }
  112. #ifdef CONFIG_PCI_DEBUG
  113. /* if debug enabled, then attach an error handler irq to the bridge */
  114. static irqreturn_t rcar_pci_err_irq(int irq, void *pw)
  115. {
  116. struct rcar_pci *priv = pw;
  117. struct device *dev = priv->dev;
  118. u32 status = ioread32(priv->reg + RCAR_PCI_INT_STATUS_REG);
  119. if (status & RCAR_PCI_INT_ALLERRORS) {
  120. dev_err(dev, "error irq: status %08x\n", status);
  121. /* clear the error(s) */
  122. iowrite32(status & RCAR_PCI_INT_ALLERRORS,
  123. priv->reg + RCAR_PCI_INT_STATUS_REG);
  124. return IRQ_HANDLED;
  125. }
  126. return IRQ_NONE;
  127. }
  128. static void rcar_pci_setup_errirq(struct rcar_pci *priv)
  129. {
  130. struct device *dev = priv->dev;
  131. int ret;
  132. u32 val;
  133. ret = devm_request_irq(dev, priv->irq, rcar_pci_err_irq,
  134. IRQF_SHARED, "error irq", priv);
  135. if (ret) {
  136. dev_err(dev, "cannot claim IRQ for error handling\n");
  137. return;
  138. }
  139. val = ioread32(priv->reg + RCAR_PCI_INT_ENABLE_REG);
  140. val |= RCAR_PCI_INT_ALLERRORS;
  141. iowrite32(val, priv->reg + RCAR_PCI_INT_ENABLE_REG);
  142. }
  143. #else
  144. static inline void rcar_pci_setup_errirq(struct rcar_pci *priv) { }
  145. #endif
  146. /* PCI host controller setup */
  147. static void rcar_pci_setup(struct rcar_pci *priv)
  148. {
  149. struct pci_host_bridge *bridge = pci_host_bridge_from_priv(priv);
  150. struct device *dev = priv->dev;
  151. void __iomem *reg = priv->reg;
  152. struct resource_entry *entry;
  153. unsigned long window_size;
  154. unsigned long window_addr;
  155. unsigned long window_pci;
  156. u32 val;
  157. entry = resource_list_first_type(&bridge->dma_ranges, IORESOURCE_MEM);
  158. if (!entry) {
  159. window_addr = 0x40000000;
  160. window_pci = 0x40000000;
  161. window_size = SZ_1G;
  162. } else {
  163. window_addr = entry->res->start;
  164. window_pci = entry->res->start - entry->offset;
  165. window_size = resource_size(entry->res);
  166. }
  167. pm_runtime_enable(dev);
  168. pm_runtime_get_sync(dev);
  169. val = ioread32(reg + RCAR_PCI_UNIT_REV_REG);
  170. dev_info(dev, "PCI: revision %x\n", val);
  171. /* Disable Direct Power Down State and assert reset */
  172. val = ioread32(reg + RCAR_USBCTR_REG) & ~RCAR_USBCTR_DIRPD;
  173. val |= RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST;
  174. iowrite32(val, reg + RCAR_USBCTR_REG);
  175. udelay(4);
  176. /* De-assert reset and reset PCIAHB window1 size */
  177. val &= ~(RCAR_USBCTR_PCIAHB_WIN1_MASK | RCAR_USBCTR_PCICLK_MASK |
  178. RCAR_USBCTR_USBH_RST | RCAR_USBCTR_PLL_RST);
  179. /* Setup PCIAHB window1 size */
  180. switch (window_size) {
  181. case SZ_2G:
  182. val |= RCAR_USBCTR_PCIAHB_WIN1_2G;
  183. break;
  184. case SZ_1G:
  185. val |= RCAR_USBCTR_PCIAHB_WIN1_1G;
  186. break;
  187. case SZ_512M:
  188. val |= RCAR_USBCTR_PCIAHB_WIN1_512M;
  189. break;
  190. default:
  191. pr_warn("unknown window size %ld - defaulting to 256M\n",
  192. window_size);
  193. window_size = SZ_256M;
  194. fallthrough;
  195. case SZ_256M:
  196. val |= RCAR_USBCTR_PCIAHB_WIN1_256M;
  197. break;
  198. }
  199. iowrite32(val, reg + RCAR_USBCTR_REG);
  200. /* Configure AHB master and slave modes */
  201. iowrite32(RCAR_AHB_BUS_MODE, reg + RCAR_AHB_BUS_CTR_REG);
  202. /* Configure PCI arbiter */
  203. val = ioread32(reg + RCAR_PCI_ARBITER_CTR_REG);
  204. val |= RCAR_PCI_ARBITER_PCIREQ0 | RCAR_PCI_ARBITER_PCIREQ1 |
  205. RCAR_PCI_ARBITER_PCIBP_MODE;
  206. iowrite32(val, reg + RCAR_PCI_ARBITER_CTR_REG);
  207. /* PCI-AHB mapping */
  208. iowrite32(window_addr | RCAR_PCIAHB_PREFETCH16,
  209. reg + RCAR_PCIAHB_WIN1_CTR_REG);
  210. /* AHB-PCI mapping: OHCI/EHCI registers */
  211. val = priv->mem_res.start | RCAR_AHBPCI_WIN_CTR_MEM;
  212. iowrite32(val, reg + RCAR_AHBPCI_WIN2_CTR_REG);
  213. /* Enable AHB-PCI bridge PCI configuration access */
  214. iowrite32(RCAR_AHBPCI_WIN1_HOST | RCAR_AHBPCI_WIN_CTR_CFG,
  215. reg + RCAR_AHBPCI_WIN1_CTR_REG);
  216. /* Set PCI-AHB Window1 address */
  217. iowrite32(window_pci | PCI_BASE_ADDRESS_MEM_PREFETCH,
  218. reg + PCI_BASE_ADDRESS_1);
  219. /* Set AHB-PCI bridge PCI communication area address */
  220. val = priv->cfg_res->start + RCAR_AHBPCI_PCICOM_OFFSET;
  221. iowrite32(val, reg + PCI_BASE_ADDRESS_0);
  222. val = ioread32(reg + PCI_COMMAND);
  223. val |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
  224. PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
  225. iowrite32(val, reg + PCI_COMMAND);
  226. /* Enable PCI interrupts */
  227. iowrite32(RCAR_PCI_INT_A | RCAR_PCI_INT_B | RCAR_PCI_INT_PME,
  228. reg + RCAR_PCI_INT_ENABLE_REG);
  229. rcar_pci_setup_errirq(priv);
  230. }
  231. static struct pci_ops rcar_pci_ops = {
  232. .map_bus = rcar_pci_cfg_base,
  233. .read = pci_generic_config_read,
  234. .write = pci_generic_config_write,
  235. };
  236. static int rcar_pci_probe(struct platform_device *pdev)
  237. {
  238. struct device *dev = &pdev->dev;
  239. struct resource *cfg_res, *mem_res;
  240. struct rcar_pci *priv;
  241. struct pci_host_bridge *bridge;
  242. void __iomem *reg;
  243. bridge = devm_pci_alloc_host_bridge(dev, sizeof(*priv));
  244. if (!bridge)
  245. return -ENOMEM;
  246. priv = pci_host_bridge_priv(bridge);
  247. bridge->sysdata = priv;
  248. cfg_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  249. reg = devm_ioremap_resource(dev, cfg_res);
  250. if (IS_ERR(reg))
  251. return PTR_ERR(reg);
  252. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  253. if (!mem_res || !mem_res->start)
  254. return -ENODEV;
  255. if (mem_res->start & 0xFFFF)
  256. return -EINVAL;
  257. priv->mem_res = *mem_res;
  258. priv->cfg_res = cfg_res;
  259. priv->irq = platform_get_irq(pdev, 0);
  260. priv->reg = reg;
  261. priv->dev = dev;
  262. if (priv->irq < 0) {
  263. dev_err(dev, "no valid irq found\n");
  264. return priv->irq;
  265. }
  266. bridge->ops = &rcar_pci_ops;
  267. pci_add_flags(PCI_REASSIGN_ALL_BUS);
  268. rcar_pci_setup(priv);
  269. return pci_host_probe(bridge);
  270. }
  271. static const struct of_device_id rcar_pci_of_match[] = {
  272. { .compatible = "renesas,pci-r8a7790", },
  273. { .compatible = "renesas,pci-r8a7791", },
  274. { .compatible = "renesas,pci-r8a7794", },
  275. { .compatible = "renesas,pci-rcar-gen2", },
  276. { .compatible = "renesas,pci-rzn1", },
  277. { },
  278. };
  279. static struct platform_driver rcar_pci_driver = {
  280. .driver = {
  281. .name = "pci-rcar-gen2",
  282. .suppress_bind_attrs = true,
  283. .of_match_table = rcar_pci_of_match,
  284. },
  285. .probe = rcar_pci_probe,
  286. };
  287. builtin_platform_driver(rcar_pci_driver);