123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706 |
- // SPDX-License-Identifier: GPL-2.0
- /*
- * Synopsys DesignWare PCIe host controller driver
- *
- * Copyright (C) 2013 Samsung Electronics Co., Ltd.
- * https://www.samsung.com
- *
- * Author: Jingoo Han <[email protected]>
- */
- #include <linux/align.h>
- #include <linux/bitops.h>
- #include <linux/delay.h>
- #include <linux/of.h>
- #include <linux/of_platform.h>
- #include <linux/sizes.h>
- #include <linux/types.h>
- #include "../../pci.h"
- #include "pcie-designware.h"
- void dw_pcie_version_detect(struct dw_pcie *pci)
- {
- u32 ver;
- /* The content of the CSR is zero on DWC PCIe older than v4.70a */
- ver = dw_pcie_readl_dbi(pci, PCIE_VERSION_NUMBER);
- if (!ver)
- return;
- if (pci->version && pci->version != ver)
- dev_warn(pci->dev, "Versions don't match (%08x != %08x)\n",
- pci->version, ver);
- else
- pci->version = ver;
- ver = dw_pcie_readl_dbi(pci, PCIE_VERSION_TYPE);
- if (pci->type && pci->type != ver)
- dev_warn(pci->dev, "Types don't match (%08x != %08x)\n",
- pci->type, ver);
- else
- pci->type = ver;
- }
- /*
- * These interfaces resemble the pci_find_*capability() interfaces, but these
- * are for configuring host controllers, which are bridges *to* PCI devices but
- * are not PCI devices themselves.
- */
- static u8 __dw_pcie_find_next_cap(struct dw_pcie *pci, u8 cap_ptr,
- u8 cap)
- {
- u8 cap_id, next_cap_ptr;
- u16 reg;
- if (!cap_ptr)
- return 0;
- reg = dw_pcie_readw_dbi(pci, cap_ptr);
- cap_id = (reg & 0x00ff);
- if (cap_id > PCI_CAP_ID_MAX)
- return 0;
- if (cap_id == cap)
- return cap_ptr;
- next_cap_ptr = (reg & 0xff00) >> 8;
- return __dw_pcie_find_next_cap(pci, next_cap_ptr, cap);
- }
- u8 dw_pcie_find_capability(struct dw_pcie *pci, u8 cap)
- {
- u8 next_cap_ptr;
- u16 reg;
- reg = dw_pcie_readw_dbi(pci, PCI_CAPABILITY_LIST);
- next_cap_ptr = (reg & 0x00ff);
- return __dw_pcie_find_next_cap(pci, next_cap_ptr, cap);
- }
- EXPORT_SYMBOL_GPL(dw_pcie_find_capability);
- static u16 dw_pcie_find_next_ext_capability(struct dw_pcie *pci, u16 start,
- u8 cap)
- {
- u32 header;
- int ttl;
- int pos = PCI_CFG_SPACE_SIZE;
- /* minimum 8 bytes per capability */
- ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
- if (start)
- pos = start;
- header = dw_pcie_readl_dbi(pci, pos);
- /*
- * If we have no capabilities, this is indicated by cap ID,
- * cap version and next pointer all being 0.
- */
- if (header == 0)
- return 0;
- while (ttl-- > 0) {
- if (PCI_EXT_CAP_ID(header) == cap && pos != start)
- return pos;
- pos = PCI_EXT_CAP_NEXT(header);
- if (pos < PCI_CFG_SPACE_SIZE)
- break;
- header = dw_pcie_readl_dbi(pci, pos);
- }
- return 0;
- }
- u16 dw_pcie_find_ext_capability(struct dw_pcie *pci, u8 cap)
- {
- return dw_pcie_find_next_ext_capability(pci, 0, cap);
- }
- EXPORT_SYMBOL_GPL(dw_pcie_find_ext_capability);
- int dw_pcie_read(void __iomem *addr, int size, u32 *val)
- {
- if (!IS_ALIGNED((uintptr_t)addr, size)) {
- *val = 0;
- return PCIBIOS_BAD_REGISTER_NUMBER;
- }
- if (size == 4) {
- *val = readl(addr);
- } else if (size == 2) {
- *val = readw(addr);
- } else if (size == 1) {
- *val = readb(addr);
- } else {
- *val = 0;
- return PCIBIOS_BAD_REGISTER_NUMBER;
- }
- return PCIBIOS_SUCCESSFUL;
- }
- EXPORT_SYMBOL_GPL(dw_pcie_read);
- int dw_pcie_write(void __iomem *addr, int size, u32 val)
- {
- if (!IS_ALIGNED((uintptr_t)addr, size))
- return PCIBIOS_BAD_REGISTER_NUMBER;
- if (size == 4)
- writel(val, addr);
- else if (size == 2)
- writew(val, addr);
- else if (size == 1)
- writeb(val, addr);
- else
- return PCIBIOS_BAD_REGISTER_NUMBER;
- return PCIBIOS_SUCCESSFUL;
- }
- EXPORT_SYMBOL_GPL(dw_pcie_write);
- u32 dw_pcie_read_dbi(struct dw_pcie *pci, u32 reg, size_t size)
- {
- int ret;
- u32 val;
- if (pci->ops && pci->ops->read_dbi)
- return pci->ops->read_dbi(pci, pci->dbi_base, reg, size);
- ret = dw_pcie_read(pci->dbi_base + reg, size, &val);
- if (ret)
- dev_err(pci->dev, "Read DBI address failed\n");
- return val;
- }
- EXPORT_SYMBOL_GPL(dw_pcie_read_dbi);
- void dw_pcie_write_dbi(struct dw_pcie *pci, u32 reg, size_t size, u32 val)
- {
- int ret;
- if (pci->ops && pci->ops->write_dbi) {
- pci->ops->write_dbi(pci, pci->dbi_base, reg, size, val);
- return;
- }
- ret = dw_pcie_write(pci->dbi_base + reg, size, val);
- if (ret)
- dev_err(pci->dev, "Write DBI address failed\n");
- }
- EXPORT_SYMBOL_GPL(dw_pcie_write_dbi);
- void dw_pcie_write_dbi2(struct dw_pcie *pci, u32 reg, size_t size, u32 val)
- {
- int ret;
- if (pci->ops && pci->ops->write_dbi2) {
- pci->ops->write_dbi2(pci, pci->dbi_base2, reg, size, val);
- return;
- }
- ret = dw_pcie_write(pci->dbi_base2 + reg, size, val);
- if (ret)
- dev_err(pci->dev, "write DBI address failed\n");
- }
- static inline void __iomem *dw_pcie_select_atu(struct dw_pcie *pci, u32 dir,
- u32 index)
- {
- if (pci->iatu_unroll_enabled)
- return pci->atu_base + PCIE_ATU_UNROLL_BASE(dir, index);
- dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, dir | index);
- return pci->atu_base;
- }
- static u32 dw_pcie_readl_atu(struct dw_pcie *pci, u32 dir, u32 index, u32 reg)
- {
- void __iomem *base;
- int ret;
- u32 val;
- base = dw_pcie_select_atu(pci, dir, index);
- if (pci->ops && pci->ops->read_dbi)
- return pci->ops->read_dbi(pci, base, reg, 4);
- ret = dw_pcie_read(base + reg, 4, &val);
- if (ret)
- dev_err(pci->dev, "Read ATU address failed\n");
- return val;
- }
- static void dw_pcie_writel_atu(struct dw_pcie *pci, u32 dir, u32 index,
- u32 reg, u32 val)
- {
- void __iomem *base;
- int ret;
- base = dw_pcie_select_atu(pci, dir, index);
- if (pci->ops && pci->ops->write_dbi) {
- pci->ops->write_dbi(pci, base, reg, 4, val);
- return;
- }
- ret = dw_pcie_write(base + reg, 4, val);
- if (ret)
- dev_err(pci->dev, "Write ATU address failed\n");
- }
- static inline u32 dw_pcie_readl_atu_ob(struct dw_pcie *pci, u32 index, u32 reg)
- {
- return dw_pcie_readl_atu(pci, PCIE_ATU_REGION_DIR_OB, index, reg);
- }
- static inline void dw_pcie_writel_atu_ob(struct dw_pcie *pci, u32 index, u32 reg,
- u32 val)
- {
- dw_pcie_writel_atu(pci, PCIE_ATU_REGION_DIR_OB, index, reg, val);
- }
- static inline u32 dw_pcie_enable_ecrc(u32 val)
- {
- /*
- * DesignWare core version 4.90A has a design issue where the 'TD'
- * bit in the Control register-1 of the ATU outbound region acts
- * like an override for the ECRC setting, i.e., the presence of TLP
- * Digest (ECRC) in the outgoing TLPs is solely determined by this
- * bit. This is contrary to the PCIe spec which says that the
- * enablement of the ECRC is solely determined by the AER
- * registers.
- *
- * Because of this, even when the ECRC is enabled through AER
- * registers, the transactions going through ATU won't have TLP
- * Digest as there is no way the PCI core AER code could program
- * the TD bit which is specific to the DesignWare core.
- *
- * The best way to handle this scenario is to program the TD bit
- * always. It affects only the traffic from root port to downstream
- * devices.
- *
- * At this point,
- * When ECRC is enabled in AER registers, everything works normally
- * When ECRC is NOT enabled in AER registers, then,
- * on Root Port:- TLP Digest (DWord size) gets appended to each packet
- * even through it is not required. Since downstream
- * TLPs are mostly for configuration accesses and BAR
- * accesses, they are not in critical path and won't
- * have much negative effect on the performance.
- * on End Point:- TLP Digest is received for some/all the packets coming
- * from the root port. TLP Digest is ignored because,
- * as per the PCIe Spec r5.0 v1.0 section 2.2.3
- * "TLP Digest Rules", when an endpoint receives TLP
- * Digest when its ECRC check functionality is disabled
- * in AER registers, received TLP Digest is just ignored.
- * Since there is no issue or error reported either side, best way to
- * handle the scenario is to program TD bit by default.
- */
- return val | PCIE_ATU_TD;
- }
- static int __dw_pcie_prog_outbound_atu(struct dw_pcie *pci, u8 func_no,
- int index, int type, u64 cpu_addr,
- u64 pci_addr, u64 size)
- {
- u32 retries, val;
- u64 limit_addr;
- if (pci->ops && pci->ops->cpu_addr_fixup)
- cpu_addr = pci->ops->cpu_addr_fixup(pci, cpu_addr);
- limit_addr = cpu_addr + size - 1;
- if ((limit_addr & ~pci->region_limit) != (cpu_addr & ~pci->region_limit) ||
- !IS_ALIGNED(cpu_addr, pci->region_align) ||
- !IS_ALIGNED(pci_addr, pci->region_align) || !size) {
- return -EINVAL;
- }
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_LOWER_BASE,
- lower_32_bits(cpu_addr));
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_UPPER_BASE,
- upper_32_bits(cpu_addr));
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_LIMIT,
- lower_32_bits(limit_addr));
- if (dw_pcie_ver_is_ge(pci, 460A))
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_UPPER_LIMIT,
- upper_32_bits(limit_addr));
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_LOWER_TARGET,
- lower_32_bits(pci_addr));
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_UPPER_TARGET,
- upper_32_bits(pci_addr));
- val = type | PCIE_ATU_FUNC_NUM(func_no);
- if (upper_32_bits(limit_addr) > upper_32_bits(cpu_addr) &&
- dw_pcie_ver_is_ge(pci, 460A))
- val |= PCIE_ATU_INCREASE_REGION_SIZE;
- if (dw_pcie_ver_is(pci, 490A))
- val = dw_pcie_enable_ecrc(val);
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_REGION_CTRL1, val);
- dw_pcie_writel_atu_ob(pci, index, PCIE_ATU_REGION_CTRL2, PCIE_ATU_ENABLE);
- /*
- * Make sure ATU enable takes effect before any subsequent config
- * and I/O accesses.
- */
- for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
- val = dw_pcie_readl_atu_ob(pci, index, PCIE_ATU_REGION_CTRL2);
- if (val & PCIE_ATU_ENABLE)
- return 0;
- mdelay(LINK_WAIT_IATU);
- }
- dev_err(pci->dev, "Outbound iATU is not being enabled\n");
- return -ETIMEDOUT;
- }
- int dw_pcie_prog_outbound_atu(struct dw_pcie *pci, int index, int type,
- u64 cpu_addr, u64 pci_addr, u64 size)
- {
- return __dw_pcie_prog_outbound_atu(pci, 0, index, type,
- cpu_addr, pci_addr, size);
- }
- int dw_pcie_prog_ep_outbound_atu(struct dw_pcie *pci, u8 func_no, int index,
- int type, u64 cpu_addr, u64 pci_addr,
- u64 size)
- {
- return __dw_pcie_prog_outbound_atu(pci, func_no, index, type,
- cpu_addr, pci_addr, size);
- }
- static inline u32 dw_pcie_readl_atu_ib(struct dw_pcie *pci, u32 index, u32 reg)
- {
- return dw_pcie_readl_atu(pci, PCIE_ATU_REGION_DIR_IB, index, reg);
- }
- static inline void dw_pcie_writel_atu_ib(struct dw_pcie *pci, u32 index, u32 reg,
- u32 val)
- {
- dw_pcie_writel_atu(pci, PCIE_ATU_REGION_DIR_IB, index, reg, val);
- }
- int dw_pcie_prog_inbound_atu(struct dw_pcie *pci, u8 func_no, int index,
- int type, u64 cpu_addr, u8 bar)
- {
- u32 retries, val;
- if (!IS_ALIGNED(cpu_addr, pci->region_align))
- return -EINVAL;
- dw_pcie_writel_atu_ib(pci, index, PCIE_ATU_LOWER_TARGET,
- lower_32_bits(cpu_addr));
- dw_pcie_writel_atu_ib(pci, index, PCIE_ATU_UPPER_TARGET,
- upper_32_bits(cpu_addr));
- dw_pcie_writel_atu_ib(pci, index, PCIE_ATU_REGION_CTRL1, type |
- PCIE_ATU_FUNC_NUM(func_no));
- dw_pcie_writel_atu_ib(pci, index, PCIE_ATU_REGION_CTRL2,
- PCIE_ATU_ENABLE | PCIE_ATU_FUNC_NUM_MATCH_EN |
- PCIE_ATU_BAR_MODE_ENABLE | (bar << 8));
- /*
- * Make sure ATU enable takes effect before any subsequent config
- * and I/O accesses.
- */
- for (retries = 0; retries < LINK_WAIT_MAX_IATU_RETRIES; retries++) {
- val = dw_pcie_readl_atu_ib(pci, index, PCIE_ATU_REGION_CTRL2);
- if (val & PCIE_ATU_ENABLE)
- return 0;
- mdelay(LINK_WAIT_IATU);
- }
- dev_err(pci->dev, "Inbound iATU is not being enabled\n");
- return -ETIMEDOUT;
- }
- void dw_pcie_disable_atu(struct dw_pcie *pci, u32 dir, int index)
- {
- dw_pcie_writel_atu(pci, dir, index, PCIE_ATU_REGION_CTRL2, 0);
- }
- int dw_pcie_wait_for_link(struct dw_pcie *pci)
- {
- u32 offset, val;
- int retries;
- /* Check if the link is up or not */
- for (retries = 0; retries < LINK_WAIT_MAX_RETRIES; retries++) {
- if (dw_pcie_link_up(pci))
- break;
- usleep_range(LINK_WAIT_USLEEP_MIN, LINK_WAIT_USLEEP_MAX);
- }
- if (retries >= LINK_WAIT_MAX_RETRIES) {
- dev_err(pci->dev, "Phy link never came up\n");
- return -ETIMEDOUT;
- }
- offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
- val = dw_pcie_readw_dbi(pci, offset + PCI_EXP_LNKSTA);
- dev_info(pci->dev, "PCIe Gen.%u x%u link up\n",
- FIELD_GET(PCI_EXP_LNKSTA_CLS, val),
- FIELD_GET(PCI_EXP_LNKSTA_NLW, val));
- return 0;
- }
- EXPORT_SYMBOL_GPL(dw_pcie_wait_for_link);
- int dw_pcie_link_up(struct dw_pcie *pci)
- {
- u32 val;
- if (pci->ops && pci->ops->link_up)
- return pci->ops->link_up(pci);
- val = dw_pcie_readl_dbi(pci, PCIE_PORT_DEBUG1);
- return ((val & PCIE_PORT_DEBUG1_LINK_UP) &&
- (!(val & PCIE_PORT_DEBUG1_LINK_IN_TRAINING)));
- }
- EXPORT_SYMBOL_GPL(dw_pcie_link_up);
- void dw_pcie_upconfig_setup(struct dw_pcie *pci)
- {
- u32 val;
- val = dw_pcie_readl_dbi(pci, PCIE_PORT_MULTI_LANE_CTRL);
- val |= PORT_MLTI_UPCFG_SUPPORT;
- dw_pcie_writel_dbi(pci, PCIE_PORT_MULTI_LANE_CTRL, val);
- }
- EXPORT_SYMBOL_GPL(dw_pcie_upconfig_setup);
- static void dw_pcie_link_set_max_speed(struct dw_pcie *pci, u32 link_gen)
- {
- u32 cap, ctrl2, link_speed;
- u8 offset = dw_pcie_find_capability(pci, PCI_CAP_ID_EXP);
- cap = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCAP);
- ctrl2 = dw_pcie_readl_dbi(pci, offset + PCI_EXP_LNKCTL2);
- ctrl2 &= ~PCI_EXP_LNKCTL2_TLS;
- switch (pcie_link_speed[link_gen]) {
- case PCIE_SPEED_2_5GT:
- link_speed = PCI_EXP_LNKCTL2_TLS_2_5GT;
- break;
- case PCIE_SPEED_5_0GT:
- link_speed = PCI_EXP_LNKCTL2_TLS_5_0GT;
- break;
- case PCIE_SPEED_8_0GT:
- link_speed = PCI_EXP_LNKCTL2_TLS_8_0GT;
- break;
- case PCIE_SPEED_16_0GT:
- link_speed = PCI_EXP_LNKCTL2_TLS_16_0GT;
- break;
- default:
- /* Use hardware capability */
- link_speed = FIELD_GET(PCI_EXP_LNKCAP_SLS, cap);
- ctrl2 &= ~PCI_EXP_LNKCTL2_HASD;
- break;
- }
- dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCTL2, ctrl2 | link_speed);
- cap &= ~((u32)PCI_EXP_LNKCAP_SLS);
- dw_pcie_writel_dbi(pci, offset + PCI_EXP_LNKCAP, cap | link_speed);
- }
- static bool dw_pcie_iatu_unroll_enabled(struct dw_pcie *pci)
- {
- u32 val;
- val = dw_pcie_readl_dbi(pci, PCIE_ATU_VIEWPORT);
- if (val == 0xffffffff)
- return true;
- return false;
- }
- static void dw_pcie_iatu_detect_regions(struct dw_pcie *pci)
- {
- int max_region, ob, ib;
- u32 val, min, dir;
- u64 max;
- if (pci->iatu_unroll_enabled) {
- max_region = min((int)pci->atu_size / 512, 256);
- } else {
- dw_pcie_writel_dbi(pci, PCIE_ATU_VIEWPORT, 0xFF);
- max_region = dw_pcie_readl_dbi(pci, PCIE_ATU_VIEWPORT) + 1;
- }
- for (ob = 0; ob < max_region; ob++) {
- dw_pcie_writel_atu_ob(pci, ob, PCIE_ATU_LOWER_TARGET, 0x11110000);
- val = dw_pcie_readl_atu_ob(pci, ob, PCIE_ATU_LOWER_TARGET);
- if (val != 0x11110000)
- break;
- }
- for (ib = 0; ib < max_region; ib++) {
- dw_pcie_writel_atu_ib(pci, ib, PCIE_ATU_LOWER_TARGET, 0x11110000);
- val = dw_pcie_readl_atu_ib(pci, ib, PCIE_ATU_LOWER_TARGET);
- if (val != 0x11110000)
- break;
- }
- if (ob) {
- dir = PCIE_ATU_REGION_DIR_OB;
- } else if (ib) {
- dir = PCIE_ATU_REGION_DIR_IB;
- } else {
- dev_err(pci->dev, "No iATU regions found\n");
- return;
- }
- dw_pcie_writel_atu(pci, dir, 0, PCIE_ATU_LIMIT, 0x0);
- min = dw_pcie_readl_atu(pci, dir, 0, PCIE_ATU_LIMIT);
- if (dw_pcie_ver_is_ge(pci, 460A)) {
- dw_pcie_writel_atu(pci, dir, 0, PCIE_ATU_UPPER_LIMIT, 0xFFFFFFFF);
- max = dw_pcie_readl_atu(pci, dir, 0, PCIE_ATU_UPPER_LIMIT);
- } else {
- max = 0;
- }
- pci->num_ob_windows = ob;
- pci->num_ib_windows = ib;
- pci->region_align = 1 << fls(min);
- pci->region_limit = (max << 32) | (SZ_4G - 1);
- }
- void dw_pcie_iatu_detect(struct dw_pcie *pci)
- {
- struct platform_device *pdev = to_platform_device(pci->dev);
- pci->iatu_unroll_enabled = dw_pcie_iatu_unroll_enabled(pci);
- if (pci->iatu_unroll_enabled) {
- if (!pci->atu_base) {
- struct resource *res =
- platform_get_resource_byname(pdev, IORESOURCE_MEM, "atu");
- if (res) {
- pci->atu_size = resource_size(res);
- pci->atu_base = devm_ioremap_resource(pci->dev, res);
- }
- if (!pci->atu_base || IS_ERR(pci->atu_base))
- pci->atu_base = pci->dbi_base + DEFAULT_DBI_ATU_OFFSET;
- }
- if (!pci->atu_size)
- /* Pick a minimal default, enough for 8 in and 8 out windows */
- pci->atu_size = SZ_4K;
- } else {
- pci->atu_base = pci->dbi_base + PCIE_ATU_VIEWPORT_BASE;
- pci->atu_size = PCIE_ATU_VIEWPORT_SIZE;
- }
- dw_pcie_iatu_detect_regions(pci);
- dev_info(pci->dev, "iATU unroll: %s\n", pci->iatu_unroll_enabled ?
- "enabled" : "disabled");
- dev_info(pci->dev, "iATU regions: %u ob, %u ib, align %uK, limit %lluG\n",
- pci->num_ob_windows, pci->num_ib_windows,
- pci->region_align / SZ_1K, (pci->region_limit + 1) / SZ_1G);
- }
- void dw_pcie_setup(struct dw_pcie *pci)
- {
- struct device_node *np = pci->dev->of_node;
- u32 val;
- if (pci->link_gen > 0)
- dw_pcie_link_set_max_speed(pci, pci->link_gen);
- /* Configure Gen1 N_FTS */
- if (pci->n_fts[0]) {
- val = dw_pcie_readl_dbi(pci, PCIE_PORT_AFR);
- val &= ~(PORT_AFR_N_FTS_MASK | PORT_AFR_CC_N_FTS_MASK);
- val |= PORT_AFR_N_FTS(pci->n_fts[0]);
- val |= PORT_AFR_CC_N_FTS(pci->n_fts[0]);
- dw_pcie_writel_dbi(pci, PCIE_PORT_AFR, val);
- }
- /* Configure Gen2+ N_FTS */
- if (pci->n_fts[1]) {
- val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
- val &= ~PORT_LOGIC_N_FTS_MASK;
- val |= pci->n_fts[1];
- dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
- }
- if (of_property_read_bool(np, "snps,enable-cdm-check")) {
- val = dw_pcie_readl_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS);
- val |= PCIE_PL_CHK_REG_CHK_REG_CONTINUOUS |
- PCIE_PL_CHK_REG_CHK_REG_START;
- dw_pcie_writel_dbi(pci, PCIE_PL_CHK_REG_CONTROL_STATUS, val);
- }
- val = dw_pcie_readl_dbi(pci, PCIE_PORT_LINK_CONTROL);
- val &= ~PORT_LINK_FAST_LINK_MODE;
- val |= PORT_LINK_DLL_LINK_EN;
- dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
- of_property_read_u32(np, "num-lanes", &pci->num_lanes);
- if (!pci->num_lanes) {
- dev_dbg(pci->dev, "Using h/w default number of lanes\n");
- return;
- }
- /* Set the number of lanes */
- val &= ~PORT_LINK_FAST_LINK_MODE;
- val &= ~PORT_LINK_MODE_MASK;
- switch (pci->num_lanes) {
- case 1:
- val |= PORT_LINK_MODE_1_LANES;
- break;
- case 2:
- val |= PORT_LINK_MODE_2_LANES;
- break;
- case 4:
- val |= PORT_LINK_MODE_4_LANES;
- break;
- case 8:
- val |= PORT_LINK_MODE_8_LANES;
- break;
- default:
- dev_err(pci->dev, "num-lanes %u: invalid value\n", pci->num_lanes);
- return;
- }
- dw_pcie_writel_dbi(pci, PCIE_PORT_LINK_CONTROL, val);
- /* Set link width speed control register */
- val = dw_pcie_readl_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL);
- val &= ~PORT_LOGIC_LINK_WIDTH_MASK;
- switch (pci->num_lanes) {
- case 1:
- val |= PORT_LOGIC_LINK_WIDTH_1_LANES;
- break;
- case 2:
- val |= PORT_LOGIC_LINK_WIDTH_2_LANES;
- break;
- case 4:
- val |= PORT_LOGIC_LINK_WIDTH_4_LANES;
- break;
- case 8:
- val |= PORT_LOGIC_LINK_WIDTH_8_LANES;
- break;
- }
- dw_pcie_writel_dbi(pci, PCIE_LINK_WIDTH_SPEED_CONTROL, val);
- }
|