nci.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * NCI based driver for Samsung S3FWRN5 NFC chip
  4. *
  5. * Copyright (C) 2015 Samsung Electrnoics
  6. * Robert Baldyga <[email protected]>
  7. */
  8. #include <linux/completion.h>
  9. #include <linux/firmware.h>
  10. #include "s3fwrn5.h"
  11. #include "nci.h"
  12. static int s3fwrn5_nci_prop_rsp(struct nci_dev *ndev, struct sk_buff *skb)
  13. {
  14. __u8 status = skb->data[0];
  15. nci_req_complete(ndev, status);
  16. return 0;
  17. }
  18. const struct nci_driver_ops s3fwrn5_nci_prop_ops[4] = {
  19. {
  20. .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
  21. NCI_PROP_SET_RFREG),
  22. .rsp = s3fwrn5_nci_prop_rsp,
  23. },
  24. {
  25. .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
  26. NCI_PROP_START_RFREG),
  27. .rsp = s3fwrn5_nci_prop_rsp,
  28. },
  29. {
  30. .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
  31. NCI_PROP_STOP_RFREG),
  32. .rsp = s3fwrn5_nci_prop_rsp,
  33. },
  34. {
  35. .opcode = nci_opcode_pack(NCI_GID_PROPRIETARY,
  36. NCI_PROP_FW_CFG),
  37. .rsp = s3fwrn5_nci_prop_rsp,
  38. },
  39. };
  40. #define S3FWRN5_RFREG_SECTION_SIZE 252
  41. int s3fwrn5_nci_rf_configure(struct s3fwrn5_info *info, const char *fw_name)
  42. {
  43. struct device *dev = &info->ndev->nfc_dev->dev;
  44. const struct firmware *fw;
  45. struct nci_prop_fw_cfg_cmd fw_cfg;
  46. struct nci_prop_set_rfreg_cmd set_rfreg;
  47. struct nci_prop_stop_rfreg_cmd stop_rfreg;
  48. u32 checksum;
  49. int i, len;
  50. int ret;
  51. ret = request_firmware(&fw, fw_name, dev);
  52. if (ret < 0)
  53. return ret;
  54. /* Compute rfreg checksum */
  55. checksum = 0;
  56. for (i = 0; i < fw->size; i += 4)
  57. checksum += *((u32 *)(fw->data+i));
  58. /* Set default clock configuration for external crystal */
  59. fw_cfg.clk_type = 0x01;
  60. fw_cfg.clk_speed = 0xff;
  61. fw_cfg.clk_req = 0xff;
  62. ret = nci_prop_cmd(info->ndev, NCI_PROP_FW_CFG,
  63. sizeof(fw_cfg), (__u8 *)&fw_cfg);
  64. if (ret < 0)
  65. goto out;
  66. /* Start rfreg configuration */
  67. dev_info(dev, "rfreg configuration update: %s\n", fw_name);
  68. ret = nci_prop_cmd(info->ndev, NCI_PROP_START_RFREG, 0, NULL);
  69. if (ret < 0) {
  70. dev_err(dev, "Unable to start rfreg update\n");
  71. goto out;
  72. }
  73. /* Update rfreg */
  74. set_rfreg.index = 0;
  75. for (i = 0; i < fw->size; i += S3FWRN5_RFREG_SECTION_SIZE) {
  76. len = (fw->size - i < S3FWRN5_RFREG_SECTION_SIZE) ?
  77. (fw->size - i) : S3FWRN5_RFREG_SECTION_SIZE;
  78. memcpy(set_rfreg.data, fw->data+i, len);
  79. ret = nci_prop_cmd(info->ndev, NCI_PROP_SET_RFREG,
  80. len+1, (__u8 *)&set_rfreg);
  81. if (ret < 0) {
  82. dev_err(dev, "rfreg update error (code=%d)\n", ret);
  83. goto out;
  84. }
  85. set_rfreg.index++;
  86. }
  87. /* Finish rfreg configuration */
  88. stop_rfreg.checksum = checksum & 0xffff;
  89. ret = nci_prop_cmd(info->ndev, NCI_PROP_STOP_RFREG,
  90. sizeof(stop_rfreg), (__u8 *)&stop_rfreg);
  91. if (ret < 0) {
  92. dev_err(dev, "Unable to stop rfreg update\n");
  93. goto out;
  94. }
  95. dev_info(dev, "rfreg configuration update: success\n");
  96. out:
  97. release_firmware(fw);
  98. return ret;
  99. }