pci.h 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2020 Realtek Corporation
  3. */
  4. #ifndef __RTW89_PCI_H__
  5. #define __RTW89_PCI_H__
  6. #include "txrx.h"
  7. #define MDIO_PG0_G1 0
  8. #define MDIO_PG1_G1 1
  9. #define MDIO_PG0_G2 2
  10. #define MDIO_PG1_G2 3
  11. #define RAC_CTRL_PPR 0x00
  12. #define RAC_ANA0A 0x0A
  13. #define B_BAC_EQ_SEL BIT(5)
  14. #define RAC_ANA0C 0x0C
  15. #define B_PCIE_BIT_PSAVE BIT(15)
  16. #define RAC_ANA10 0x10
  17. #define B_PCIE_BIT_PINOUT_DIS BIT(3)
  18. #define RAC_REG_REV2 0x1B
  19. #define BAC_CMU_EN_DLY_MASK GENMASK(15, 12)
  20. #define PCIE_DPHY_DLY_25US 0x1
  21. #define RAC_ANA19 0x19
  22. #define B_PCIE_BIT_RD_SEL BIT(2)
  23. #define RAC_REG_FLD_0 0x1D
  24. #define BAC_AUTOK_N_MASK GENMASK(3, 2)
  25. #define PCIE_AUTOK_4 0x3
  26. #define RAC_ANA1F 0x1F
  27. #define RAC_ANA24 0x24
  28. #define B_AX_DEGLITCH GENMASK(11, 8)
  29. #define RAC_ANA26 0x26
  30. #define B_AX_RXEN GENMASK(15, 14)
  31. #define RAC_CTRL_PPR_V1 0x30
  32. #define B_AX_CLK_CALIB_EN BIT(12)
  33. #define B_AX_CALIB_EN BIT(13)
  34. #define B_AX_DIV GENMASK(15, 14)
  35. #define RAC_SET_PPR_V1 0x31
  36. #define R_AX_DBI_FLAG 0x1090
  37. #define B_AX_DBI_RFLAG BIT(17)
  38. #define B_AX_DBI_WFLAG BIT(16)
  39. #define B_AX_DBI_WREN_MSK GENMASK(15, 12)
  40. #define B_AX_DBI_ADDR_MSK GENMASK(11, 2)
  41. #define R_AX_DBI_WDATA 0x1094
  42. #define R_AX_DBI_RDATA 0x1098
  43. #define R_AX_MDIO_WDATA 0x10A4
  44. #define R_AX_MDIO_RDATA 0x10A6
  45. #define R_AX_PCIE_PS_CTRL_V1 0x3008
  46. #define B_AX_CMAC_EXIT_L1_EN BIT(7)
  47. #define B_AX_DMAC0_EXIT_L1_EN BIT(6)
  48. #define B_AX_SEL_XFER_PENDING BIT(3)
  49. #define B_AX_SEL_REQ_ENTR_L1 BIT(2)
  50. #define B_AX_SEL_REQ_EXIT_L1 BIT(0)
  51. #define R_AX_PCIE_MIX_CFG_V1 0x300C
  52. #define B_AX_ASPM_CTRL_L1 BIT(17)
  53. #define B_AX_ASPM_CTRL_L0 BIT(16)
  54. #define B_AX_ASPM_CTRL_MASK GENMASK(17, 16)
  55. #define B_AX_XFER_PENDING_FW BIT(11)
  56. #define B_AX_XFER_PENDING BIT(10)
  57. #define B_AX_REQ_EXIT_L1 BIT(9)
  58. #define B_AX_REQ_ENTR_L1 BIT(8)
  59. #define B_AX_L1SUB_DISABLE BIT(0)
  60. #define R_AX_L1_CLK_CTRL 0x3010
  61. #define B_AX_CLK_REQ_N BIT(1)
  62. #define R_AX_PCIE_BG_CLR 0x303C
  63. #define B_AX_BG_CLR_ASYNC_M3 BIT(4)
  64. #define R_AX_PCIE_LAT_CTRL 0x3044
  65. #define B_AX_CLK_REQ_SEL_OPT BIT(1)
  66. #define B_AX_CLK_REQ_SEL BIT(0)
  67. #define R_AX_PCIE_IO_RCY_M1 0x3100
  68. #define B_AX_PCIE_IO_RCY_P_M1 BIT(5)
  69. #define B_AX_PCIE_IO_RCY_WDT_P_M1 BIT(4)
  70. #define B_AX_PCIE_IO_RCY_WDT_MODE_M1 BIT(3)
  71. #define B_AX_PCIE_IO_RCY_TRIG_M1 BIT(0)
  72. #define R_AX_PCIE_WDT_TIMER_M1 0x3104
  73. #define B_AX_PCIE_WDT_TIMER_M1_MASK GENMASK(31, 0)
  74. #define R_AX_PCIE_IO_RCY_M2 0x310C
  75. #define B_AX_PCIE_IO_RCY_P_M2 BIT(5)
  76. #define B_AX_PCIE_IO_RCY_WDT_P_M2 BIT(4)
  77. #define B_AX_PCIE_IO_RCY_WDT_MODE_M2 BIT(3)
  78. #define B_AX_PCIE_IO_RCY_TRIG_M2 BIT(0)
  79. #define R_AX_PCIE_WDT_TIMER_M2 0x3110
  80. #define B_AX_PCIE_WDT_TIMER_M2_MASK GENMASK(31, 0)
  81. #define R_AX_PCIE_IO_RCY_E0 0x3118
  82. #define B_AX_PCIE_IO_RCY_P_E0 BIT(5)
  83. #define B_AX_PCIE_IO_RCY_WDT_P_E0 BIT(4)
  84. #define B_AX_PCIE_IO_RCY_WDT_MODE_E0 BIT(3)
  85. #define B_AX_PCIE_IO_RCY_TRIG_E0 BIT(0)
  86. #define R_AX_PCIE_WDT_TIMER_E0 0x311C
  87. #define B_AX_PCIE_WDT_TIMER_E0_MASK GENMASK(31, 0)
  88. #define R_AX_PCIE_IO_RCY_S1 0x3124
  89. #define B_AX_PCIE_IO_RCY_RP_S1 BIT(7)
  90. #define B_AX_PCIE_IO_RCY_WP_S1 BIT(6)
  91. #define B_AX_PCIE_IO_RCY_WDT_RP_S1 BIT(5)
  92. #define B_AX_PCIE_IO_RCY_WDT_WP_S1 BIT(4)
  93. #define B_AX_PCIE_IO_RCY_WDT_MODE_S1 BIT(3)
  94. #define B_AX_PCIE_IO_RCY_RTRIG_S1 BIT(1)
  95. #define B_AX_PCIE_IO_RCY_WTRIG_S1 BIT(0)
  96. #define R_AX_PCIE_WDT_TIMER_S1 0x3128
  97. #define B_AX_PCIE_WDT_TIMER_S1_MASK GENMASK(31, 0)
  98. #define R_RAC_DIRECT_OFFSET_G1 0x3800
  99. #define FILTER_OUT_EQ_MASK GENMASK(14, 10)
  100. #define R_RAC_DIRECT_OFFSET_G2 0x3880
  101. #define REG_FILTER_OUT_MASK GENMASK(6, 2)
  102. #define RAC_MULT 2
  103. #define RTW89_PCI_WR_RETRY_CNT 20
  104. /* Interrupts */
  105. #define R_AX_HIMR0 0x01A0
  106. #define B_AX_WDT_TIMEOUT_INT_EN BIT(22)
  107. #define B_AX_HALT_C2H_INT_EN BIT(21)
  108. #define R_AX_HISR0 0x01A4
  109. #define R_AX_HIMR1 0x01A8
  110. #define B_AX_GPIO18_INT_EN BIT(2)
  111. #define B_AX_GPIO17_INT_EN BIT(1)
  112. #define B_AX_GPIO16_INT_EN BIT(0)
  113. #define R_AX_HISR1 0x01AC
  114. #define B_AX_GPIO18_INT BIT(2)
  115. #define B_AX_GPIO17_INT BIT(1)
  116. #define B_AX_GPIO16_INT BIT(0)
  117. #define R_AX_MDIO_CFG 0x10A0
  118. #define B_AX_MDIO_PHY_ADDR_MASK GENMASK(13, 12)
  119. #define B_AX_MDIO_RFLAG BIT(9)
  120. #define B_AX_MDIO_WFLAG BIT(8)
  121. #define B_AX_MDIO_ADDR_MASK GENMASK(4, 0)
  122. #define R_AX_PCIE_HIMR00 0x10B0
  123. #define R_AX_HAXI_HIMR00 0x10B0
  124. #define B_AX_HC00ISR_IND_INT_EN BIT(27)
  125. #define B_AX_HD1ISR_IND_INT_EN BIT(26)
  126. #define B_AX_HD0ISR_IND_INT_EN BIT(25)
  127. #define B_AX_HS0ISR_IND_INT_EN BIT(24)
  128. #define B_AX_RETRAIN_INT_EN BIT(21)
  129. #define B_AX_RPQBD_FULL_INT_EN BIT(20)
  130. #define B_AX_RDU_INT_EN BIT(19)
  131. #define B_AX_RXDMA_STUCK_INT_EN BIT(18)
  132. #define B_AX_TXDMA_STUCK_INT_EN BIT(17)
  133. #define B_AX_PCIE_HOTRST_INT_EN BIT(16)
  134. #define B_AX_PCIE_FLR_INT_EN BIT(15)
  135. #define B_AX_PCIE_PERST_INT_EN BIT(14)
  136. #define B_AX_TXDMA_CH12_INT_EN BIT(13)
  137. #define B_AX_TXDMA_CH9_INT_EN BIT(12)
  138. #define B_AX_TXDMA_CH8_INT_EN BIT(11)
  139. #define B_AX_TXDMA_ACH7_INT_EN BIT(10)
  140. #define B_AX_TXDMA_ACH6_INT_EN BIT(9)
  141. #define B_AX_TXDMA_ACH5_INT_EN BIT(8)
  142. #define B_AX_TXDMA_ACH4_INT_EN BIT(7)
  143. #define B_AX_TXDMA_ACH3_INT_EN BIT(6)
  144. #define B_AX_TXDMA_ACH2_INT_EN BIT(5)
  145. #define B_AX_TXDMA_ACH1_INT_EN BIT(4)
  146. #define B_AX_TXDMA_ACH0_INT_EN BIT(3)
  147. #define B_AX_RPQDMA_INT_EN BIT(2)
  148. #define B_AX_RXP1DMA_INT_EN BIT(1)
  149. #define B_AX_RXDMA_INT_EN BIT(0)
  150. #define R_AX_PCIE_HISR00 0x10B4
  151. #define R_AX_HAXI_HISR00 0x10B4
  152. #define B_AX_HC00ISR_IND_INT BIT(27)
  153. #define B_AX_HD1ISR_IND_INT BIT(26)
  154. #define B_AX_HD0ISR_IND_INT BIT(25)
  155. #define B_AX_HS0ISR_IND_INT BIT(24)
  156. #define B_AX_RETRAIN_INT BIT(21)
  157. #define B_AX_RPQBD_FULL_INT BIT(20)
  158. #define B_AX_RDU_INT BIT(19)
  159. #define B_AX_RXDMA_STUCK_INT BIT(18)
  160. #define B_AX_TXDMA_STUCK_INT BIT(17)
  161. #define B_AX_PCIE_HOTRST_INT BIT(16)
  162. #define B_AX_PCIE_FLR_INT BIT(15)
  163. #define B_AX_PCIE_PERST_INT BIT(14)
  164. #define B_AX_TXDMA_CH12_INT BIT(13)
  165. #define B_AX_TXDMA_CH9_INT BIT(12)
  166. #define B_AX_TXDMA_CH8_INT BIT(11)
  167. #define B_AX_TXDMA_ACH7_INT BIT(10)
  168. #define B_AX_TXDMA_ACH6_INT BIT(9)
  169. #define B_AX_TXDMA_ACH5_INT BIT(8)
  170. #define B_AX_TXDMA_ACH4_INT BIT(7)
  171. #define B_AX_TXDMA_ACH3_INT BIT(6)
  172. #define B_AX_TXDMA_ACH2_INT BIT(5)
  173. #define B_AX_TXDMA_ACH1_INT BIT(4)
  174. #define B_AX_TXDMA_ACH0_INT BIT(3)
  175. #define B_AX_RPQDMA_INT BIT(2)
  176. #define B_AX_RXP1DMA_INT BIT(1)
  177. #define B_AX_RXDMA_INT BIT(0)
  178. #define R_AX_HAXI_HIMR10 0x11E0
  179. #define B_AX_TXDMA_CH11_INT_EN_V1 BIT(1)
  180. #define B_AX_TXDMA_CH10_INT_EN_V1 BIT(0)
  181. #define R_AX_PCIE_HIMR10 0x13B0
  182. #define B_AX_HC10ISR_IND_INT_EN BIT(28)
  183. #define B_AX_TXDMA_CH11_INT_EN BIT(12)
  184. #define B_AX_TXDMA_CH10_INT_EN BIT(11)
  185. #define R_AX_PCIE_HISR10 0x13B4
  186. #define B_AX_HC10ISR_IND_INT BIT(28)
  187. #define B_AX_TXDMA_CH11_INT BIT(12)
  188. #define B_AX_TXDMA_CH10_INT BIT(11)
  189. #define R_AX_PCIE_HIMR00_V1 0x30B0
  190. #define B_AX_HCI_AXIDMA_INT_EN BIT(29)
  191. #define B_AX_HC00ISR_IND_INT_EN_V1 BIT(28)
  192. #define B_AX_HD1ISR_IND_INT_EN_V1 BIT(27)
  193. #define B_AX_HD0ISR_IND_INT_EN_V1 BIT(26)
  194. #define B_AX_HS1ISR_IND_INT_EN BIT(25)
  195. #define B_AX_PCIE_DBG_STE_INT_EN BIT(13)
  196. #define R_AX_PCIE_HISR00_V1 0x30B4
  197. #define B_AX_HCI_AXIDMA_INT BIT(29)
  198. #define B_AX_HC00ISR_IND_INT_V1 BIT(28)
  199. #define B_AX_HD1ISR_IND_INT_V1 BIT(27)
  200. #define B_AX_HD0ISR_IND_INT_V1 BIT(26)
  201. #define B_AX_HS1ISR_IND_INT BIT(25)
  202. #define B_AX_PCIE_DBG_STE_INT BIT(13)
  203. /* TX/RX */
  204. #define R_AX_DRV_FW_HSK_0 0x01B0
  205. #define R_AX_DRV_FW_HSK_1 0x01B4
  206. #define R_AX_DRV_FW_HSK_2 0x01B8
  207. #define R_AX_DRV_FW_HSK_3 0x01BC
  208. #define R_AX_DRV_FW_HSK_4 0x01C0
  209. #define R_AX_DRV_FW_HSK_5 0x01C4
  210. #define R_AX_DRV_FW_HSK_6 0x01C8
  211. #define R_AX_DRV_FW_HSK_7 0x01CC
  212. #define R_AX_RXQ_RXBD_IDX 0x1050
  213. #define R_AX_RPQ_RXBD_IDX 0x1054
  214. #define R_AX_ACH0_TXBD_IDX 0x1058
  215. #define R_AX_ACH1_TXBD_IDX 0x105C
  216. #define R_AX_ACH2_TXBD_IDX 0x1060
  217. #define R_AX_ACH3_TXBD_IDX 0x1064
  218. #define R_AX_ACH4_TXBD_IDX 0x1068
  219. #define R_AX_ACH5_TXBD_IDX 0x106C
  220. #define R_AX_ACH6_TXBD_IDX 0x1070
  221. #define R_AX_ACH7_TXBD_IDX 0x1074
  222. #define R_AX_CH8_TXBD_IDX 0x1078 /* Management Queue band 0 */
  223. #define R_AX_CH9_TXBD_IDX 0x107C /* HI Queue band 0 */
  224. #define R_AX_CH10_TXBD_IDX 0x137C /* Management Queue band 1 */
  225. #define R_AX_CH11_TXBD_IDX 0x1380 /* HI Queue band 1 */
  226. #define R_AX_CH12_TXBD_IDX 0x1080 /* FWCMD Queue */
  227. #define R_AX_CH10_TXBD_IDX_V1 0x11D0
  228. #define R_AX_CH11_TXBD_IDX_V1 0x11D4
  229. #define R_AX_RXQ_RXBD_IDX_V1 0x1218
  230. #define R_AX_RPQ_RXBD_IDX_V1 0x121C
  231. #define TXBD_HW_IDX_MASK GENMASK(27, 16)
  232. #define TXBD_HOST_IDX_MASK GENMASK(11, 0)
  233. #define R_AX_ACH0_TXBD_DESA_L 0x1110
  234. #define R_AX_ACH0_TXBD_DESA_H 0x1114
  235. #define R_AX_ACH1_TXBD_DESA_L 0x1118
  236. #define R_AX_ACH1_TXBD_DESA_H 0x111C
  237. #define R_AX_ACH2_TXBD_DESA_L 0x1120
  238. #define R_AX_ACH2_TXBD_DESA_H 0x1124
  239. #define R_AX_ACH3_TXBD_DESA_L 0x1128
  240. #define R_AX_ACH3_TXBD_DESA_H 0x112C
  241. #define R_AX_ACH4_TXBD_DESA_L 0x1130
  242. #define R_AX_ACH4_TXBD_DESA_H 0x1134
  243. #define R_AX_ACH5_TXBD_DESA_L 0x1138
  244. #define R_AX_ACH5_TXBD_DESA_H 0x113C
  245. #define R_AX_ACH6_TXBD_DESA_L 0x1140
  246. #define R_AX_ACH6_TXBD_DESA_H 0x1144
  247. #define R_AX_ACH7_TXBD_DESA_L 0x1148
  248. #define R_AX_ACH7_TXBD_DESA_H 0x114C
  249. #define R_AX_CH8_TXBD_DESA_L 0x1150
  250. #define R_AX_CH8_TXBD_DESA_H 0x1154
  251. #define R_AX_CH9_TXBD_DESA_L 0x1158
  252. #define R_AX_CH9_TXBD_DESA_H 0x115C
  253. #define R_AX_CH10_TXBD_DESA_L 0x1358
  254. #define R_AX_CH10_TXBD_DESA_H 0x135C
  255. #define R_AX_CH11_TXBD_DESA_L 0x1360
  256. #define R_AX_CH11_TXBD_DESA_H 0x1364
  257. #define R_AX_CH12_TXBD_DESA_L 0x1160
  258. #define R_AX_CH12_TXBD_DESA_H 0x1164
  259. #define R_AX_RXQ_RXBD_DESA_L 0x1100
  260. #define R_AX_RXQ_RXBD_DESA_H 0x1104
  261. #define R_AX_RPQ_RXBD_DESA_L 0x1108
  262. #define R_AX_RPQ_RXBD_DESA_H 0x110C
  263. #define R_AX_RXQ_RXBD_DESA_L_V1 0x1220
  264. #define R_AX_RXQ_RXBD_DESA_H_V1 0x1224
  265. #define R_AX_RPQ_RXBD_DESA_L_V1 0x1228
  266. #define R_AX_RPQ_RXBD_DESA_H_V1 0x122C
  267. #define R_AX_ACH0_TXBD_DESA_L_V1 0x1230
  268. #define R_AX_ACH0_TXBD_DESA_H_V1 0x1234
  269. #define R_AX_ACH1_TXBD_DESA_L_V1 0x1238
  270. #define R_AX_ACH1_TXBD_DESA_H_V1 0x123C
  271. #define R_AX_ACH2_TXBD_DESA_L_V1 0x1240
  272. #define R_AX_ACH2_TXBD_DESA_H_V1 0x1244
  273. #define R_AX_ACH3_TXBD_DESA_L_V1 0x1248
  274. #define R_AX_ACH3_TXBD_DESA_H_V1 0x124C
  275. #define R_AX_ACH4_TXBD_DESA_L_V1 0x1250
  276. #define R_AX_ACH4_TXBD_DESA_H_V1 0x1254
  277. #define R_AX_ACH5_TXBD_DESA_L_V1 0x1258
  278. #define R_AX_ACH5_TXBD_DESA_H_V1 0x125C
  279. #define R_AX_ACH6_TXBD_DESA_L_V1 0x1260
  280. #define R_AX_ACH6_TXBD_DESA_H_V1 0x1264
  281. #define R_AX_ACH7_TXBD_DESA_L_V1 0x1268
  282. #define R_AX_ACH7_TXBD_DESA_H_V1 0x126C
  283. #define R_AX_CH8_TXBD_DESA_L_V1 0x1270
  284. #define R_AX_CH8_TXBD_DESA_H_V1 0x1274
  285. #define R_AX_CH9_TXBD_DESA_L_V1 0x1278
  286. #define R_AX_CH9_TXBD_DESA_H_V1 0x127C
  287. #define R_AX_CH12_TXBD_DESA_L_V1 0x1280
  288. #define R_AX_CH12_TXBD_DESA_H_V1 0x1284
  289. #define R_AX_CH10_TXBD_DESA_L_V1 0x1458
  290. #define R_AX_CH10_TXBD_DESA_H_V1 0x145C
  291. #define R_AX_CH11_TXBD_DESA_L_V1 0x1460
  292. #define R_AX_CH11_TXBD_DESA_H_V1 0x1464
  293. #define B_AX_DESC_NUM_MSK GENMASK(11, 0)
  294. #define R_AX_RXQ_RXBD_NUM 0x1020
  295. #define R_AX_RPQ_RXBD_NUM 0x1022
  296. #define R_AX_ACH0_TXBD_NUM 0x1024
  297. #define R_AX_ACH1_TXBD_NUM 0x1026
  298. #define R_AX_ACH2_TXBD_NUM 0x1028
  299. #define R_AX_ACH3_TXBD_NUM 0x102A
  300. #define R_AX_ACH4_TXBD_NUM 0x102C
  301. #define R_AX_ACH5_TXBD_NUM 0x102E
  302. #define R_AX_ACH6_TXBD_NUM 0x1030
  303. #define R_AX_ACH7_TXBD_NUM 0x1032
  304. #define R_AX_CH8_TXBD_NUM 0x1034
  305. #define R_AX_CH9_TXBD_NUM 0x1036
  306. #define R_AX_CH10_TXBD_NUM 0x1338
  307. #define R_AX_CH11_TXBD_NUM 0x133A
  308. #define R_AX_CH12_TXBD_NUM 0x1038
  309. #define R_AX_RXQ_RXBD_NUM_V1 0x1210
  310. #define R_AX_RPQ_RXBD_NUM_V1 0x1212
  311. #define R_AX_CH10_TXBD_NUM_V1 0x1438
  312. #define R_AX_CH11_TXBD_NUM_V1 0x143A
  313. #define R_AX_ACH0_BDRAM_CTRL 0x1200
  314. #define R_AX_ACH1_BDRAM_CTRL 0x1204
  315. #define R_AX_ACH2_BDRAM_CTRL 0x1208
  316. #define R_AX_ACH3_BDRAM_CTRL 0x120C
  317. #define R_AX_ACH4_BDRAM_CTRL 0x1210
  318. #define R_AX_ACH5_BDRAM_CTRL 0x1214
  319. #define R_AX_ACH6_BDRAM_CTRL 0x1218
  320. #define R_AX_ACH7_BDRAM_CTRL 0x121C
  321. #define R_AX_CH8_BDRAM_CTRL 0x1220
  322. #define R_AX_CH9_BDRAM_CTRL 0x1224
  323. #define R_AX_CH10_BDRAM_CTRL 0x1320
  324. #define R_AX_CH11_BDRAM_CTRL 0x1324
  325. #define R_AX_CH12_BDRAM_CTRL 0x1228
  326. #define R_AX_ACH0_BDRAM_CTRL_V1 0x1300
  327. #define R_AX_ACH1_BDRAM_CTRL_V1 0x1304
  328. #define R_AX_ACH2_BDRAM_CTRL_V1 0x1308
  329. #define R_AX_ACH3_BDRAM_CTRL_V1 0x130C
  330. #define R_AX_ACH4_BDRAM_CTRL_V1 0x1310
  331. #define R_AX_ACH5_BDRAM_CTRL_V1 0x1314
  332. #define R_AX_ACH6_BDRAM_CTRL_V1 0x1318
  333. #define R_AX_ACH7_BDRAM_CTRL_V1 0x131C
  334. #define R_AX_CH8_BDRAM_CTRL_V1 0x1320
  335. #define R_AX_CH9_BDRAM_CTRL_V1 0x1324
  336. #define R_AX_CH12_BDRAM_CTRL_V1 0x1328
  337. #define R_AX_CH10_BDRAM_CTRL_V1 0x1420
  338. #define R_AX_CH11_BDRAM_CTRL_V1 0x1424
  339. #define BDRAM_SIDX_MASK GENMASK(7, 0)
  340. #define BDRAM_MAX_MASK GENMASK(15, 8)
  341. #define BDRAM_MIN_MASK GENMASK(23, 16)
  342. #define R_AX_PCIE_INIT_CFG1 0x1000
  343. #define B_AX_PCIE_RXRST_KEEP_REG BIT(23)
  344. #define B_AX_PCIE_TXRST_KEEP_REG BIT(22)
  345. #define B_AX_PCIE_PERST_KEEP_REG BIT(21)
  346. #define B_AX_PCIE_FLR_KEEP_REG BIT(20)
  347. #define B_AX_PCIE_TRAIN_KEEP_REG BIT(19)
  348. #define B_AX_RXBD_MODE BIT(18)
  349. #define B_AX_PCIE_MAX_RXDMA_MASK GENMASK(16, 14)
  350. #define B_AX_RXHCI_EN BIT(13)
  351. #define B_AX_LATENCY_CONTROL BIT(12)
  352. #define B_AX_TXHCI_EN BIT(11)
  353. #define B_AX_PCIE_MAX_TXDMA_MASK GENMASK(10, 8)
  354. #define B_AX_TX_TRUNC_MODE BIT(5)
  355. #define B_AX_RX_TRUNC_MODE BIT(4)
  356. #define B_AX_RST_BDRAM BIT(3)
  357. #define B_AX_DIS_RXDMA_PRE BIT(2)
  358. #define R_AX_TXDMA_ADDR_H 0x10F0
  359. #define R_AX_RXDMA_ADDR_H 0x10F4
  360. #define R_AX_PCIE_DMA_STOP1 0x1010
  361. #define B_AX_STOP_PCIEIO BIT(20)
  362. #define B_AX_STOP_WPDMA BIT(19)
  363. #define B_AX_STOP_CH12 BIT(18)
  364. #define B_AX_STOP_CH9 BIT(17)
  365. #define B_AX_STOP_CH8 BIT(16)
  366. #define B_AX_STOP_ACH7 BIT(15)
  367. #define B_AX_STOP_ACH6 BIT(14)
  368. #define B_AX_STOP_ACH5 BIT(13)
  369. #define B_AX_STOP_ACH4 BIT(12)
  370. #define B_AX_STOP_ACH3 BIT(11)
  371. #define B_AX_STOP_ACH2 BIT(10)
  372. #define B_AX_STOP_ACH1 BIT(9)
  373. #define B_AX_STOP_ACH0 BIT(8)
  374. #define B_AX_STOP_RPQ BIT(1)
  375. #define B_AX_STOP_RXQ BIT(0)
  376. #define B_AX_TX_STOP1_ALL GENMASK(18, 8)
  377. #define B_AX_TX_STOP1_MASK (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \
  378. B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \
  379. B_AX_STOP_ACH4 | B_AX_STOP_ACH5 | \
  380. B_AX_STOP_ACH6 | B_AX_STOP_ACH7 | \
  381. B_AX_STOP_CH8 | B_AX_STOP_CH9 | \
  382. B_AX_STOP_CH12)
  383. #define B_AX_TX_STOP1_MASK_V1 (B_AX_STOP_ACH0 | B_AX_STOP_ACH1 | \
  384. B_AX_STOP_ACH2 | B_AX_STOP_ACH3 | \
  385. B_AX_STOP_CH8 | B_AX_STOP_CH9 | \
  386. B_AX_STOP_CH12)
  387. #define R_AX_PCIE_DMA_STOP2 0x1310
  388. #define B_AX_STOP_CH11 BIT(1)
  389. #define B_AX_STOP_CH10 BIT(0)
  390. #define B_AX_TX_STOP2_ALL GENMASK(1, 0)
  391. #define R_AX_TXBD_RWPTR_CLR1 0x1014
  392. #define B_AX_CLR_CH12_IDX BIT(10)
  393. #define B_AX_CLR_CH9_IDX BIT(9)
  394. #define B_AX_CLR_CH8_IDX BIT(8)
  395. #define B_AX_CLR_ACH7_IDX BIT(7)
  396. #define B_AX_CLR_ACH6_IDX BIT(6)
  397. #define B_AX_CLR_ACH5_IDX BIT(5)
  398. #define B_AX_CLR_ACH4_IDX BIT(4)
  399. #define B_AX_CLR_ACH3_IDX BIT(3)
  400. #define B_AX_CLR_ACH2_IDX BIT(2)
  401. #define B_AX_CLR_ACH1_IDX BIT(1)
  402. #define B_AX_CLR_ACH0_IDX BIT(0)
  403. #define B_AX_TXBD_CLR1_ALL GENMASK(10, 0)
  404. #define R_AX_RXBD_RWPTR_CLR 0x1018
  405. #define B_AX_CLR_RPQ_IDX BIT(1)
  406. #define B_AX_CLR_RXQ_IDX BIT(0)
  407. #define B_AX_RXBD_CLR_ALL GENMASK(1, 0)
  408. #define R_AX_TXBD_RWPTR_CLR2 0x1314
  409. #define B_AX_CLR_CH11_IDX BIT(1)
  410. #define B_AX_CLR_CH10_IDX BIT(0)
  411. #define B_AX_TXBD_CLR2_ALL GENMASK(1, 0)
  412. #define R_AX_PCIE_DMA_BUSY1 0x101C
  413. #define B_AX_PCIEIO_RX_BUSY BIT(22)
  414. #define B_AX_PCIEIO_TX_BUSY BIT(21)
  415. #define B_AX_PCIEIO_BUSY BIT(20)
  416. #define B_AX_WPDMA_BUSY BIT(19)
  417. #define B_AX_CH12_BUSY BIT(18)
  418. #define B_AX_CH9_BUSY BIT(17)
  419. #define B_AX_CH8_BUSY BIT(16)
  420. #define B_AX_ACH7_BUSY BIT(15)
  421. #define B_AX_ACH6_BUSY BIT(14)
  422. #define B_AX_ACH5_BUSY BIT(13)
  423. #define B_AX_ACH4_BUSY BIT(12)
  424. #define B_AX_ACH3_BUSY BIT(11)
  425. #define B_AX_ACH2_BUSY BIT(10)
  426. #define B_AX_ACH1_BUSY BIT(9)
  427. #define B_AX_ACH0_BUSY BIT(8)
  428. #define B_AX_RPQ_BUSY BIT(1)
  429. #define B_AX_RXQ_BUSY BIT(0)
  430. #define DMA_BUSY1_CHECK (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \
  431. B_AX_ACH3_BUSY | B_AX_ACH4_BUSY | B_AX_ACH5_BUSY | \
  432. B_AX_ACH6_BUSY | B_AX_ACH7_BUSY | B_AX_CH8_BUSY | \
  433. B_AX_CH9_BUSY | B_AX_CH12_BUSY)
  434. #define DMA_BUSY1_CHECK_V1 (B_AX_ACH0_BUSY | B_AX_ACH1_BUSY | B_AX_ACH2_BUSY | \
  435. B_AX_ACH3_BUSY | B_AX_CH8_BUSY | B_AX_CH9_BUSY | \
  436. B_AX_CH12_BUSY)
  437. #define R_AX_PCIE_DMA_BUSY2 0x131C
  438. #define B_AX_CH11_BUSY BIT(1)
  439. #define B_AX_CH10_BUSY BIT(0)
  440. /* Configure */
  441. #define R_AX_PCIE_INIT_CFG2 0x1004
  442. #define B_AX_WD_ITVL_IDLE GENMASK(27, 24)
  443. #define B_AX_WD_ITVL_ACT GENMASK(19, 16)
  444. #define B_AX_PCIE_RX_APPLEN_MASK GENMASK(13, 0)
  445. #define R_AX_PCIE_PS_CTRL 0x1008
  446. #define B_AX_L1OFF_PWR_OFF_EN BIT(5)
  447. #define R_AX_INT_MIT_RX 0x10D4
  448. #define B_AX_RXMIT_RXP2_SEL BIT(19)
  449. #define B_AX_RXMIT_RXP1_SEL BIT(18)
  450. #define B_AX_RXTIMER_UNIT_MASK GENMASK(17, 16)
  451. #define AX_RXTIMER_UNIT_64US 0
  452. #define AX_RXTIMER_UNIT_128US 1
  453. #define AX_RXTIMER_UNIT_256US 2
  454. #define AX_RXTIMER_UNIT_512US 3
  455. #define B_AX_RXCOUNTER_MATCH_MASK GENMASK(15, 8)
  456. #define B_AX_RXTIMER_MATCH_MASK GENMASK(7, 0)
  457. #define R_AX_DBG_ERR_FLAG 0x11C4
  458. #define B_AX_PCIE_RPQ_FULL BIT(29)
  459. #define B_AX_PCIE_RXQ_FULL BIT(28)
  460. #define B_AX_CPL_STATUS_MASK GENMASK(27, 25)
  461. #define B_AX_RX_STUCK BIT(22)
  462. #define B_AX_TX_STUCK BIT(21)
  463. #define B_AX_PCIEDBG_TXERR0 BIT(16)
  464. #define B_AX_PCIE_RXP1_ERR0 BIT(4)
  465. #define B_AX_PCIE_TXBD_LEN0 BIT(1)
  466. #define B_AX_PCIE_TXBD_4KBOUD_LENERR BIT(0)
  467. #define R_AX_TXBD_RWPTR_CLR2_V1 0x11C4
  468. #define B_AX_CLR_CH11_IDX BIT(1)
  469. #define B_AX_CLR_CH10_IDX BIT(0)
  470. #define R_AX_LBC_WATCHDOG 0x11D8
  471. #define B_AX_LBC_TIMER GENMASK(7, 4)
  472. #define B_AX_LBC_FLAG BIT(1)
  473. #define B_AX_LBC_EN BIT(0)
  474. #define R_AX_RXBD_RWPTR_CLR_V1 0x1200
  475. #define B_AX_CLR_RPQ_IDX BIT(1)
  476. #define B_AX_CLR_RXQ_IDX BIT(0)
  477. #define R_AX_HAXI_EXP_CTRL 0x1204
  478. #define B_AX_MAX_TAG_NUM_V1_MASK GENMASK(2, 0)
  479. #define R_AX_PCIE_EXP_CTRL 0x13F0
  480. #define B_AX_EN_CHKDSC_NO_RX_STUCK BIT(20)
  481. #define B_AX_MAX_TAG_NUM GENMASK(18, 16)
  482. #define B_AX_SIC_EN_FORCE_CLKREQ BIT(4)
  483. #define R_AX_PCIE_RX_PREF_ADV 0x13F4
  484. #define B_AX_RXDMA_PREF_ADV_EN BIT(0)
  485. #define R_AX_PCIE_HRPWM_V1 0x30C0
  486. #define R_AX_PCIE_CRPWM 0x30C4
  487. #define RTW89_PCI_TXBD_NUM_MAX 256
  488. #define RTW89_PCI_RXBD_NUM_MAX 256
  489. #define RTW89_PCI_TXWD_NUM_MAX 512
  490. #define RTW89_PCI_TXWD_PAGE_SIZE 128
  491. #define RTW89_PCI_ADDRINFO_MAX 4
  492. #define RTW89_PCI_RX_BUF_SIZE 11460
  493. #define RTW89_PCI_POLL_BDRAM_RST_CNT 100
  494. #define RTW89_PCI_MULTITAG 8
  495. /* PCIE CFG register */
  496. #define RTW89_PCIE_L1_STS_V1 0x80
  497. #define RTW89_BCFG_LINK_SPEED_MASK GENMASK(19, 16)
  498. #define RTW89_PCIE_GEN1_SPEED 0x01
  499. #define RTW89_PCIE_GEN2_SPEED 0x02
  500. #define RTW89_PCIE_PHY_RATE 0x82
  501. #define RTW89_PCIE_PHY_RATE_MASK GENMASK(1, 0)
  502. #define RTW89_PCIE_L1SS_STS_V1 0x0168
  503. #define RTW89_PCIE_BIT_ASPM_L11 BIT(3)
  504. #define RTW89_PCIE_BIT_ASPM_L12 BIT(2)
  505. #define RTW89_PCIE_BIT_PCI_L11 BIT(1)
  506. #define RTW89_PCIE_BIT_PCI_L12 BIT(0)
  507. #define RTW89_PCIE_ASPM_CTRL 0x070F
  508. #define RTW89_L1DLY_MASK GENMASK(5, 3)
  509. #define RTW89_L0DLY_MASK GENMASK(2, 0)
  510. #define RTW89_PCIE_TIMER_CTRL 0x0718
  511. #define RTW89_PCIE_BIT_L1SUB BIT(5)
  512. #define RTW89_PCIE_L1_CTRL 0x0719
  513. #define RTW89_PCIE_BIT_CLK BIT(4)
  514. #define RTW89_PCIE_BIT_L1 BIT(3)
  515. #define RTW89_PCIE_CLK_CTRL 0x0725
  516. #define RTW89_PCIE_RST_MSTATE 0x0B48
  517. #define RTW89_PCIE_BIT_CFG_RST_MSTATE BIT(0)
  518. #define INTF_INTGRA_MINREF_V1 90
  519. #define INTF_INTGRA_HOSTREF_V1 100
  520. enum rtw89_pcie_phy {
  521. PCIE_PHY_GEN1,
  522. PCIE_PHY_GEN2,
  523. PCIE_PHY_GEN1_UNDEFINE = 0x7F,
  524. };
  525. enum rtw89_pcie_l0sdly {
  526. PCIE_L0SDLY_1US = 0,
  527. PCIE_L0SDLY_2US = 1,
  528. PCIE_L0SDLY_3US = 2,
  529. PCIE_L0SDLY_4US = 3,
  530. PCIE_L0SDLY_5US = 4,
  531. PCIE_L0SDLY_6US = 5,
  532. PCIE_L0SDLY_7US = 6,
  533. };
  534. enum rtw89_pcie_l1dly {
  535. PCIE_L1DLY_16US = 4,
  536. PCIE_L1DLY_32US = 5,
  537. PCIE_L1DLY_64US = 6,
  538. PCIE_L1DLY_HW_INFI = 7,
  539. };
  540. enum rtw89_pcie_clkdly_hw {
  541. PCIE_CLKDLY_HW_0 = 0,
  542. PCIE_CLKDLY_HW_30US = 0x1,
  543. PCIE_CLKDLY_HW_50US = 0x2,
  544. PCIE_CLKDLY_HW_100US = 0x3,
  545. PCIE_CLKDLY_HW_150US = 0x4,
  546. PCIE_CLKDLY_HW_200US = 0x5,
  547. };
  548. enum mac_ax_bd_trunc_mode {
  549. MAC_AX_BD_NORM,
  550. MAC_AX_BD_TRUNC,
  551. MAC_AX_BD_DEF = 0xFE
  552. };
  553. enum mac_ax_rxbd_mode {
  554. MAC_AX_RXBD_PKT,
  555. MAC_AX_RXBD_SEP,
  556. MAC_AX_RXBD_DEF = 0xFE
  557. };
  558. enum mac_ax_tag_mode {
  559. MAC_AX_TAG_SGL,
  560. MAC_AX_TAG_MULTI,
  561. MAC_AX_TAG_DEF = 0xFE
  562. };
  563. enum mac_ax_tx_burst {
  564. MAC_AX_TX_BURST_16B = 0,
  565. MAC_AX_TX_BURST_32B = 1,
  566. MAC_AX_TX_BURST_64B = 2,
  567. MAC_AX_TX_BURST_V1_64B = 0,
  568. MAC_AX_TX_BURST_128B = 3,
  569. MAC_AX_TX_BURST_V1_128B = 1,
  570. MAC_AX_TX_BURST_256B = 4,
  571. MAC_AX_TX_BURST_V1_256B = 2,
  572. MAC_AX_TX_BURST_512B = 5,
  573. MAC_AX_TX_BURST_1024B = 6,
  574. MAC_AX_TX_BURST_2048B = 7,
  575. MAC_AX_TX_BURST_DEF = 0xFE
  576. };
  577. enum mac_ax_rx_burst {
  578. MAC_AX_RX_BURST_16B = 0,
  579. MAC_AX_RX_BURST_32B = 1,
  580. MAC_AX_RX_BURST_64B = 2,
  581. MAC_AX_RX_BURST_V1_64B = 0,
  582. MAC_AX_RX_BURST_128B = 3,
  583. MAC_AX_RX_BURST_V1_128B = 1,
  584. MAC_AX_RX_BURST_V1_256B = 0,
  585. MAC_AX_RX_BURST_DEF = 0xFE
  586. };
  587. enum mac_ax_wd_dma_intvl {
  588. MAC_AX_WD_DMA_INTVL_0S,
  589. MAC_AX_WD_DMA_INTVL_256NS,
  590. MAC_AX_WD_DMA_INTVL_512NS,
  591. MAC_AX_WD_DMA_INTVL_768NS,
  592. MAC_AX_WD_DMA_INTVL_1US,
  593. MAC_AX_WD_DMA_INTVL_1_5US,
  594. MAC_AX_WD_DMA_INTVL_2US,
  595. MAC_AX_WD_DMA_INTVL_4US,
  596. MAC_AX_WD_DMA_INTVL_8US,
  597. MAC_AX_WD_DMA_INTVL_16US,
  598. MAC_AX_WD_DMA_INTVL_DEF = 0xFE
  599. };
  600. enum mac_ax_multi_tag_num {
  601. MAC_AX_TAG_NUM_1,
  602. MAC_AX_TAG_NUM_2,
  603. MAC_AX_TAG_NUM_3,
  604. MAC_AX_TAG_NUM_4,
  605. MAC_AX_TAG_NUM_5,
  606. MAC_AX_TAG_NUM_6,
  607. MAC_AX_TAG_NUM_7,
  608. MAC_AX_TAG_NUM_8,
  609. MAC_AX_TAG_NUM_DEF = 0xFE
  610. };
  611. enum mac_ax_lbc_tmr {
  612. MAC_AX_LBC_TMR_8US = 0,
  613. MAC_AX_LBC_TMR_16US,
  614. MAC_AX_LBC_TMR_32US,
  615. MAC_AX_LBC_TMR_64US,
  616. MAC_AX_LBC_TMR_128US,
  617. MAC_AX_LBC_TMR_256US,
  618. MAC_AX_LBC_TMR_512US,
  619. MAC_AX_LBC_TMR_1MS,
  620. MAC_AX_LBC_TMR_2MS,
  621. MAC_AX_LBC_TMR_4MS,
  622. MAC_AX_LBC_TMR_8MS,
  623. MAC_AX_LBC_TMR_DEF = 0xFE
  624. };
  625. enum mac_ax_pcie_func_ctrl {
  626. MAC_AX_PCIE_DISABLE = 0,
  627. MAC_AX_PCIE_ENABLE = 1,
  628. MAC_AX_PCIE_DEFAULT = 0xFE,
  629. MAC_AX_PCIE_IGNORE = 0xFF
  630. };
  631. enum mac_ax_io_rcy_tmr {
  632. MAC_AX_IO_RCY_ANA_TMR_2MS = 24000,
  633. MAC_AX_IO_RCY_ANA_TMR_4MS = 48000,
  634. MAC_AX_IO_RCY_ANA_TMR_6MS = 72000,
  635. MAC_AX_IO_RCY_ANA_TMR_DEF = 0xFE
  636. };
  637. enum rtw89_pci_intr_mask_cfg {
  638. RTW89_PCI_INTR_MASK_RESET,
  639. RTW89_PCI_INTR_MASK_NORMAL,
  640. RTW89_PCI_INTR_MASK_LOW_POWER,
  641. RTW89_PCI_INTR_MASK_RECOVERY_START,
  642. RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE,
  643. };
  644. struct rtw89_pci_isrs;
  645. struct rtw89_pci;
  646. struct rtw89_pci_bd_idx_addr {
  647. u32 tx_bd_addrs[RTW89_TXCH_NUM];
  648. u32 rx_bd_addrs[RTW89_RXCH_NUM];
  649. };
  650. struct rtw89_pci_ch_dma_addr {
  651. u32 num;
  652. u32 idx;
  653. u32 bdram;
  654. u32 desa_l;
  655. u32 desa_h;
  656. };
  657. struct rtw89_pci_ch_dma_addr_set {
  658. struct rtw89_pci_ch_dma_addr tx[RTW89_TXCH_NUM];
  659. struct rtw89_pci_ch_dma_addr rx[RTW89_RXCH_NUM];
  660. };
  661. struct rtw89_pci_info {
  662. enum mac_ax_bd_trunc_mode txbd_trunc_mode;
  663. enum mac_ax_bd_trunc_mode rxbd_trunc_mode;
  664. enum mac_ax_rxbd_mode rxbd_mode;
  665. enum mac_ax_tag_mode tag_mode;
  666. enum mac_ax_tx_burst tx_burst;
  667. enum mac_ax_rx_burst rx_burst;
  668. enum mac_ax_wd_dma_intvl wd_dma_idle_intvl;
  669. enum mac_ax_wd_dma_intvl wd_dma_act_intvl;
  670. enum mac_ax_multi_tag_num multi_tag_num;
  671. enum mac_ax_pcie_func_ctrl lbc_en;
  672. enum mac_ax_lbc_tmr lbc_tmr;
  673. enum mac_ax_pcie_func_ctrl autok_en;
  674. enum mac_ax_pcie_func_ctrl io_rcy_en;
  675. enum mac_ax_io_rcy_tmr io_rcy_tmr;
  676. u32 init_cfg_reg;
  677. u32 txhci_en_bit;
  678. u32 rxhci_en_bit;
  679. u32 rxbd_mode_bit;
  680. u32 exp_ctrl_reg;
  681. u32 max_tag_num_mask;
  682. u32 rxbd_rwptr_clr_reg;
  683. u32 txbd_rwptr_clr2_reg;
  684. struct rtw89_reg_def dma_stop1;
  685. struct rtw89_reg_def dma_stop2;
  686. struct rtw89_reg_def dma_busy1;
  687. u32 dma_busy2_reg;
  688. u32 dma_busy3_reg;
  689. u32 rpwm_addr;
  690. u32 cpwm_addr;
  691. u32 tx_dma_ch_mask;
  692. const struct rtw89_pci_bd_idx_addr *bd_idx_addr_low_power;
  693. const struct rtw89_pci_ch_dma_addr_set *dma_addr_set;
  694. int (*ltr_set)(struct rtw89_dev *rtwdev, bool en);
  695. u32 (*fill_txaddr_info)(struct rtw89_dev *rtwdev,
  696. void *txaddr_info_addr, u32 total_len,
  697. dma_addr_t dma, u8 *add_info_nr);
  698. void (*config_intr_mask)(struct rtw89_dev *rtwdev);
  699. void (*enable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  700. void (*disable_intr)(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  701. void (*recognize_intrs)(struct rtw89_dev *rtwdev,
  702. struct rtw89_pci *rtwpci,
  703. struct rtw89_pci_isrs *isrs);
  704. };
  705. struct rtw89_pci_bd_ram {
  706. u8 start_idx;
  707. u8 max_num;
  708. u8 min_num;
  709. };
  710. struct rtw89_pci_tx_data {
  711. dma_addr_t dma;
  712. };
  713. struct rtw89_pci_rx_info {
  714. dma_addr_t dma;
  715. u32 fs:1, ls:1, tag:11, len:14;
  716. };
  717. #define RTW89_PCI_TXBD_OPTION_LS BIT(14)
  718. struct rtw89_pci_tx_bd_32 {
  719. __le16 length;
  720. __le16 option;
  721. __le32 dma;
  722. } __packed;
  723. #define RTW89_PCI_TXWP_VALID BIT(15)
  724. struct rtw89_pci_tx_wp_info {
  725. __le16 seq0;
  726. __le16 seq1;
  727. __le16 seq2;
  728. __le16 seq3;
  729. } __packed;
  730. #define RTW89_PCI_ADDR_MSDU_LS BIT(15)
  731. #define RTW89_PCI_ADDR_LS BIT(14)
  732. #define RTW89_PCI_ADDR_HIGH(a) (((a) << 6) & GENMASK(13, 6))
  733. #define RTW89_PCI_ADDR_NUM(x) ((x) & GENMASK(5, 0))
  734. struct rtw89_pci_tx_addr_info_32 {
  735. __le16 length;
  736. __le16 option;
  737. __le32 dma;
  738. } __packed;
  739. #define RTW89_TXADDR_INFO_NR_V1 10
  740. struct rtw89_pci_tx_addr_info_32_v1 {
  741. __le16 length_opt;
  742. #define B_PCIADDR_LEN_V1_MASK GENMASK(10, 0)
  743. #define B_PCIADDR_HIGH_SEL_V1_MASK GENMASK(14, 11)
  744. #define B_PCIADDR_LS_V1_MASK BIT(15)
  745. #define TXADDR_INFO_LENTHG_V1_MAX ALIGN_DOWN(BIT(11) - 1, 4)
  746. __le16 dma_low_lsb;
  747. __le16 dma_low_msb;
  748. } __packed;
  749. #define RTW89_PCI_RPP_POLLUTED BIT(31)
  750. #define RTW89_PCI_RPP_SEQ GENMASK(30, 16)
  751. #define RTW89_PCI_RPP_TX_STATUS GENMASK(15, 13)
  752. #define RTW89_TX_DONE 0x0
  753. #define RTW89_TX_RETRY_LIMIT 0x1
  754. #define RTW89_TX_LIFE_TIME 0x2
  755. #define RTW89_TX_MACID_DROP 0x3
  756. #define RTW89_PCI_RPP_QSEL GENMASK(12, 8)
  757. #define RTW89_PCI_RPP_MACID GENMASK(7, 0)
  758. struct rtw89_pci_rpp_fmt {
  759. __le32 dword;
  760. } __packed;
  761. struct rtw89_pci_rx_bd_32 {
  762. __le16 buf_size;
  763. __le16 rsvd;
  764. __le32 dma;
  765. } __packed;
  766. #define RTW89_PCI_RXBD_FS BIT(15)
  767. #define RTW89_PCI_RXBD_LS BIT(14)
  768. #define RTW89_PCI_RXBD_WRITE_SIZE GENMASK(13, 0)
  769. #define RTW89_PCI_RXBD_TAG GENMASK(28, 16)
  770. struct rtw89_pci_rxbd_info {
  771. __le32 dword;
  772. };
  773. struct rtw89_pci_tx_wd {
  774. struct list_head list;
  775. struct sk_buff_head queue;
  776. void *vaddr;
  777. dma_addr_t paddr;
  778. u32 len;
  779. u32 seq;
  780. };
  781. struct rtw89_pci_dma_ring {
  782. void *head;
  783. u8 desc_size;
  784. dma_addr_t dma;
  785. struct rtw89_pci_ch_dma_addr addr;
  786. u32 len;
  787. u32 wp; /* host idx */
  788. u32 rp; /* hw idx */
  789. };
  790. struct rtw89_pci_tx_wd_ring {
  791. void *head;
  792. dma_addr_t dma;
  793. struct rtw89_pci_tx_wd pages[RTW89_PCI_TXWD_NUM_MAX];
  794. struct list_head free_pages;
  795. u32 page_size;
  796. u32 page_num;
  797. u32 curr_num;
  798. };
  799. #define RTW89_RX_TAG_MAX 0x1fff
  800. struct rtw89_pci_tx_ring {
  801. struct rtw89_pci_tx_wd_ring wd_ring;
  802. struct rtw89_pci_dma_ring bd_ring;
  803. struct list_head busy_pages;
  804. u8 txch;
  805. bool dma_enabled;
  806. u16 tag; /* range from 0x0001 ~ 0x1fff */
  807. u64 tx_cnt;
  808. u64 tx_acked;
  809. u64 tx_retry_lmt;
  810. u64 tx_life_time;
  811. u64 tx_mac_id_drop;
  812. };
  813. struct rtw89_pci_rx_ring {
  814. struct rtw89_pci_dma_ring bd_ring;
  815. struct sk_buff *buf[RTW89_PCI_RXBD_NUM_MAX];
  816. u32 buf_sz;
  817. struct sk_buff *diliver_skb;
  818. struct rtw89_rx_desc_info diliver_desc;
  819. };
  820. struct rtw89_pci_isrs {
  821. u32 ind_isrs;
  822. u32 halt_c2h_isrs;
  823. u32 isrs[2];
  824. };
  825. struct rtw89_pci {
  826. struct pci_dev *pdev;
  827. /* protect HW irq related registers */
  828. spinlock_t irq_lock;
  829. /* protect TRX resources (exclude RXQ) */
  830. spinlock_t trx_lock;
  831. bool running;
  832. bool low_power;
  833. bool under_recovery;
  834. struct rtw89_pci_tx_ring tx_rings[RTW89_TXCH_NUM];
  835. struct rtw89_pci_rx_ring rx_rings[RTW89_RXCH_NUM];
  836. struct sk_buff_head h2c_queue;
  837. struct sk_buff_head h2c_release_queue;
  838. DECLARE_BITMAP(kick_map, RTW89_TXCH_NUM);
  839. u32 ind_intrs;
  840. u32 halt_c2h_intrs;
  841. u32 intrs[2];
  842. void __iomem *mmap;
  843. };
  844. static inline struct rtw89_pci_rx_info *RTW89_PCI_RX_SKB_CB(struct sk_buff *skb)
  845. {
  846. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  847. BUILD_BUG_ON(sizeof(struct rtw89_pci_tx_data) >
  848. sizeof(info->status.status_driver_data));
  849. return (struct rtw89_pci_rx_info *)skb->cb;
  850. }
  851. static inline struct rtw89_pci_rx_bd_32 *
  852. RTW89_PCI_RX_BD(struct rtw89_pci_rx_ring *rx_ring, u32 idx)
  853. {
  854. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  855. u8 *head = bd_ring->head;
  856. u32 desc_size = bd_ring->desc_size;
  857. u32 offset = idx * desc_size;
  858. return (struct rtw89_pci_rx_bd_32 *)(head + offset);
  859. }
  860. static inline void
  861. rtw89_pci_rxbd_increase(struct rtw89_pci_rx_ring *rx_ring, u32 cnt)
  862. {
  863. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  864. bd_ring->wp += cnt;
  865. if (bd_ring->wp >= bd_ring->len)
  866. bd_ring->wp -= bd_ring->len;
  867. }
  868. static inline struct rtw89_pci_tx_data *RTW89_PCI_TX_SKB_CB(struct sk_buff *skb)
  869. {
  870. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  871. return (struct rtw89_pci_tx_data *)info->status.status_driver_data;
  872. }
  873. static inline struct rtw89_pci_tx_bd_32 *
  874. rtw89_pci_get_next_txbd(struct rtw89_pci_tx_ring *tx_ring)
  875. {
  876. struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
  877. struct rtw89_pci_tx_bd_32 *tx_bd, *head;
  878. head = bd_ring->head;
  879. tx_bd = head + bd_ring->wp;
  880. return tx_bd;
  881. }
  882. static inline struct rtw89_pci_tx_wd *
  883. rtw89_pci_dequeue_txwd(struct rtw89_pci_tx_ring *tx_ring)
  884. {
  885. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  886. struct rtw89_pci_tx_wd *txwd;
  887. txwd = list_first_entry_or_null(&wd_ring->free_pages,
  888. struct rtw89_pci_tx_wd, list);
  889. if (!txwd)
  890. return NULL;
  891. list_del_init(&txwd->list);
  892. txwd->len = 0;
  893. wd_ring->curr_num--;
  894. return txwd;
  895. }
  896. static inline void
  897. rtw89_pci_enqueue_txwd(struct rtw89_pci_tx_ring *tx_ring,
  898. struct rtw89_pci_tx_wd *txwd)
  899. {
  900. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  901. memset(txwd->vaddr, 0, wd_ring->page_size);
  902. list_add_tail(&txwd->list, &wd_ring->free_pages);
  903. wd_ring->curr_num++;
  904. }
  905. static inline bool rtw89_pci_ltr_is_err_reg_val(u32 val)
  906. {
  907. return val == 0xffffffff || val == 0xeaeaeaea;
  908. }
  909. extern const struct dev_pm_ops rtw89_pm_ops;
  910. extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set;
  911. extern const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_v1;
  912. struct pci_device_id;
  913. int rtw89_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id);
  914. void rtw89_pci_remove(struct pci_dev *pdev);
  915. int rtw89_pci_ltr_set(struct rtw89_dev *rtwdev, bool en);
  916. int rtw89_pci_ltr_set_v1(struct rtw89_dev *rtwdev, bool en);
  917. u32 rtw89_pci_fill_txaddr_info(struct rtw89_dev *rtwdev,
  918. void *txaddr_info_addr, u32 total_len,
  919. dma_addr_t dma, u8 *add_info_nr);
  920. u32 rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev *rtwdev,
  921. void *txaddr_info_addr, u32 total_len,
  922. dma_addr_t dma, u8 *add_info_nr);
  923. void rtw89_pci_config_intr_mask(struct rtw89_dev *rtwdev);
  924. void rtw89_pci_config_intr_mask_v1(struct rtw89_dev *rtwdev);
  925. void rtw89_pci_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  926. void rtw89_pci_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  927. void rtw89_pci_enable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  928. void rtw89_pci_disable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci);
  929. void rtw89_pci_recognize_intrs(struct rtw89_dev *rtwdev,
  930. struct rtw89_pci *rtwpci,
  931. struct rtw89_pci_isrs *isrs);
  932. void rtw89_pci_recognize_intrs_v1(struct rtw89_dev *rtwdev,
  933. struct rtw89_pci *rtwpci,
  934. struct rtw89_pci_isrs *isrs);
  935. static inline
  936. u32 rtw89_chip_fill_txaddr_info(struct rtw89_dev *rtwdev,
  937. void *txaddr_info_addr, u32 total_len,
  938. dma_addr_t dma, u8 *add_info_nr)
  939. {
  940. const struct rtw89_pci_info *info = rtwdev->pci_info;
  941. return info->fill_txaddr_info(rtwdev, txaddr_info_addr, total_len,
  942. dma, add_info_nr);
  943. }
  944. static inline void rtw89_chip_config_intr_mask(struct rtw89_dev *rtwdev,
  945. enum rtw89_pci_intr_mask_cfg cfg)
  946. {
  947. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  948. const struct rtw89_pci_info *info = rtwdev->pci_info;
  949. switch (cfg) {
  950. default:
  951. case RTW89_PCI_INTR_MASK_RESET:
  952. rtwpci->low_power = false;
  953. rtwpci->under_recovery = false;
  954. break;
  955. case RTW89_PCI_INTR_MASK_NORMAL:
  956. rtwpci->low_power = false;
  957. break;
  958. case RTW89_PCI_INTR_MASK_LOW_POWER:
  959. rtwpci->low_power = true;
  960. break;
  961. case RTW89_PCI_INTR_MASK_RECOVERY_START:
  962. rtwpci->under_recovery = true;
  963. break;
  964. case RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE:
  965. rtwpci->under_recovery = false;
  966. break;
  967. }
  968. rtw89_debug(rtwdev, RTW89_DBG_HCI,
  969. "Configure PCI interrupt mask mode low_power=%d under_recovery=%d\n",
  970. rtwpci->low_power, rtwpci->under_recovery);
  971. info->config_intr_mask(rtwdev);
  972. }
  973. static inline
  974. void rtw89_chip_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  975. {
  976. const struct rtw89_pci_info *info = rtwdev->pci_info;
  977. info->enable_intr(rtwdev, rtwpci);
  978. }
  979. static inline
  980. void rtw89_chip_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  981. {
  982. const struct rtw89_pci_info *info = rtwdev->pci_info;
  983. info->disable_intr(rtwdev, rtwpci);
  984. }
  985. static inline
  986. void rtw89_chip_recognize_intrs(struct rtw89_dev *rtwdev,
  987. struct rtw89_pci *rtwpci,
  988. struct rtw89_pci_isrs *isrs)
  989. {
  990. const struct rtw89_pci_info *info = rtwdev->pci_info;
  991. info->recognize_intrs(rtwdev, rtwpci, isrs);
  992. }
  993. #endif