pci.c 103 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. /* Copyright(c) 2020 Realtek Corporation
  3. */
  4. #include <linux/pci.h>
  5. #include "mac.h"
  6. #include "pci.h"
  7. #include "reg.h"
  8. #include "ser.h"
  9. static bool rtw89_pci_disable_clkreq;
  10. static bool rtw89_pci_disable_aspm_l1;
  11. static bool rtw89_pci_disable_l1ss;
  12. module_param_named(disable_clkreq, rtw89_pci_disable_clkreq, bool, 0644);
  13. module_param_named(disable_aspm_l1, rtw89_pci_disable_aspm_l1, bool, 0644);
  14. module_param_named(disable_aspm_l1ss, rtw89_pci_disable_l1ss, bool, 0644);
  15. MODULE_PARM_DESC(disable_clkreq, "Set Y to disable PCI clkreq support");
  16. MODULE_PARM_DESC(disable_aspm_l1, "Set Y to disable PCI ASPM L1 support");
  17. MODULE_PARM_DESC(disable_aspm_l1ss, "Set Y to disable PCI L1SS support");
  18. static int rtw89_pci_rst_bdram_pcie(struct rtw89_dev *rtwdev)
  19. {
  20. u32 val;
  21. int ret;
  22. rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1,
  23. rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) | B_AX_RST_BDRAM);
  24. ret = read_poll_timeout_atomic(rtw89_read32, val, !(val & B_AX_RST_BDRAM),
  25. 1, RTW89_PCI_POLL_BDRAM_RST_CNT, false,
  26. rtwdev, R_AX_PCIE_INIT_CFG1);
  27. if (ret)
  28. return -EBUSY;
  29. return 0;
  30. }
  31. static u32 rtw89_pci_dma_recalc(struct rtw89_dev *rtwdev,
  32. struct rtw89_pci_dma_ring *bd_ring,
  33. u32 cur_idx, bool tx)
  34. {
  35. u32 cnt, cur_rp, wp, rp, len;
  36. rp = bd_ring->rp;
  37. wp = bd_ring->wp;
  38. len = bd_ring->len;
  39. cur_rp = FIELD_GET(TXBD_HW_IDX_MASK, cur_idx);
  40. if (tx)
  41. cnt = cur_rp >= rp ? cur_rp - rp : len - (rp - cur_rp);
  42. else
  43. cnt = cur_rp >= wp ? cur_rp - wp : len - (wp - cur_rp);
  44. bd_ring->rp = cur_rp;
  45. return cnt;
  46. }
  47. static u32 rtw89_pci_txbd_recalc(struct rtw89_dev *rtwdev,
  48. struct rtw89_pci_tx_ring *tx_ring)
  49. {
  50. struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
  51. u32 addr_idx = bd_ring->addr.idx;
  52. u32 cnt, idx;
  53. idx = rtw89_read32(rtwdev, addr_idx);
  54. cnt = rtw89_pci_dma_recalc(rtwdev, bd_ring, idx, true);
  55. return cnt;
  56. }
  57. static void rtw89_pci_release_fwcmd(struct rtw89_dev *rtwdev,
  58. struct rtw89_pci *rtwpci,
  59. u32 cnt, bool release_all)
  60. {
  61. struct rtw89_pci_tx_data *tx_data;
  62. struct sk_buff *skb;
  63. u32 qlen;
  64. while (cnt--) {
  65. skb = skb_dequeue(&rtwpci->h2c_queue);
  66. if (!skb) {
  67. rtw89_err(rtwdev, "failed to pre-release fwcmd\n");
  68. return;
  69. }
  70. skb_queue_tail(&rtwpci->h2c_release_queue, skb);
  71. }
  72. qlen = skb_queue_len(&rtwpci->h2c_release_queue);
  73. if (!release_all)
  74. qlen = qlen > RTW89_PCI_MULTITAG ? qlen - RTW89_PCI_MULTITAG : 0;
  75. while (qlen--) {
  76. skb = skb_dequeue(&rtwpci->h2c_release_queue);
  77. if (!skb) {
  78. rtw89_err(rtwdev, "failed to release fwcmd\n");
  79. return;
  80. }
  81. tx_data = RTW89_PCI_TX_SKB_CB(skb);
  82. dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len,
  83. DMA_TO_DEVICE);
  84. dev_kfree_skb_any(skb);
  85. }
  86. }
  87. static void rtw89_pci_reclaim_tx_fwcmd(struct rtw89_dev *rtwdev,
  88. struct rtw89_pci *rtwpci)
  89. {
  90. struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[RTW89_TXCH_CH12];
  91. u32 cnt;
  92. cnt = rtw89_pci_txbd_recalc(rtwdev, tx_ring);
  93. if (!cnt)
  94. return;
  95. rtw89_pci_release_fwcmd(rtwdev, rtwpci, cnt, false);
  96. }
  97. static u32 rtw89_pci_rxbd_recalc(struct rtw89_dev *rtwdev,
  98. struct rtw89_pci_rx_ring *rx_ring)
  99. {
  100. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  101. u32 addr_idx = bd_ring->addr.idx;
  102. u32 cnt, idx;
  103. idx = rtw89_read32(rtwdev, addr_idx);
  104. cnt = rtw89_pci_dma_recalc(rtwdev, bd_ring, idx, false);
  105. return cnt;
  106. }
  107. static void rtw89_pci_sync_skb_for_cpu(struct rtw89_dev *rtwdev,
  108. struct sk_buff *skb)
  109. {
  110. struct rtw89_pci_rx_info *rx_info;
  111. dma_addr_t dma;
  112. rx_info = RTW89_PCI_RX_SKB_CB(skb);
  113. dma = rx_info->dma;
  114. dma_sync_single_for_cpu(rtwdev->dev, dma, RTW89_PCI_RX_BUF_SIZE,
  115. DMA_FROM_DEVICE);
  116. }
  117. static void rtw89_pci_sync_skb_for_device(struct rtw89_dev *rtwdev,
  118. struct sk_buff *skb)
  119. {
  120. struct rtw89_pci_rx_info *rx_info;
  121. dma_addr_t dma;
  122. rx_info = RTW89_PCI_RX_SKB_CB(skb);
  123. dma = rx_info->dma;
  124. dma_sync_single_for_device(rtwdev->dev, dma, RTW89_PCI_RX_BUF_SIZE,
  125. DMA_FROM_DEVICE);
  126. }
  127. static int rtw89_pci_rxbd_info_update(struct rtw89_dev *rtwdev,
  128. struct sk_buff *skb)
  129. {
  130. struct rtw89_pci_rxbd_info *rxbd_info;
  131. struct rtw89_pci_rx_info *rx_info = RTW89_PCI_RX_SKB_CB(skb);
  132. rxbd_info = (struct rtw89_pci_rxbd_info *)skb->data;
  133. rx_info->fs = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_FS);
  134. rx_info->ls = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_LS);
  135. rx_info->len = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_WRITE_SIZE);
  136. rx_info->tag = le32_get_bits(rxbd_info->dword, RTW89_PCI_RXBD_TAG);
  137. return 0;
  138. }
  139. static void rtw89_pci_ctrl_txdma_ch_pcie(struct rtw89_dev *rtwdev, bool enable)
  140. {
  141. const struct rtw89_pci_info *info = rtwdev->pci_info;
  142. const struct rtw89_reg_def *dma_stop1 = &info->dma_stop1;
  143. const struct rtw89_reg_def *dma_stop2 = &info->dma_stop2;
  144. if (enable) {
  145. rtw89_write32_clr(rtwdev, dma_stop1->addr, dma_stop1->mask);
  146. if (dma_stop2->addr)
  147. rtw89_write32_clr(rtwdev, dma_stop2->addr, dma_stop2->mask);
  148. } else {
  149. rtw89_write32_set(rtwdev, dma_stop1->addr, dma_stop1->mask);
  150. if (dma_stop2->addr)
  151. rtw89_write32_set(rtwdev, dma_stop2->addr, dma_stop2->mask);
  152. }
  153. }
  154. static bool
  155. rtw89_skb_put_rx_data(struct rtw89_dev *rtwdev, bool fs, bool ls,
  156. struct sk_buff *new,
  157. const struct sk_buff *skb, u32 offset,
  158. const struct rtw89_pci_rx_info *rx_info,
  159. const struct rtw89_rx_desc_info *desc_info)
  160. {
  161. u32 copy_len = rx_info->len - offset;
  162. if (unlikely(skb_tailroom(new) < copy_len)) {
  163. rtw89_debug(rtwdev, RTW89_DBG_TXRX,
  164. "invalid rx data length bd_len=%d desc_len=%d offset=%d (fs=%d ls=%d)\n",
  165. rx_info->len, desc_info->pkt_size, offset, fs, ls);
  166. rtw89_hex_dump(rtwdev, RTW89_DBG_TXRX, "rx_data: ",
  167. skb->data, rx_info->len);
  168. /* length of a single segment skb is desc_info->pkt_size */
  169. if (fs && ls) {
  170. copy_len = desc_info->pkt_size;
  171. } else {
  172. rtw89_info(rtwdev, "drop rx data due to invalid length\n");
  173. return false;
  174. }
  175. }
  176. skb_put_data(new, skb->data + offset, copy_len);
  177. return true;
  178. }
  179. static u32 rtw89_pci_rxbd_deliver_skbs(struct rtw89_dev *rtwdev,
  180. struct rtw89_pci_rx_ring *rx_ring)
  181. {
  182. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  183. struct rtw89_pci_rx_info *rx_info;
  184. struct rtw89_rx_desc_info *desc_info = &rx_ring->diliver_desc;
  185. struct sk_buff *new = rx_ring->diliver_skb;
  186. struct sk_buff *skb;
  187. u32 rxinfo_size = sizeof(struct rtw89_pci_rxbd_info);
  188. u32 offset;
  189. u32 cnt = 1;
  190. bool fs, ls;
  191. int ret;
  192. skb = rx_ring->buf[bd_ring->wp];
  193. rtw89_pci_sync_skb_for_cpu(rtwdev, skb);
  194. ret = rtw89_pci_rxbd_info_update(rtwdev, skb);
  195. if (ret) {
  196. rtw89_err(rtwdev, "failed to update %d RXBD info: %d\n",
  197. bd_ring->wp, ret);
  198. goto err_sync_device;
  199. }
  200. rx_info = RTW89_PCI_RX_SKB_CB(skb);
  201. fs = rx_info->fs;
  202. ls = rx_info->ls;
  203. if (fs) {
  204. if (new) {
  205. rtw89_debug(rtwdev, RTW89_DBG_UNEXP,
  206. "skb should not be ready before first segment start\n");
  207. goto err_sync_device;
  208. }
  209. if (desc_info->ready) {
  210. rtw89_warn(rtwdev, "desc info should not be ready before first segment start\n");
  211. goto err_sync_device;
  212. }
  213. rtw89_core_query_rxdesc(rtwdev, desc_info, skb->data, rxinfo_size);
  214. new = dev_alloc_skb(desc_info->pkt_size);
  215. if (!new)
  216. goto err_sync_device;
  217. rx_ring->diliver_skb = new;
  218. /* first segment has RX desc */
  219. offset = desc_info->offset;
  220. offset += desc_info->long_rxdesc ? sizeof(struct rtw89_rxdesc_long) :
  221. sizeof(struct rtw89_rxdesc_short);
  222. } else {
  223. offset = sizeof(struct rtw89_pci_rxbd_info);
  224. if (!new) {
  225. rtw89_debug(rtwdev, RTW89_DBG_UNEXP, "no last skb\n");
  226. goto err_sync_device;
  227. }
  228. }
  229. if (!rtw89_skb_put_rx_data(rtwdev, fs, ls, new, skb, offset, rx_info, desc_info))
  230. goto err_sync_device;
  231. rtw89_pci_sync_skb_for_device(rtwdev, skb);
  232. rtw89_pci_rxbd_increase(rx_ring, 1);
  233. if (!desc_info->ready) {
  234. rtw89_warn(rtwdev, "no rx desc information\n");
  235. goto err_free_resource;
  236. }
  237. if (ls) {
  238. rtw89_core_rx(rtwdev, desc_info, new);
  239. rx_ring->diliver_skb = NULL;
  240. desc_info->ready = false;
  241. }
  242. return cnt;
  243. err_sync_device:
  244. rtw89_pci_sync_skb_for_device(rtwdev, skb);
  245. rtw89_pci_rxbd_increase(rx_ring, 1);
  246. err_free_resource:
  247. if (new)
  248. dev_kfree_skb_any(new);
  249. rx_ring->diliver_skb = NULL;
  250. desc_info->ready = false;
  251. return cnt;
  252. }
  253. static void rtw89_pci_rxbd_deliver(struct rtw89_dev *rtwdev,
  254. struct rtw89_pci_rx_ring *rx_ring,
  255. u32 cnt)
  256. {
  257. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  258. u32 rx_cnt;
  259. while (cnt && rtwdev->napi_budget_countdown > 0) {
  260. rx_cnt = rtw89_pci_rxbd_deliver_skbs(rtwdev, rx_ring);
  261. if (!rx_cnt) {
  262. rtw89_err(rtwdev, "failed to deliver RXBD skb\n");
  263. /* skip the rest RXBD bufs */
  264. rtw89_pci_rxbd_increase(rx_ring, cnt);
  265. break;
  266. }
  267. cnt -= rx_cnt;
  268. }
  269. rtw89_write16(rtwdev, bd_ring->addr.idx, bd_ring->wp);
  270. }
  271. static int rtw89_pci_poll_rxq_dma(struct rtw89_dev *rtwdev,
  272. struct rtw89_pci *rtwpci, int budget)
  273. {
  274. struct rtw89_pci_rx_ring *rx_ring;
  275. int countdown = rtwdev->napi_budget_countdown;
  276. u32 cnt;
  277. rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RXQ];
  278. cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
  279. if (!cnt)
  280. return 0;
  281. cnt = min_t(u32, budget, cnt);
  282. rtw89_pci_rxbd_deliver(rtwdev, rx_ring, cnt);
  283. /* In case of flushing pending SKBs, the countdown may exceed. */
  284. if (rtwdev->napi_budget_countdown <= 0)
  285. return budget;
  286. return budget - countdown;
  287. }
  288. static void rtw89_pci_tx_status(struct rtw89_dev *rtwdev,
  289. struct rtw89_pci_tx_ring *tx_ring,
  290. struct sk_buff *skb, u8 tx_status)
  291. {
  292. struct ieee80211_tx_info *info;
  293. info = IEEE80211_SKB_CB(skb);
  294. ieee80211_tx_info_clear_status(info);
  295. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  296. info->flags |= IEEE80211_TX_STAT_NOACK_TRANSMITTED;
  297. if (tx_status == RTW89_TX_DONE) {
  298. info->flags |= IEEE80211_TX_STAT_ACK;
  299. tx_ring->tx_acked++;
  300. } else {
  301. if (info->flags & IEEE80211_TX_CTL_REQ_TX_STATUS)
  302. rtw89_debug(rtwdev, RTW89_DBG_FW,
  303. "failed to TX of status %x\n", tx_status);
  304. switch (tx_status) {
  305. case RTW89_TX_RETRY_LIMIT:
  306. tx_ring->tx_retry_lmt++;
  307. break;
  308. case RTW89_TX_LIFE_TIME:
  309. tx_ring->tx_life_time++;
  310. break;
  311. case RTW89_TX_MACID_DROP:
  312. tx_ring->tx_mac_id_drop++;
  313. break;
  314. default:
  315. rtw89_warn(rtwdev, "invalid TX status %x\n", tx_status);
  316. break;
  317. }
  318. }
  319. ieee80211_tx_status_ni(rtwdev->hw, skb);
  320. }
  321. static void rtw89_pci_reclaim_txbd(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring)
  322. {
  323. struct rtw89_pci_tx_wd *txwd;
  324. u32 cnt;
  325. cnt = rtw89_pci_txbd_recalc(rtwdev, tx_ring);
  326. while (cnt--) {
  327. txwd = list_first_entry_or_null(&tx_ring->busy_pages, struct rtw89_pci_tx_wd, list);
  328. if (!txwd) {
  329. rtw89_warn(rtwdev, "No busy txwd pages available\n");
  330. break;
  331. }
  332. list_del_init(&txwd->list);
  333. /* this skb has been freed by RPP */
  334. if (skb_queue_len(&txwd->queue) == 0)
  335. rtw89_pci_enqueue_txwd(tx_ring, txwd);
  336. }
  337. }
  338. static void rtw89_pci_release_busy_txwd(struct rtw89_dev *rtwdev,
  339. struct rtw89_pci_tx_ring *tx_ring)
  340. {
  341. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  342. struct rtw89_pci_tx_wd *txwd;
  343. int i;
  344. for (i = 0; i < wd_ring->page_num; i++) {
  345. txwd = list_first_entry_or_null(&tx_ring->busy_pages, struct rtw89_pci_tx_wd, list);
  346. if (!txwd)
  347. break;
  348. list_del_init(&txwd->list);
  349. }
  350. }
  351. static void rtw89_pci_release_txwd_skb(struct rtw89_dev *rtwdev,
  352. struct rtw89_pci_tx_ring *tx_ring,
  353. struct rtw89_pci_tx_wd *txwd, u16 seq,
  354. u8 tx_status)
  355. {
  356. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  357. struct rtw89_pci_tx_data *tx_data;
  358. struct sk_buff *skb, *tmp;
  359. u8 txch = tx_ring->txch;
  360. if (!list_empty(&txwd->list)) {
  361. rtw89_pci_reclaim_txbd(rtwdev, tx_ring);
  362. /* In low power mode, RPP can receive before updating of TX BD.
  363. * In normal mode, it should not happen so give it a warning.
  364. */
  365. if (!rtwpci->low_power && !list_empty(&txwd->list))
  366. rtw89_warn(rtwdev, "queue %d txwd %d is not idle\n",
  367. txch, seq);
  368. }
  369. skb_queue_walk_safe(&txwd->queue, skb, tmp) {
  370. skb_unlink(skb, &txwd->queue);
  371. tx_data = RTW89_PCI_TX_SKB_CB(skb);
  372. dma_unmap_single(&rtwpci->pdev->dev, tx_data->dma, skb->len,
  373. DMA_TO_DEVICE);
  374. rtw89_pci_tx_status(rtwdev, tx_ring, skb, tx_status);
  375. }
  376. if (list_empty(&txwd->list))
  377. rtw89_pci_enqueue_txwd(tx_ring, txwd);
  378. }
  379. static void rtw89_pci_release_rpp(struct rtw89_dev *rtwdev,
  380. struct rtw89_pci_rpp_fmt *rpp)
  381. {
  382. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  383. struct rtw89_pci_tx_ring *tx_ring;
  384. struct rtw89_pci_tx_wd_ring *wd_ring;
  385. struct rtw89_pci_tx_wd *txwd;
  386. u16 seq;
  387. u8 qsel, tx_status, txch;
  388. seq = le32_get_bits(rpp->dword, RTW89_PCI_RPP_SEQ);
  389. qsel = le32_get_bits(rpp->dword, RTW89_PCI_RPP_QSEL);
  390. tx_status = le32_get_bits(rpp->dword, RTW89_PCI_RPP_TX_STATUS);
  391. txch = rtw89_core_get_ch_dma(rtwdev, qsel);
  392. if (txch == RTW89_TXCH_CH12) {
  393. rtw89_warn(rtwdev, "should no fwcmd release report\n");
  394. return;
  395. }
  396. tx_ring = &rtwpci->tx_rings[txch];
  397. wd_ring = &tx_ring->wd_ring;
  398. txwd = &wd_ring->pages[seq];
  399. rtw89_pci_release_txwd_skb(rtwdev, tx_ring, txwd, seq, tx_status);
  400. }
  401. static void rtw89_pci_release_pending_txwd_skb(struct rtw89_dev *rtwdev,
  402. struct rtw89_pci_tx_ring *tx_ring)
  403. {
  404. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  405. struct rtw89_pci_tx_wd *txwd;
  406. int i;
  407. for (i = 0; i < wd_ring->page_num; i++) {
  408. txwd = &wd_ring->pages[i];
  409. if (!list_empty(&txwd->list))
  410. continue;
  411. rtw89_pci_release_txwd_skb(rtwdev, tx_ring, txwd, i, RTW89_TX_MACID_DROP);
  412. }
  413. }
  414. static u32 rtw89_pci_release_tx_skbs(struct rtw89_dev *rtwdev,
  415. struct rtw89_pci_rx_ring *rx_ring,
  416. u32 max_cnt)
  417. {
  418. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  419. struct rtw89_pci_rx_info *rx_info;
  420. struct rtw89_pci_rpp_fmt *rpp;
  421. struct rtw89_rx_desc_info desc_info = {};
  422. struct sk_buff *skb;
  423. u32 cnt = 0;
  424. u32 rpp_size = sizeof(struct rtw89_pci_rpp_fmt);
  425. u32 rxinfo_size = sizeof(struct rtw89_pci_rxbd_info);
  426. u32 offset;
  427. int ret;
  428. skb = rx_ring->buf[bd_ring->wp];
  429. rtw89_pci_sync_skb_for_cpu(rtwdev, skb);
  430. ret = rtw89_pci_rxbd_info_update(rtwdev, skb);
  431. if (ret) {
  432. rtw89_err(rtwdev, "failed to update %d RXBD info: %d\n",
  433. bd_ring->wp, ret);
  434. goto err_sync_device;
  435. }
  436. rx_info = RTW89_PCI_RX_SKB_CB(skb);
  437. if (!rx_info->fs || !rx_info->ls) {
  438. rtw89_err(rtwdev, "cannot process RP frame not set FS/LS\n");
  439. return cnt;
  440. }
  441. rtw89_core_query_rxdesc(rtwdev, &desc_info, skb->data, rxinfo_size);
  442. /* first segment has RX desc */
  443. offset = desc_info.offset;
  444. offset += desc_info.long_rxdesc ? sizeof(struct rtw89_rxdesc_long) :
  445. sizeof(struct rtw89_rxdesc_short);
  446. for (; offset + rpp_size <= rx_info->len; offset += rpp_size) {
  447. rpp = (struct rtw89_pci_rpp_fmt *)(skb->data + offset);
  448. rtw89_pci_release_rpp(rtwdev, rpp);
  449. }
  450. rtw89_pci_sync_skb_for_device(rtwdev, skb);
  451. rtw89_pci_rxbd_increase(rx_ring, 1);
  452. cnt++;
  453. return cnt;
  454. err_sync_device:
  455. rtw89_pci_sync_skb_for_device(rtwdev, skb);
  456. return 0;
  457. }
  458. static void rtw89_pci_release_tx(struct rtw89_dev *rtwdev,
  459. struct rtw89_pci_rx_ring *rx_ring,
  460. u32 cnt)
  461. {
  462. struct rtw89_pci_dma_ring *bd_ring = &rx_ring->bd_ring;
  463. u32 release_cnt;
  464. while (cnt) {
  465. release_cnt = rtw89_pci_release_tx_skbs(rtwdev, rx_ring, cnt);
  466. if (!release_cnt) {
  467. rtw89_err(rtwdev, "failed to release TX skbs\n");
  468. /* skip the rest RXBD bufs */
  469. rtw89_pci_rxbd_increase(rx_ring, cnt);
  470. break;
  471. }
  472. cnt -= release_cnt;
  473. }
  474. rtw89_write16(rtwdev, bd_ring->addr.idx, bd_ring->wp);
  475. }
  476. static int rtw89_pci_poll_rpq_dma(struct rtw89_dev *rtwdev,
  477. struct rtw89_pci *rtwpci, int budget)
  478. {
  479. struct rtw89_pci_rx_ring *rx_ring;
  480. u32 cnt;
  481. int work_done;
  482. rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RPQ];
  483. spin_lock_bh(&rtwpci->trx_lock);
  484. cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
  485. if (cnt == 0)
  486. goto out_unlock;
  487. rtw89_pci_release_tx(rtwdev, rx_ring, cnt);
  488. out_unlock:
  489. spin_unlock_bh(&rtwpci->trx_lock);
  490. /* always release all RPQ */
  491. work_done = min_t(int, cnt, budget);
  492. rtwdev->napi_budget_countdown -= work_done;
  493. return work_done;
  494. }
  495. static void rtw89_pci_isr_rxd_unavail(struct rtw89_dev *rtwdev,
  496. struct rtw89_pci *rtwpci)
  497. {
  498. struct rtw89_pci_rx_ring *rx_ring;
  499. struct rtw89_pci_dma_ring *bd_ring;
  500. u32 reg_idx;
  501. u16 hw_idx, hw_idx_next, host_idx;
  502. int i;
  503. for (i = 0; i < RTW89_RXCH_NUM; i++) {
  504. rx_ring = &rtwpci->rx_rings[i];
  505. bd_ring = &rx_ring->bd_ring;
  506. reg_idx = rtw89_read32(rtwdev, bd_ring->addr.idx);
  507. hw_idx = FIELD_GET(TXBD_HW_IDX_MASK, reg_idx);
  508. host_idx = FIELD_GET(TXBD_HOST_IDX_MASK, reg_idx);
  509. hw_idx_next = (hw_idx + 1) % bd_ring->len;
  510. if (hw_idx_next == host_idx)
  511. rtw89_debug(rtwdev, RTW89_DBG_UNEXP, "%d RXD unavailable\n", i);
  512. rtw89_debug(rtwdev, RTW89_DBG_TXRX,
  513. "%d RXD unavailable, idx=0x%08x, len=%d\n",
  514. i, reg_idx, bd_ring->len);
  515. }
  516. }
  517. void rtw89_pci_recognize_intrs(struct rtw89_dev *rtwdev,
  518. struct rtw89_pci *rtwpci,
  519. struct rtw89_pci_isrs *isrs)
  520. {
  521. isrs->halt_c2h_isrs = rtw89_read32(rtwdev, R_AX_HISR0) & rtwpci->halt_c2h_intrs;
  522. isrs->isrs[0] = rtw89_read32(rtwdev, R_AX_PCIE_HISR00) & rtwpci->intrs[0];
  523. isrs->isrs[1] = rtw89_read32(rtwdev, R_AX_PCIE_HISR10) & rtwpci->intrs[1];
  524. rtw89_write32(rtwdev, R_AX_HISR0, isrs->halt_c2h_isrs);
  525. rtw89_write32(rtwdev, R_AX_PCIE_HISR00, isrs->isrs[0]);
  526. rtw89_write32(rtwdev, R_AX_PCIE_HISR10, isrs->isrs[1]);
  527. }
  528. EXPORT_SYMBOL(rtw89_pci_recognize_intrs);
  529. void rtw89_pci_recognize_intrs_v1(struct rtw89_dev *rtwdev,
  530. struct rtw89_pci *rtwpci,
  531. struct rtw89_pci_isrs *isrs)
  532. {
  533. isrs->ind_isrs = rtw89_read32(rtwdev, R_AX_PCIE_HISR00_V1) & rtwpci->ind_intrs;
  534. isrs->halt_c2h_isrs = isrs->ind_isrs & B_AX_HS0ISR_IND_INT_EN ?
  535. rtw89_read32(rtwdev, R_AX_HISR0) & rtwpci->halt_c2h_intrs : 0;
  536. isrs->isrs[0] = isrs->ind_isrs & B_AX_HCI_AXIDMA_INT_EN ?
  537. rtw89_read32(rtwdev, R_AX_HAXI_HISR00) & rtwpci->intrs[0] : 0;
  538. isrs->isrs[1] = isrs->ind_isrs & B_AX_HS1ISR_IND_INT_EN ?
  539. rtw89_read32(rtwdev, R_AX_HISR1) & rtwpci->intrs[1] : 0;
  540. if (isrs->halt_c2h_isrs)
  541. rtw89_write32(rtwdev, R_AX_HISR0, isrs->halt_c2h_isrs);
  542. if (isrs->isrs[0])
  543. rtw89_write32(rtwdev, R_AX_HAXI_HISR00, isrs->isrs[0]);
  544. if (isrs->isrs[1])
  545. rtw89_write32(rtwdev, R_AX_HISR1, isrs->isrs[1]);
  546. }
  547. EXPORT_SYMBOL(rtw89_pci_recognize_intrs_v1);
  548. static void rtw89_pci_clear_isr0(struct rtw89_dev *rtwdev, u32 isr00)
  549. {
  550. /* write 1 clear */
  551. rtw89_write32(rtwdev, R_AX_PCIE_HISR00, isr00);
  552. }
  553. void rtw89_pci_enable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  554. {
  555. rtw89_write32(rtwdev, R_AX_HIMR0, rtwpci->halt_c2h_intrs);
  556. rtw89_write32(rtwdev, R_AX_PCIE_HIMR00, rtwpci->intrs[0]);
  557. rtw89_write32(rtwdev, R_AX_PCIE_HIMR10, rtwpci->intrs[1]);
  558. }
  559. EXPORT_SYMBOL(rtw89_pci_enable_intr);
  560. void rtw89_pci_disable_intr(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  561. {
  562. rtw89_write32(rtwdev, R_AX_HIMR0, 0);
  563. rtw89_write32(rtwdev, R_AX_PCIE_HIMR00, 0);
  564. rtw89_write32(rtwdev, R_AX_PCIE_HIMR10, 0);
  565. }
  566. EXPORT_SYMBOL(rtw89_pci_disable_intr);
  567. void rtw89_pci_enable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  568. {
  569. rtw89_write32(rtwdev, R_AX_PCIE_HIMR00_V1, rtwpci->ind_intrs);
  570. rtw89_write32(rtwdev, R_AX_HIMR0, rtwpci->halt_c2h_intrs);
  571. rtw89_write32(rtwdev, R_AX_HAXI_HIMR00, rtwpci->intrs[0]);
  572. rtw89_write32(rtwdev, R_AX_HIMR1, rtwpci->intrs[1]);
  573. }
  574. EXPORT_SYMBOL(rtw89_pci_enable_intr_v1);
  575. void rtw89_pci_disable_intr_v1(struct rtw89_dev *rtwdev, struct rtw89_pci *rtwpci)
  576. {
  577. rtw89_write32(rtwdev, R_AX_PCIE_HIMR00_V1, 0);
  578. }
  579. EXPORT_SYMBOL(rtw89_pci_disable_intr_v1);
  580. static void rtw89_pci_ops_recovery_start(struct rtw89_dev *rtwdev)
  581. {
  582. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  583. unsigned long flags;
  584. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  585. rtw89_chip_disable_intr(rtwdev, rtwpci);
  586. rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RECOVERY_START);
  587. rtw89_chip_enable_intr(rtwdev, rtwpci);
  588. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  589. }
  590. static void rtw89_pci_ops_recovery_complete(struct rtw89_dev *rtwdev)
  591. {
  592. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  593. unsigned long flags;
  594. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  595. rtw89_chip_disable_intr(rtwdev, rtwpci);
  596. rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RECOVERY_COMPLETE);
  597. rtw89_chip_enable_intr(rtwdev, rtwpci);
  598. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  599. }
  600. static void rtw89_pci_low_power_interrupt_handler(struct rtw89_dev *rtwdev)
  601. {
  602. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  603. int budget = NAPI_POLL_WEIGHT;
  604. /* To prevent RXQ get stuck due to run out of budget. */
  605. rtwdev->napi_budget_countdown = budget;
  606. rtw89_pci_poll_rpq_dma(rtwdev, rtwpci, budget);
  607. rtw89_pci_poll_rxq_dma(rtwdev, rtwpci, budget);
  608. }
  609. static irqreturn_t rtw89_pci_interrupt_threadfn(int irq, void *dev)
  610. {
  611. struct rtw89_dev *rtwdev = dev;
  612. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  613. struct rtw89_pci_isrs isrs;
  614. unsigned long flags;
  615. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  616. rtw89_chip_recognize_intrs(rtwdev, rtwpci, &isrs);
  617. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  618. if (unlikely(isrs.isrs[0] & B_AX_RDU_INT))
  619. rtw89_pci_isr_rxd_unavail(rtwdev, rtwpci);
  620. if (unlikely(isrs.halt_c2h_isrs & B_AX_HALT_C2H_INT_EN))
  621. rtw89_ser_notify(rtwdev, rtw89_mac_get_err_status(rtwdev));
  622. if (unlikely(isrs.halt_c2h_isrs & B_AX_WDT_TIMEOUT_INT_EN))
  623. rtw89_ser_notify(rtwdev, MAC_AX_ERR_L2_ERR_WDT_TIMEOUT_INT);
  624. if (unlikely(rtwpci->under_recovery))
  625. goto enable_intr;
  626. if (unlikely(rtwpci->low_power)) {
  627. rtw89_pci_low_power_interrupt_handler(rtwdev);
  628. goto enable_intr;
  629. }
  630. if (likely(rtwpci->running)) {
  631. local_bh_disable();
  632. napi_schedule(&rtwdev->napi);
  633. local_bh_enable();
  634. }
  635. return IRQ_HANDLED;
  636. enable_intr:
  637. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  638. if (likely(rtwpci->running))
  639. rtw89_chip_enable_intr(rtwdev, rtwpci);
  640. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  641. return IRQ_HANDLED;
  642. }
  643. static irqreturn_t rtw89_pci_interrupt_handler(int irq, void *dev)
  644. {
  645. struct rtw89_dev *rtwdev = dev;
  646. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  647. unsigned long flags;
  648. irqreturn_t irqret = IRQ_WAKE_THREAD;
  649. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  650. /* If interrupt event is on the road, it is still trigger interrupt
  651. * even we have done pci_stop() to turn off IMR.
  652. */
  653. if (unlikely(!rtwpci->running)) {
  654. irqret = IRQ_HANDLED;
  655. goto exit;
  656. }
  657. rtw89_chip_disable_intr(rtwdev, rtwpci);
  658. exit:
  659. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  660. return irqret;
  661. }
  662. #define DEF_TXCHADDRS_TYPE1(info, txch, v...) \
  663. [RTW89_TXCH_##txch] = { \
  664. .num = R_AX_##txch##_TXBD_NUM ##v, \
  665. .idx = R_AX_##txch##_TXBD_IDX ##v, \
  666. .bdram = R_AX_##txch##_BDRAM_CTRL ##v, \
  667. .desa_l = R_AX_##txch##_TXBD_DESA_L ##v, \
  668. .desa_h = R_AX_##txch##_TXBD_DESA_H ##v, \
  669. }
  670. #define DEF_TXCHADDRS(info, txch, v...) \
  671. [RTW89_TXCH_##txch] = { \
  672. .num = R_AX_##txch##_TXBD_NUM, \
  673. .idx = R_AX_##txch##_TXBD_IDX, \
  674. .bdram = R_AX_##txch##_BDRAM_CTRL ##v, \
  675. .desa_l = R_AX_##txch##_TXBD_DESA_L ##v, \
  676. .desa_h = R_AX_##txch##_TXBD_DESA_H ##v, \
  677. }
  678. #define DEF_RXCHADDRS(info, rxch, v...) \
  679. [RTW89_RXCH_##rxch] = { \
  680. .num = R_AX_##rxch##_RXBD_NUM ##v, \
  681. .idx = R_AX_##rxch##_RXBD_IDX ##v, \
  682. .desa_l = R_AX_##rxch##_RXBD_DESA_L ##v, \
  683. .desa_h = R_AX_##rxch##_RXBD_DESA_H ##v, \
  684. }
  685. const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set = {
  686. .tx = {
  687. DEF_TXCHADDRS(info, ACH0),
  688. DEF_TXCHADDRS(info, ACH1),
  689. DEF_TXCHADDRS(info, ACH2),
  690. DEF_TXCHADDRS(info, ACH3),
  691. DEF_TXCHADDRS(info, ACH4),
  692. DEF_TXCHADDRS(info, ACH5),
  693. DEF_TXCHADDRS(info, ACH6),
  694. DEF_TXCHADDRS(info, ACH7),
  695. DEF_TXCHADDRS(info, CH8),
  696. DEF_TXCHADDRS(info, CH9),
  697. DEF_TXCHADDRS_TYPE1(info, CH10),
  698. DEF_TXCHADDRS_TYPE1(info, CH11),
  699. DEF_TXCHADDRS(info, CH12),
  700. },
  701. .rx = {
  702. DEF_RXCHADDRS(info, RXQ),
  703. DEF_RXCHADDRS(info, RPQ),
  704. },
  705. };
  706. EXPORT_SYMBOL(rtw89_pci_ch_dma_addr_set);
  707. const struct rtw89_pci_ch_dma_addr_set rtw89_pci_ch_dma_addr_set_v1 = {
  708. .tx = {
  709. DEF_TXCHADDRS(info, ACH0, _V1),
  710. DEF_TXCHADDRS(info, ACH1, _V1),
  711. DEF_TXCHADDRS(info, ACH2, _V1),
  712. DEF_TXCHADDRS(info, ACH3, _V1),
  713. DEF_TXCHADDRS(info, ACH4, _V1),
  714. DEF_TXCHADDRS(info, ACH5, _V1),
  715. DEF_TXCHADDRS(info, ACH6, _V1),
  716. DEF_TXCHADDRS(info, ACH7, _V1),
  717. DEF_TXCHADDRS(info, CH8, _V1),
  718. DEF_TXCHADDRS(info, CH9, _V1),
  719. DEF_TXCHADDRS_TYPE1(info, CH10, _V1),
  720. DEF_TXCHADDRS_TYPE1(info, CH11, _V1),
  721. DEF_TXCHADDRS(info, CH12, _V1),
  722. },
  723. .rx = {
  724. DEF_RXCHADDRS(info, RXQ, _V1),
  725. DEF_RXCHADDRS(info, RPQ, _V1),
  726. },
  727. };
  728. EXPORT_SYMBOL(rtw89_pci_ch_dma_addr_set_v1);
  729. #undef DEF_TXCHADDRS_TYPE1
  730. #undef DEF_TXCHADDRS
  731. #undef DEF_RXCHADDRS
  732. static int rtw89_pci_get_txch_addrs(struct rtw89_dev *rtwdev,
  733. enum rtw89_tx_channel txch,
  734. const struct rtw89_pci_ch_dma_addr **addr)
  735. {
  736. const struct rtw89_pci_info *info = rtwdev->pci_info;
  737. if (txch >= RTW89_TXCH_NUM)
  738. return -EINVAL;
  739. *addr = &info->dma_addr_set->tx[txch];
  740. return 0;
  741. }
  742. static int rtw89_pci_get_rxch_addrs(struct rtw89_dev *rtwdev,
  743. enum rtw89_rx_channel rxch,
  744. const struct rtw89_pci_ch_dma_addr **addr)
  745. {
  746. const struct rtw89_pci_info *info = rtwdev->pci_info;
  747. if (rxch >= RTW89_RXCH_NUM)
  748. return -EINVAL;
  749. *addr = &info->dma_addr_set->rx[rxch];
  750. return 0;
  751. }
  752. static u32 rtw89_pci_get_avail_txbd_num(struct rtw89_pci_tx_ring *ring)
  753. {
  754. struct rtw89_pci_dma_ring *bd_ring = &ring->bd_ring;
  755. /* reserved 1 desc check ring is full or not */
  756. if (bd_ring->rp > bd_ring->wp)
  757. return bd_ring->rp - bd_ring->wp - 1;
  758. return bd_ring->len - (bd_ring->wp - bd_ring->rp) - 1;
  759. }
  760. static
  761. u32 __rtw89_pci_check_and_reclaim_tx_fwcmd_resource(struct rtw89_dev *rtwdev)
  762. {
  763. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  764. struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[RTW89_TXCH_CH12];
  765. u32 cnt;
  766. spin_lock_bh(&rtwpci->trx_lock);
  767. rtw89_pci_reclaim_tx_fwcmd(rtwdev, rtwpci);
  768. cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
  769. spin_unlock_bh(&rtwpci->trx_lock);
  770. return cnt;
  771. }
  772. static
  773. u32 __rtw89_pci_check_and_reclaim_tx_resource_noio(struct rtw89_dev *rtwdev,
  774. u8 txch)
  775. {
  776. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  777. struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
  778. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  779. u32 cnt;
  780. spin_lock_bh(&rtwpci->trx_lock);
  781. cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
  782. cnt = min(cnt, wd_ring->curr_num);
  783. spin_unlock_bh(&rtwpci->trx_lock);
  784. return cnt;
  785. }
  786. static u32 __rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev *rtwdev,
  787. u8 txch)
  788. {
  789. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  790. struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
  791. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  792. u32 bd_cnt, wd_cnt, min_cnt = 0;
  793. struct rtw89_pci_rx_ring *rx_ring;
  794. u32 cnt;
  795. rx_ring = &rtwpci->rx_rings[RTW89_RXCH_RPQ];
  796. spin_lock_bh(&rtwpci->trx_lock);
  797. bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
  798. wd_cnt = wd_ring->curr_num;
  799. if (wd_cnt == 0 || bd_cnt == 0) {
  800. cnt = rtw89_pci_rxbd_recalc(rtwdev, rx_ring);
  801. if (cnt)
  802. rtw89_pci_release_tx(rtwdev, rx_ring, cnt);
  803. else if (wd_cnt == 0)
  804. goto out_unlock;
  805. bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
  806. if (bd_cnt == 0)
  807. rtw89_pci_reclaim_txbd(rtwdev, tx_ring);
  808. }
  809. bd_cnt = rtw89_pci_get_avail_txbd_num(tx_ring);
  810. wd_cnt = wd_ring->curr_num;
  811. min_cnt = min(bd_cnt, wd_cnt);
  812. if (min_cnt == 0)
  813. rtw89_debug(rtwdev, rtwpci->low_power ? RTW89_DBG_TXRX : RTW89_DBG_UNEXP,
  814. "still no tx resource after reclaim: wd_cnt=%d bd_cnt=%d\n",
  815. wd_cnt, bd_cnt);
  816. out_unlock:
  817. spin_unlock_bh(&rtwpci->trx_lock);
  818. return min_cnt;
  819. }
  820. static u32 rtw89_pci_check_and_reclaim_tx_resource(struct rtw89_dev *rtwdev,
  821. u8 txch)
  822. {
  823. if (rtwdev->hci.paused)
  824. return __rtw89_pci_check_and_reclaim_tx_resource_noio(rtwdev, txch);
  825. if (txch == RTW89_TXCH_CH12)
  826. return __rtw89_pci_check_and_reclaim_tx_fwcmd_resource(rtwdev);
  827. return __rtw89_pci_check_and_reclaim_tx_resource(rtwdev, txch);
  828. }
  829. static void __rtw89_pci_tx_kick_off(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring)
  830. {
  831. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  832. struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
  833. u32 host_idx, addr;
  834. spin_lock_bh(&rtwpci->trx_lock);
  835. addr = bd_ring->addr.idx;
  836. host_idx = bd_ring->wp;
  837. rtw89_write16(rtwdev, addr, host_idx);
  838. spin_unlock_bh(&rtwpci->trx_lock);
  839. }
  840. static void rtw89_pci_tx_bd_ring_update(struct rtw89_dev *rtwdev, struct rtw89_pci_tx_ring *tx_ring,
  841. int n_txbd)
  842. {
  843. struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
  844. u32 host_idx, len;
  845. len = bd_ring->len;
  846. host_idx = bd_ring->wp + n_txbd;
  847. host_idx = host_idx < len ? host_idx : host_idx - len;
  848. bd_ring->wp = host_idx;
  849. }
  850. static void rtw89_pci_ops_tx_kick_off(struct rtw89_dev *rtwdev, u8 txch)
  851. {
  852. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  853. struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
  854. if (rtwdev->hci.paused) {
  855. set_bit(txch, rtwpci->kick_map);
  856. return;
  857. }
  858. __rtw89_pci_tx_kick_off(rtwdev, tx_ring);
  859. }
  860. static void rtw89_pci_tx_kick_off_pending(struct rtw89_dev *rtwdev)
  861. {
  862. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  863. struct rtw89_pci_tx_ring *tx_ring;
  864. int txch;
  865. for (txch = 0; txch < RTW89_TXCH_NUM; txch++) {
  866. if (!test_and_clear_bit(txch, rtwpci->kick_map))
  867. continue;
  868. tx_ring = &rtwpci->tx_rings[txch];
  869. __rtw89_pci_tx_kick_off(rtwdev, tx_ring);
  870. }
  871. }
  872. static void __pci_flush_txch(struct rtw89_dev *rtwdev, u8 txch, bool drop)
  873. {
  874. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  875. struct rtw89_pci_tx_ring *tx_ring = &rtwpci->tx_rings[txch];
  876. struct rtw89_pci_dma_ring *bd_ring = &tx_ring->bd_ring;
  877. u32 cur_idx, cur_rp;
  878. u8 i;
  879. /* Because the time taked by the I/O is a bit dynamic, it's hard to
  880. * define a reasonable fixed total timeout to use read_poll_timeout*
  881. * helper. Instead, we can ensure a reasonable polling times, so we
  882. * just use for loop with udelay here.
  883. */
  884. for (i = 0; i < 60; i++) {
  885. cur_idx = rtw89_read32(rtwdev, bd_ring->addr.idx);
  886. cur_rp = FIELD_GET(TXBD_HW_IDX_MASK, cur_idx);
  887. if (cur_rp == bd_ring->wp)
  888. return;
  889. udelay(1);
  890. }
  891. if (!drop)
  892. rtw89_info(rtwdev, "timed out to flush pci txch: %d\n", txch);
  893. }
  894. static void __rtw89_pci_ops_flush_txchs(struct rtw89_dev *rtwdev, u32 txchs,
  895. bool drop)
  896. {
  897. const struct rtw89_pci_info *info = rtwdev->pci_info;
  898. u8 i;
  899. for (i = 0; i < RTW89_TXCH_NUM; i++) {
  900. /* It may be unnecessary to flush FWCMD queue. */
  901. if (i == RTW89_TXCH_CH12)
  902. continue;
  903. if (info->tx_dma_ch_mask & BIT(i))
  904. continue;
  905. if (txchs & BIT(i))
  906. __pci_flush_txch(rtwdev, i, drop);
  907. }
  908. }
  909. static void rtw89_pci_ops_flush_queues(struct rtw89_dev *rtwdev, u32 queues,
  910. bool drop)
  911. {
  912. __rtw89_pci_ops_flush_txchs(rtwdev, BIT(RTW89_TXCH_NUM) - 1, drop);
  913. }
  914. u32 rtw89_pci_fill_txaddr_info(struct rtw89_dev *rtwdev,
  915. void *txaddr_info_addr, u32 total_len,
  916. dma_addr_t dma, u8 *add_info_nr)
  917. {
  918. struct rtw89_pci_tx_addr_info_32 *txaddr_info = txaddr_info_addr;
  919. txaddr_info->length = cpu_to_le16(total_len);
  920. txaddr_info->option = cpu_to_le16(RTW89_PCI_ADDR_MSDU_LS |
  921. RTW89_PCI_ADDR_NUM(1));
  922. txaddr_info->dma = cpu_to_le32(dma);
  923. *add_info_nr = 1;
  924. return sizeof(*txaddr_info);
  925. }
  926. EXPORT_SYMBOL(rtw89_pci_fill_txaddr_info);
  927. u32 rtw89_pci_fill_txaddr_info_v1(struct rtw89_dev *rtwdev,
  928. void *txaddr_info_addr, u32 total_len,
  929. dma_addr_t dma, u8 *add_info_nr)
  930. {
  931. struct rtw89_pci_tx_addr_info_32_v1 *txaddr_info = txaddr_info_addr;
  932. u32 remain = total_len;
  933. u32 len;
  934. u16 length_option;
  935. int n;
  936. for (n = 0; n < RTW89_TXADDR_INFO_NR_V1 && remain; n++) {
  937. len = remain >= TXADDR_INFO_LENTHG_V1_MAX ?
  938. TXADDR_INFO_LENTHG_V1_MAX : remain;
  939. remain -= len;
  940. length_option = FIELD_PREP(B_PCIADDR_LEN_V1_MASK, len) |
  941. FIELD_PREP(B_PCIADDR_HIGH_SEL_V1_MASK, 0) |
  942. FIELD_PREP(B_PCIADDR_LS_V1_MASK, remain == 0);
  943. txaddr_info->length_opt = cpu_to_le16(length_option);
  944. txaddr_info->dma_low_lsb = cpu_to_le16(FIELD_GET(GENMASK(15, 0), dma));
  945. txaddr_info->dma_low_msb = cpu_to_le16(FIELD_GET(GENMASK(31, 16), dma));
  946. dma += len;
  947. txaddr_info++;
  948. }
  949. WARN_ONCE(remain, "length overflow remain=%u total_len=%u",
  950. remain, total_len);
  951. *add_info_nr = n;
  952. return n * sizeof(*txaddr_info);
  953. }
  954. EXPORT_SYMBOL(rtw89_pci_fill_txaddr_info_v1);
  955. static int rtw89_pci_txwd_submit(struct rtw89_dev *rtwdev,
  956. struct rtw89_pci_tx_ring *tx_ring,
  957. struct rtw89_pci_tx_wd *txwd,
  958. struct rtw89_core_tx_request *tx_req)
  959. {
  960. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  961. const struct rtw89_chip_info *chip = rtwdev->chip;
  962. struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
  963. struct rtw89_txwd_info *txwd_info;
  964. struct rtw89_pci_tx_wp_info *txwp_info;
  965. void *txaddr_info_addr;
  966. struct pci_dev *pdev = rtwpci->pdev;
  967. struct sk_buff *skb = tx_req->skb;
  968. struct rtw89_pci_tx_data *tx_data = RTW89_PCI_TX_SKB_CB(skb);
  969. bool en_wd_info = desc_info->en_wd_info;
  970. u32 txwd_len;
  971. u32 txwp_len;
  972. u32 txaddr_info_len;
  973. dma_addr_t dma;
  974. int ret;
  975. dma = dma_map_single(&pdev->dev, skb->data, skb->len, DMA_TO_DEVICE);
  976. if (dma_mapping_error(&pdev->dev, dma)) {
  977. rtw89_err(rtwdev, "failed to map skb dma data\n");
  978. ret = -EBUSY;
  979. goto err;
  980. }
  981. tx_data->dma = dma;
  982. txwp_len = sizeof(*txwp_info);
  983. txwd_len = chip->txwd_body_size;
  984. txwd_len += en_wd_info ? sizeof(*txwd_info) : 0;
  985. txwp_info = txwd->vaddr + txwd_len;
  986. txwp_info->seq0 = cpu_to_le16(txwd->seq | RTW89_PCI_TXWP_VALID);
  987. txwp_info->seq1 = 0;
  988. txwp_info->seq2 = 0;
  989. txwp_info->seq3 = 0;
  990. tx_ring->tx_cnt++;
  991. txaddr_info_addr = txwd->vaddr + txwd_len + txwp_len;
  992. txaddr_info_len =
  993. rtw89_chip_fill_txaddr_info(rtwdev, txaddr_info_addr, skb->len,
  994. dma, &desc_info->addr_info_nr);
  995. txwd->len = txwd_len + txwp_len + txaddr_info_len;
  996. rtw89_chip_fill_txdesc(rtwdev, desc_info, txwd->vaddr);
  997. skb_queue_tail(&txwd->queue, skb);
  998. return 0;
  999. err:
  1000. return ret;
  1001. }
  1002. static int rtw89_pci_fwcmd_submit(struct rtw89_dev *rtwdev,
  1003. struct rtw89_pci_tx_ring *tx_ring,
  1004. struct rtw89_pci_tx_bd_32 *txbd,
  1005. struct rtw89_core_tx_request *tx_req)
  1006. {
  1007. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1008. const struct rtw89_chip_info *chip = rtwdev->chip;
  1009. struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
  1010. void *txdesc;
  1011. int txdesc_size = chip->h2c_desc_size;
  1012. struct pci_dev *pdev = rtwpci->pdev;
  1013. struct sk_buff *skb = tx_req->skb;
  1014. struct rtw89_pci_tx_data *tx_data = RTW89_PCI_TX_SKB_CB(skb);
  1015. dma_addr_t dma;
  1016. txdesc = skb_push(skb, txdesc_size);
  1017. memset(txdesc, 0, txdesc_size);
  1018. rtw89_chip_fill_txdesc_fwcmd(rtwdev, desc_info, txdesc);
  1019. dma = dma_map_single(&pdev->dev, skb->data, skb->len, DMA_TO_DEVICE);
  1020. if (dma_mapping_error(&pdev->dev, dma)) {
  1021. rtw89_err(rtwdev, "failed to map fwcmd dma data\n");
  1022. return -EBUSY;
  1023. }
  1024. tx_data->dma = dma;
  1025. txbd->option = cpu_to_le16(RTW89_PCI_TXBD_OPTION_LS);
  1026. txbd->length = cpu_to_le16(skb->len);
  1027. txbd->dma = cpu_to_le32(tx_data->dma);
  1028. skb_queue_tail(&rtwpci->h2c_queue, skb);
  1029. rtw89_pci_tx_bd_ring_update(rtwdev, tx_ring, 1);
  1030. return 0;
  1031. }
  1032. static int rtw89_pci_txbd_submit(struct rtw89_dev *rtwdev,
  1033. struct rtw89_pci_tx_ring *tx_ring,
  1034. struct rtw89_pci_tx_bd_32 *txbd,
  1035. struct rtw89_core_tx_request *tx_req)
  1036. {
  1037. struct rtw89_pci_tx_wd *txwd;
  1038. int ret;
  1039. /* FWCMD queue doesn't have wd pages. Instead, it submits the CMD
  1040. * buffer with WD BODY only. So here we don't need to check the free
  1041. * pages of the wd ring.
  1042. */
  1043. if (tx_ring->txch == RTW89_TXCH_CH12)
  1044. return rtw89_pci_fwcmd_submit(rtwdev, tx_ring, txbd, tx_req);
  1045. txwd = rtw89_pci_dequeue_txwd(tx_ring);
  1046. if (!txwd) {
  1047. rtw89_err(rtwdev, "no available TXWD\n");
  1048. ret = -ENOSPC;
  1049. goto err;
  1050. }
  1051. ret = rtw89_pci_txwd_submit(rtwdev, tx_ring, txwd, tx_req);
  1052. if (ret) {
  1053. rtw89_err(rtwdev, "failed to submit TXWD %d\n", txwd->seq);
  1054. goto err_enqueue_wd;
  1055. }
  1056. list_add_tail(&txwd->list, &tx_ring->busy_pages);
  1057. txbd->option = cpu_to_le16(RTW89_PCI_TXBD_OPTION_LS);
  1058. txbd->length = cpu_to_le16(txwd->len);
  1059. txbd->dma = cpu_to_le32(txwd->paddr);
  1060. rtw89_pci_tx_bd_ring_update(rtwdev, tx_ring, 1);
  1061. return 0;
  1062. err_enqueue_wd:
  1063. rtw89_pci_enqueue_txwd(tx_ring, txwd);
  1064. err:
  1065. return ret;
  1066. }
  1067. static int rtw89_pci_tx_write(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req,
  1068. u8 txch)
  1069. {
  1070. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1071. struct rtw89_pci_tx_ring *tx_ring;
  1072. struct rtw89_pci_tx_bd_32 *txbd;
  1073. u32 n_avail_txbd;
  1074. int ret = 0;
  1075. /* check the tx type and dma channel for fw cmd queue */
  1076. if ((txch == RTW89_TXCH_CH12 ||
  1077. tx_req->tx_type == RTW89_CORE_TX_TYPE_FWCMD) &&
  1078. (txch != RTW89_TXCH_CH12 ||
  1079. tx_req->tx_type != RTW89_CORE_TX_TYPE_FWCMD)) {
  1080. rtw89_err(rtwdev, "only fw cmd uses dma channel 12\n");
  1081. return -EINVAL;
  1082. }
  1083. tx_ring = &rtwpci->tx_rings[txch];
  1084. spin_lock_bh(&rtwpci->trx_lock);
  1085. n_avail_txbd = rtw89_pci_get_avail_txbd_num(tx_ring);
  1086. if (n_avail_txbd == 0) {
  1087. rtw89_err(rtwdev, "no available TXBD\n");
  1088. ret = -ENOSPC;
  1089. goto err_unlock;
  1090. }
  1091. txbd = rtw89_pci_get_next_txbd(tx_ring);
  1092. ret = rtw89_pci_txbd_submit(rtwdev, tx_ring, txbd, tx_req);
  1093. if (ret) {
  1094. rtw89_err(rtwdev, "failed to submit TXBD\n");
  1095. goto err_unlock;
  1096. }
  1097. spin_unlock_bh(&rtwpci->trx_lock);
  1098. return 0;
  1099. err_unlock:
  1100. spin_unlock_bh(&rtwpci->trx_lock);
  1101. return ret;
  1102. }
  1103. static int rtw89_pci_ops_tx_write(struct rtw89_dev *rtwdev, struct rtw89_core_tx_request *tx_req)
  1104. {
  1105. struct rtw89_tx_desc_info *desc_info = &tx_req->desc_info;
  1106. int ret;
  1107. ret = rtw89_pci_tx_write(rtwdev, tx_req, desc_info->ch_dma);
  1108. if (ret) {
  1109. rtw89_err(rtwdev, "failed to TX Queue %d\n", desc_info->ch_dma);
  1110. return ret;
  1111. }
  1112. return 0;
  1113. }
  1114. static const struct rtw89_pci_bd_ram bd_ram_table[RTW89_TXCH_NUM] = {
  1115. [RTW89_TXCH_ACH0] = {.start_idx = 0, .max_num = 5, .min_num = 2},
  1116. [RTW89_TXCH_ACH1] = {.start_idx = 5, .max_num = 5, .min_num = 2},
  1117. [RTW89_TXCH_ACH2] = {.start_idx = 10, .max_num = 5, .min_num = 2},
  1118. [RTW89_TXCH_ACH3] = {.start_idx = 15, .max_num = 5, .min_num = 2},
  1119. [RTW89_TXCH_ACH4] = {.start_idx = 20, .max_num = 5, .min_num = 2},
  1120. [RTW89_TXCH_ACH5] = {.start_idx = 25, .max_num = 5, .min_num = 2},
  1121. [RTW89_TXCH_ACH6] = {.start_idx = 30, .max_num = 5, .min_num = 2},
  1122. [RTW89_TXCH_ACH7] = {.start_idx = 35, .max_num = 5, .min_num = 2},
  1123. [RTW89_TXCH_CH8] = {.start_idx = 40, .max_num = 5, .min_num = 1},
  1124. [RTW89_TXCH_CH9] = {.start_idx = 45, .max_num = 5, .min_num = 1},
  1125. [RTW89_TXCH_CH10] = {.start_idx = 50, .max_num = 5, .min_num = 1},
  1126. [RTW89_TXCH_CH11] = {.start_idx = 55, .max_num = 5, .min_num = 1},
  1127. [RTW89_TXCH_CH12] = {.start_idx = 60, .max_num = 4, .min_num = 1},
  1128. };
  1129. static void rtw89_pci_reset_trx_rings(struct rtw89_dev *rtwdev)
  1130. {
  1131. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1132. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1133. struct rtw89_pci_tx_ring *tx_ring;
  1134. struct rtw89_pci_rx_ring *rx_ring;
  1135. struct rtw89_pci_dma_ring *bd_ring;
  1136. const struct rtw89_pci_bd_ram *bd_ram;
  1137. u32 addr_num;
  1138. u32 addr_bdram;
  1139. u32 addr_desa_l;
  1140. u32 val32;
  1141. int i;
  1142. for (i = 0; i < RTW89_TXCH_NUM; i++) {
  1143. if (info->tx_dma_ch_mask & BIT(i))
  1144. continue;
  1145. tx_ring = &rtwpci->tx_rings[i];
  1146. bd_ring = &tx_ring->bd_ring;
  1147. bd_ram = &bd_ram_table[i];
  1148. addr_num = bd_ring->addr.num;
  1149. addr_bdram = bd_ring->addr.bdram;
  1150. addr_desa_l = bd_ring->addr.desa_l;
  1151. bd_ring->wp = 0;
  1152. bd_ring->rp = 0;
  1153. val32 = FIELD_PREP(BDRAM_SIDX_MASK, bd_ram->start_idx) |
  1154. FIELD_PREP(BDRAM_MAX_MASK, bd_ram->max_num) |
  1155. FIELD_PREP(BDRAM_MIN_MASK, bd_ram->min_num);
  1156. rtw89_write16(rtwdev, addr_num, bd_ring->len);
  1157. rtw89_write32(rtwdev, addr_bdram, val32);
  1158. rtw89_write32(rtwdev, addr_desa_l, bd_ring->dma);
  1159. }
  1160. for (i = 0; i < RTW89_RXCH_NUM; i++) {
  1161. rx_ring = &rtwpci->rx_rings[i];
  1162. bd_ring = &rx_ring->bd_ring;
  1163. addr_num = bd_ring->addr.num;
  1164. addr_desa_l = bd_ring->addr.desa_l;
  1165. bd_ring->wp = 0;
  1166. bd_ring->rp = 0;
  1167. rx_ring->diliver_skb = NULL;
  1168. rx_ring->diliver_desc.ready = false;
  1169. rtw89_write16(rtwdev, addr_num, bd_ring->len);
  1170. rtw89_write32(rtwdev, addr_desa_l, bd_ring->dma);
  1171. }
  1172. }
  1173. static void rtw89_pci_release_tx_ring(struct rtw89_dev *rtwdev,
  1174. struct rtw89_pci_tx_ring *tx_ring)
  1175. {
  1176. rtw89_pci_release_busy_txwd(rtwdev, tx_ring);
  1177. rtw89_pci_release_pending_txwd_skb(rtwdev, tx_ring);
  1178. }
  1179. static void rtw89_pci_ops_reset(struct rtw89_dev *rtwdev)
  1180. {
  1181. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1182. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1183. int txch;
  1184. rtw89_pci_reset_trx_rings(rtwdev);
  1185. spin_lock_bh(&rtwpci->trx_lock);
  1186. for (txch = 0; txch < RTW89_TXCH_NUM; txch++) {
  1187. if (info->tx_dma_ch_mask & BIT(txch))
  1188. continue;
  1189. if (txch == RTW89_TXCH_CH12) {
  1190. rtw89_pci_release_fwcmd(rtwdev, rtwpci,
  1191. skb_queue_len(&rtwpci->h2c_queue), true);
  1192. continue;
  1193. }
  1194. rtw89_pci_release_tx_ring(rtwdev, &rtwpci->tx_rings[txch]);
  1195. }
  1196. spin_unlock_bh(&rtwpci->trx_lock);
  1197. }
  1198. static void rtw89_pci_enable_intr_lock(struct rtw89_dev *rtwdev)
  1199. {
  1200. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1201. unsigned long flags;
  1202. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  1203. rtwpci->running = true;
  1204. rtw89_chip_enable_intr(rtwdev, rtwpci);
  1205. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  1206. }
  1207. static void rtw89_pci_disable_intr_lock(struct rtw89_dev *rtwdev)
  1208. {
  1209. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1210. unsigned long flags;
  1211. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  1212. rtwpci->running = false;
  1213. rtw89_chip_disable_intr(rtwdev, rtwpci);
  1214. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  1215. }
  1216. static int rtw89_pci_ops_start(struct rtw89_dev *rtwdev)
  1217. {
  1218. rtw89_core_napi_start(rtwdev);
  1219. rtw89_pci_enable_intr_lock(rtwdev);
  1220. return 0;
  1221. }
  1222. static void rtw89_pci_ops_stop(struct rtw89_dev *rtwdev)
  1223. {
  1224. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1225. struct pci_dev *pdev = rtwpci->pdev;
  1226. rtw89_pci_disable_intr_lock(rtwdev);
  1227. synchronize_irq(pdev->irq);
  1228. rtw89_core_napi_stop(rtwdev);
  1229. }
  1230. static void rtw89_pci_ops_pause(struct rtw89_dev *rtwdev, bool pause)
  1231. {
  1232. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1233. struct pci_dev *pdev = rtwpci->pdev;
  1234. if (pause) {
  1235. rtw89_pci_disable_intr_lock(rtwdev);
  1236. synchronize_irq(pdev->irq);
  1237. if (test_bit(RTW89_FLAG_NAPI_RUNNING, rtwdev->flags))
  1238. napi_synchronize(&rtwdev->napi);
  1239. } else {
  1240. rtw89_pci_enable_intr_lock(rtwdev);
  1241. rtw89_pci_tx_kick_off_pending(rtwdev);
  1242. }
  1243. }
  1244. static
  1245. void rtw89_pci_switch_bd_idx_addr(struct rtw89_dev *rtwdev, bool low_power)
  1246. {
  1247. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1248. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1249. const struct rtw89_pci_bd_idx_addr *bd_idx_addr = info->bd_idx_addr_low_power;
  1250. const struct rtw89_pci_ch_dma_addr_set *dma_addr_set = info->dma_addr_set;
  1251. struct rtw89_pci_tx_ring *tx_ring;
  1252. struct rtw89_pci_rx_ring *rx_ring;
  1253. int i;
  1254. if (WARN(!bd_idx_addr, "only HCI with low power mode needs this\n"))
  1255. return;
  1256. for (i = 0; i < RTW89_TXCH_NUM; i++) {
  1257. tx_ring = &rtwpci->tx_rings[i];
  1258. tx_ring->bd_ring.addr.idx = low_power ?
  1259. bd_idx_addr->tx_bd_addrs[i] :
  1260. dma_addr_set->tx[i].idx;
  1261. }
  1262. for (i = 0; i < RTW89_RXCH_NUM; i++) {
  1263. rx_ring = &rtwpci->rx_rings[i];
  1264. rx_ring->bd_ring.addr.idx = low_power ?
  1265. bd_idx_addr->rx_bd_addrs[i] :
  1266. dma_addr_set->rx[i].idx;
  1267. }
  1268. }
  1269. static void rtw89_pci_ops_switch_mode(struct rtw89_dev *rtwdev, bool low_power)
  1270. {
  1271. enum rtw89_pci_intr_mask_cfg cfg;
  1272. WARN(!rtwdev->hci.paused, "HCI isn't paused\n");
  1273. cfg = low_power ? RTW89_PCI_INTR_MASK_LOW_POWER : RTW89_PCI_INTR_MASK_NORMAL;
  1274. rtw89_chip_config_intr_mask(rtwdev, cfg);
  1275. rtw89_pci_switch_bd_idx_addr(rtwdev, low_power);
  1276. }
  1277. static void rtw89_pci_ops_write32(struct rtw89_dev *rtwdev, u32 addr, u32 data);
  1278. static u32 rtw89_pci_ops_read32_cmac(struct rtw89_dev *rtwdev, u32 addr)
  1279. {
  1280. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1281. u32 val = readl(rtwpci->mmap + addr);
  1282. int count;
  1283. for (count = 0; ; count++) {
  1284. if (val != RTW89_R32_DEAD)
  1285. return val;
  1286. if (count >= MAC_REG_POOL_COUNT) {
  1287. rtw89_warn(rtwdev, "addr %#x = %#x\n", addr, val);
  1288. return RTW89_R32_DEAD;
  1289. }
  1290. rtw89_pci_ops_write32(rtwdev, R_AX_CK_EN, B_AX_CMAC_ALLCKEN);
  1291. val = readl(rtwpci->mmap + addr);
  1292. }
  1293. return val;
  1294. }
  1295. static u8 rtw89_pci_ops_read8(struct rtw89_dev *rtwdev, u32 addr)
  1296. {
  1297. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1298. u32 addr32, val32, shift;
  1299. if (!ACCESS_CMAC(addr))
  1300. return readb(rtwpci->mmap + addr);
  1301. addr32 = addr & ~0x3;
  1302. shift = (addr & 0x3) * 8;
  1303. val32 = rtw89_pci_ops_read32_cmac(rtwdev, addr32);
  1304. return val32 >> shift;
  1305. }
  1306. static u16 rtw89_pci_ops_read16(struct rtw89_dev *rtwdev, u32 addr)
  1307. {
  1308. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1309. u32 addr32, val32, shift;
  1310. if (!ACCESS_CMAC(addr))
  1311. return readw(rtwpci->mmap + addr);
  1312. addr32 = addr & ~0x3;
  1313. shift = (addr & 0x3) * 8;
  1314. val32 = rtw89_pci_ops_read32_cmac(rtwdev, addr32);
  1315. return val32 >> shift;
  1316. }
  1317. static u32 rtw89_pci_ops_read32(struct rtw89_dev *rtwdev, u32 addr)
  1318. {
  1319. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1320. if (!ACCESS_CMAC(addr))
  1321. return readl(rtwpci->mmap + addr);
  1322. return rtw89_pci_ops_read32_cmac(rtwdev, addr);
  1323. }
  1324. static void rtw89_pci_ops_write8(struct rtw89_dev *rtwdev, u32 addr, u8 data)
  1325. {
  1326. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1327. writeb(data, rtwpci->mmap + addr);
  1328. }
  1329. static void rtw89_pci_ops_write16(struct rtw89_dev *rtwdev, u32 addr, u16 data)
  1330. {
  1331. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1332. writew(data, rtwpci->mmap + addr);
  1333. }
  1334. static void rtw89_pci_ops_write32(struct rtw89_dev *rtwdev, u32 addr, u32 data)
  1335. {
  1336. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1337. writel(data, rtwpci->mmap + addr);
  1338. }
  1339. static void rtw89_pci_ctrl_dma_trx(struct rtw89_dev *rtwdev, bool enable)
  1340. {
  1341. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1342. if (enable)
  1343. rtw89_write32_set(rtwdev, info->init_cfg_reg,
  1344. info->rxhci_en_bit | info->txhci_en_bit);
  1345. else
  1346. rtw89_write32_clr(rtwdev, info->init_cfg_reg,
  1347. info->rxhci_en_bit | info->txhci_en_bit);
  1348. }
  1349. static void rtw89_pci_ctrl_dma_io(struct rtw89_dev *rtwdev, bool enable)
  1350. {
  1351. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  1352. u32 reg, mask;
  1353. if (chip_id == RTL8852C) {
  1354. reg = R_AX_HAXI_INIT_CFG1;
  1355. mask = B_AX_STOP_AXI_MST;
  1356. } else {
  1357. reg = R_AX_PCIE_DMA_STOP1;
  1358. mask = B_AX_STOP_PCIEIO;
  1359. }
  1360. if (enable)
  1361. rtw89_write32_clr(rtwdev, reg, mask);
  1362. else
  1363. rtw89_write32_set(rtwdev, reg, mask);
  1364. }
  1365. static void rtw89_pci_ctrl_dma_all(struct rtw89_dev *rtwdev, bool enable)
  1366. {
  1367. rtw89_pci_ctrl_dma_io(rtwdev, enable);
  1368. rtw89_pci_ctrl_dma_trx(rtwdev, enable);
  1369. }
  1370. static int rtw89_pci_check_mdio(struct rtw89_dev *rtwdev, u8 addr, u8 speed, u16 rw_bit)
  1371. {
  1372. u16 val;
  1373. rtw89_write8(rtwdev, R_AX_MDIO_CFG, addr & 0x1F);
  1374. val = rtw89_read16(rtwdev, R_AX_MDIO_CFG);
  1375. switch (speed) {
  1376. case PCIE_PHY_GEN1:
  1377. if (addr < 0x20)
  1378. val = u16_replace_bits(val, MDIO_PG0_G1, B_AX_MDIO_PHY_ADDR_MASK);
  1379. else
  1380. val = u16_replace_bits(val, MDIO_PG1_G1, B_AX_MDIO_PHY_ADDR_MASK);
  1381. break;
  1382. case PCIE_PHY_GEN2:
  1383. if (addr < 0x20)
  1384. val = u16_replace_bits(val, MDIO_PG0_G2, B_AX_MDIO_PHY_ADDR_MASK);
  1385. else
  1386. val = u16_replace_bits(val, MDIO_PG1_G2, B_AX_MDIO_PHY_ADDR_MASK);
  1387. break;
  1388. default:
  1389. rtw89_err(rtwdev, "[ERR]Error Speed %d!\n", speed);
  1390. return -EINVAL;
  1391. }
  1392. rtw89_write16(rtwdev, R_AX_MDIO_CFG, val);
  1393. rtw89_write16_set(rtwdev, R_AX_MDIO_CFG, rw_bit);
  1394. return read_poll_timeout(rtw89_read16, val, !(val & rw_bit), 10, 2000,
  1395. false, rtwdev, R_AX_MDIO_CFG);
  1396. }
  1397. static int
  1398. rtw89_read16_mdio(struct rtw89_dev *rtwdev, u8 addr, u8 speed, u16 *val)
  1399. {
  1400. int ret;
  1401. ret = rtw89_pci_check_mdio(rtwdev, addr, speed, B_AX_MDIO_RFLAG);
  1402. if (ret) {
  1403. rtw89_err(rtwdev, "[ERR]MDIO R16 0x%X fail ret=%d!\n", addr, ret);
  1404. return ret;
  1405. }
  1406. *val = rtw89_read16(rtwdev, R_AX_MDIO_RDATA);
  1407. return 0;
  1408. }
  1409. static int
  1410. rtw89_write16_mdio(struct rtw89_dev *rtwdev, u8 addr, u16 data, u8 speed)
  1411. {
  1412. int ret;
  1413. rtw89_write16(rtwdev, R_AX_MDIO_WDATA, data);
  1414. ret = rtw89_pci_check_mdio(rtwdev, addr, speed, B_AX_MDIO_WFLAG);
  1415. if (ret) {
  1416. rtw89_err(rtwdev, "[ERR]MDIO W16 0x%X = %x fail ret=%d!\n", addr, data, ret);
  1417. return ret;
  1418. }
  1419. return 0;
  1420. }
  1421. static int
  1422. rtw89_write16_mdio_mask(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u16 data, u8 speed)
  1423. {
  1424. u32 shift;
  1425. int ret;
  1426. u16 val;
  1427. ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
  1428. if (ret)
  1429. return ret;
  1430. shift = __ffs(mask);
  1431. val &= ~mask;
  1432. val |= ((data << shift) & mask);
  1433. ret = rtw89_write16_mdio(rtwdev, addr, val, speed);
  1434. if (ret)
  1435. return ret;
  1436. return 0;
  1437. }
  1438. static int rtw89_write16_mdio_set(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u8 speed)
  1439. {
  1440. int ret;
  1441. u16 val;
  1442. ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
  1443. if (ret)
  1444. return ret;
  1445. ret = rtw89_write16_mdio(rtwdev, addr, val | mask, speed);
  1446. if (ret)
  1447. return ret;
  1448. return 0;
  1449. }
  1450. static int rtw89_write16_mdio_clr(struct rtw89_dev *rtwdev, u8 addr, u16 mask, u8 speed)
  1451. {
  1452. int ret;
  1453. u16 val;
  1454. ret = rtw89_read16_mdio(rtwdev, addr, speed, &val);
  1455. if (ret)
  1456. return ret;
  1457. ret = rtw89_write16_mdio(rtwdev, addr, val & ~mask, speed);
  1458. if (ret)
  1459. return ret;
  1460. return 0;
  1461. }
  1462. static int rtw89_pci_write_config_byte(struct rtw89_dev *rtwdev, u16 addr,
  1463. u8 data)
  1464. {
  1465. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1466. struct pci_dev *pdev = rtwpci->pdev;
  1467. return pci_write_config_byte(pdev, addr, data);
  1468. }
  1469. static int rtw89_pci_read_config_byte(struct rtw89_dev *rtwdev, u16 addr,
  1470. u8 *value)
  1471. {
  1472. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  1473. struct pci_dev *pdev = rtwpci->pdev;
  1474. return pci_read_config_byte(pdev, addr, value);
  1475. }
  1476. static int rtw89_pci_config_byte_set(struct rtw89_dev *rtwdev, u16 addr,
  1477. u8 bit)
  1478. {
  1479. u8 value;
  1480. int ret;
  1481. ret = rtw89_pci_read_config_byte(rtwdev, addr, &value);
  1482. if (ret)
  1483. return ret;
  1484. value |= bit;
  1485. ret = rtw89_pci_write_config_byte(rtwdev, addr, value);
  1486. return ret;
  1487. }
  1488. static int rtw89_pci_config_byte_clr(struct rtw89_dev *rtwdev, u16 addr,
  1489. u8 bit)
  1490. {
  1491. u8 value;
  1492. int ret;
  1493. ret = rtw89_pci_read_config_byte(rtwdev, addr, &value);
  1494. if (ret)
  1495. return ret;
  1496. value &= ~bit;
  1497. ret = rtw89_pci_write_config_byte(rtwdev, addr, value);
  1498. return ret;
  1499. }
  1500. static int
  1501. __get_target(struct rtw89_dev *rtwdev, u16 *target, enum rtw89_pcie_phy phy_rate)
  1502. {
  1503. u16 val, tar;
  1504. int ret;
  1505. /* Enable counter */
  1506. ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val);
  1507. if (ret)
  1508. return ret;
  1509. ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val & ~B_AX_CLK_CALIB_EN,
  1510. phy_rate);
  1511. if (ret)
  1512. return ret;
  1513. ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val | B_AX_CLK_CALIB_EN,
  1514. phy_rate);
  1515. if (ret)
  1516. return ret;
  1517. fsleep(300);
  1518. ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &tar);
  1519. if (ret)
  1520. return ret;
  1521. ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val & ~B_AX_CLK_CALIB_EN,
  1522. phy_rate);
  1523. if (ret)
  1524. return ret;
  1525. tar = tar & 0x0FFF;
  1526. if (tar == 0 || tar == 0x0FFF) {
  1527. rtw89_err(rtwdev, "[ERR]Get target failed.\n");
  1528. return -EINVAL;
  1529. }
  1530. *target = tar;
  1531. return 0;
  1532. }
  1533. static int rtw89_pci_autok_x(struct rtw89_dev *rtwdev)
  1534. {
  1535. int ret;
  1536. if (rtwdev->chip->chip_id != RTL8852B)
  1537. return 0;
  1538. ret = rtw89_write16_mdio_mask(rtwdev, RAC_REG_FLD_0, BAC_AUTOK_N_MASK,
  1539. PCIE_AUTOK_4, PCIE_PHY_GEN1);
  1540. return ret;
  1541. }
  1542. static int rtw89_pci_auto_refclk_cal(struct rtw89_dev *rtwdev, bool autook_en)
  1543. {
  1544. enum rtw89_pcie_phy phy_rate;
  1545. u16 val16, mgn_set, div_set, tar;
  1546. u8 val8, bdr_ori;
  1547. bool l1_flag = false;
  1548. int ret = 0;
  1549. if (rtwdev->chip->chip_id != RTL8852B)
  1550. return 0;
  1551. ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_PHY_RATE, &val8);
  1552. if (ret) {
  1553. rtw89_err(rtwdev, "[ERR]pci config read %X\n",
  1554. RTW89_PCIE_PHY_RATE);
  1555. return ret;
  1556. }
  1557. if (FIELD_GET(RTW89_PCIE_PHY_RATE_MASK, val8) == 0x1) {
  1558. phy_rate = PCIE_PHY_GEN1;
  1559. } else if (FIELD_GET(RTW89_PCIE_PHY_RATE_MASK, val8) == 0x2) {
  1560. phy_rate = PCIE_PHY_GEN2;
  1561. } else {
  1562. rtw89_err(rtwdev, "[ERR]PCIe PHY rate %#x not support\n", val8);
  1563. return -EOPNOTSUPP;
  1564. }
  1565. /* Disable L1BD */
  1566. ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_L1_CTRL, &bdr_ori);
  1567. if (ret) {
  1568. rtw89_err(rtwdev, "[ERR]pci config read %X\n", RTW89_PCIE_L1_CTRL);
  1569. return ret;
  1570. }
  1571. if (bdr_ori & RTW89_PCIE_BIT_L1) {
  1572. ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_L1_CTRL,
  1573. bdr_ori & ~RTW89_PCIE_BIT_L1);
  1574. if (ret) {
  1575. rtw89_err(rtwdev, "[ERR]pci config write %X\n",
  1576. RTW89_PCIE_L1_CTRL);
  1577. return ret;
  1578. }
  1579. l1_flag = true;
  1580. }
  1581. ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val16);
  1582. if (ret) {
  1583. rtw89_err(rtwdev, "[ERR]mdio_r16_pcie %X\n", RAC_CTRL_PPR_V1);
  1584. goto end;
  1585. }
  1586. if (val16 & B_AX_CALIB_EN) {
  1587. ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1,
  1588. val16 & ~B_AX_CALIB_EN, phy_rate);
  1589. if (ret) {
  1590. rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
  1591. goto end;
  1592. }
  1593. }
  1594. if (!autook_en)
  1595. goto end;
  1596. /* Set div */
  1597. ret = rtw89_write16_mdio_clr(rtwdev, RAC_CTRL_PPR_V1, B_AX_DIV, phy_rate);
  1598. if (ret) {
  1599. rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
  1600. goto end;
  1601. }
  1602. /* Obtain div and margin */
  1603. ret = __get_target(rtwdev, &tar, phy_rate);
  1604. if (ret) {
  1605. rtw89_err(rtwdev, "[ERR]1st get target fail %d\n", ret);
  1606. goto end;
  1607. }
  1608. mgn_set = tar * INTF_INTGRA_HOSTREF_V1 / INTF_INTGRA_MINREF_V1 - tar;
  1609. if (mgn_set >= 128) {
  1610. div_set = 0x0003;
  1611. mgn_set = 0x000F;
  1612. } else if (mgn_set >= 64) {
  1613. div_set = 0x0003;
  1614. mgn_set >>= 3;
  1615. } else if (mgn_set >= 32) {
  1616. div_set = 0x0002;
  1617. mgn_set >>= 2;
  1618. } else if (mgn_set >= 16) {
  1619. div_set = 0x0001;
  1620. mgn_set >>= 1;
  1621. } else if (mgn_set == 0) {
  1622. rtw89_err(rtwdev, "[ERR]cal mgn is 0,tar = %d\n", tar);
  1623. goto end;
  1624. } else {
  1625. div_set = 0x0000;
  1626. }
  1627. ret = rtw89_read16_mdio(rtwdev, RAC_CTRL_PPR_V1, phy_rate, &val16);
  1628. if (ret) {
  1629. rtw89_err(rtwdev, "[ERR]mdio_r16_pcie %X\n", RAC_CTRL_PPR_V1);
  1630. goto end;
  1631. }
  1632. val16 |= u16_encode_bits(div_set, B_AX_DIV);
  1633. ret = rtw89_write16_mdio(rtwdev, RAC_CTRL_PPR_V1, val16, phy_rate);
  1634. if (ret) {
  1635. rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
  1636. goto end;
  1637. }
  1638. ret = __get_target(rtwdev, &tar, phy_rate);
  1639. if (ret) {
  1640. rtw89_err(rtwdev, "[ERR]2nd get target fail %d\n", ret);
  1641. goto end;
  1642. }
  1643. rtw89_debug(rtwdev, RTW89_DBG_HCI, "[TRACE]target = 0x%X, div = 0x%X, margin = 0x%X\n",
  1644. tar, div_set, mgn_set);
  1645. ret = rtw89_write16_mdio(rtwdev, RAC_SET_PPR_V1,
  1646. (tar & 0x0FFF) | (mgn_set << 12), phy_rate);
  1647. if (ret) {
  1648. rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_SET_PPR_V1);
  1649. goto end;
  1650. }
  1651. /* Enable function */
  1652. ret = rtw89_write16_mdio_set(rtwdev, RAC_CTRL_PPR_V1, B_AX_CALIB_EN, phy_rate);
  1653. if (ret) {
  1654. rtw89_err(rtwdev, "[ERR]mdio_w16_pcie %X\n", RAC_CTRL_PPR_V1);
  1655. goto end;
  1656. }
  1657. /* CLK delay = 0 */
  1658. ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_CLK_CTRL,
  1659. PCIE_CLKDLY_HW_0);
  1660. end:
  1661. /* Set L1BD to ori */
  1662. if (l1_flag) {
  1663. ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_L1_CTRL,
  1664. bdr_ori);
  1665. if (ret) {
  1666. rtw89_err(rtwdev, "[ERR]pci config write %X\n",
  1667. RTW89_PCIE_L1_CTRL);
  1668. return ret;
  1669. }
  1670. }
  1671. return ret;
  1672. }
  1673. static int rtw89_pci_deglitch_setting(struct rtw89_dev *rtwdev)
  1674. {
  1675. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  1676. int ret;
  1677. if (chip_id == RTL8852A) {
  1678. ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA24, B_AX_DEGLITCH,
  1679. PCIE_PHY_GEN1);
  1680. if (ret)
  1681. return ret;
  1682. ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA24, B_AX_DEGLITCH,
  1683. PCIE_PHY_GEN2);
  1684. if (ret)
  1685. return ret;
  1686. } else if (chip_id == RTL8852C) {
  1687. rtw89_write16_clr(rtwdev, R_RAC_DIRECT_OFFSET_G1 + RAC_ANA24 * 2,
  1688. B_AX_DEGLITCH);
  1689. rtw89_write16_clr(rtwdev, R_RAC_DIRECT_OFFSET_G2 + RAC_ANA24 * 2,
  1690. B_AX_DEGLITCH);
  1691. }
  1692. return 0;
  1693. }
  1694. static void rtw89_pci_rxdma_prefth(struct rtw89_dev *rtwdev)
  1695. {
  1696. if (rtwdev->chip->chip_id != RTL8852A)
  1697. return;
  1698. rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_DIS_RXDMA_PRE);
  1699. }
  1700. static void rtw89_pci_l1off_pwroff(struct rtw89_dev *rtwdev)
  1701. {
  1702. if (rtwdev->chip->chip_id != RTL8852A && rtwdev->chip->chip_id != RTL8852B)
  1703. return;
  1704. rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL, B_AX_L1OFF_PWR_OFF_EN);
  1705. }
  1706. static u32 rtw89_pci_l2_rxen_lat(struct rtw89_dev *rtwdev)
  1707. {
  1708. int ret;
  1709. if (rtwdev->chip->chip_id != RTL8852A)
  1710. return 0;
  1711. ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA26, B_AX_RXEN,
  1712. PCIE_PHY_GEN1);
  1713. if (ret)
  1714. return ret;
  1715. ret = rtw89_write16_mdio_clr(rtwdev, RAC_ANA26, B_AX_RXEN,
  1716. PCIE_PHY_GEN2);
  1717. if (ret)
  1718. return ret;
  1719. return 0;
  1720. }
  1721. static void rtw89_pci_aphy_pwrcut(struct rtw89_dev *rtwdev)
  1722. {
  1723. if (rtwdev->chip->chip_id != RTL8852A && rtwdev->chip->chip_id != RTL8852B)
  1724. return;
  1725. rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_PSUS_OFF_CAPC_EN);
  1726. }
  1727. static void rtw89_pci_hci_ldo(struct rtw89_dev *rtwdev)
  1728. {
  1729. if (rtwdev->chip->chip_id == RTL8852A ||
  1730. rtwdev->chip->chip_id == RTL8852B) {
  1731. rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL,
  1732. B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
  1733. rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
  1734. B_AX_PCIE_DIS_WLSUS_AFT_PDN);
  1735. } else if (rtwdev->chip->chip_id == RTL8852C) {
  1736. rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
  1737. B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
  1738. }
  1739. }
  1740. static int rtw89_pci_dphy_delay(struct rtw89_dev *rtwdev)
  1741. {
  1742. if (rtwdev->chip->chip_id != RTL8852B)
  1743. return 0;
  1744. return rtw89_write16_mdio_mask(rtwdev, RAC_REG_REV2, BAC_CMU_EN_DLY_MASK,
  1745. PCIE_DPHY_DLY_25US, PCIE_PHY_GEN1);
  1746. }
  1747. static void rtw89_pci_power_wake(struct rtw89_dev *rtwdev, bool pwr_up)
  1748. {
  1749. if (pwr_up)
  1750. rtw89_write32_set(rtwdev, R_AX_HCI_OPT_CTRL, BIT_WAKE_CTRL);
  1751. else
  1752. rtw89_write32_clr(rtwdev, R_AX_HCI_OPT_CTRL, BIT_WAKE_CTRL);
  1753. }
  1754. static void rtw89_pci_autoload_hang(struct rtw89_dev *rtwdev)
  1755. {
  1756. if (rtwdev->chip->chip_id != RTL8852C)
  1757. return;
  1758. rtw89_write32_set(rtwdev, R_AX_PCIE_BG_CLR, B_AX_BG_CLR_ASYNC_M3);
  1759. rtw89_write32_clr(rtwdev, R_AX_PCIE_BG_CLR, B_AX_BG_CLR_ASYNC_M3);
  1760. }
  1761. static void rtw89_pci_l12_vmain(struct rtw89_dev *rtwdev)
  1762. {
  1763. if (!(rtwdev->chip->chip_id == RTL8852C && rtwdev->hal.cv == CHIP_CAV))
  1764. return;
  1765. rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL, B_AX_PCIE_FORCE_PWR_NGAT);
  1766. }
  1767. static void rtw89_pci_gen2_force_ib(struct rtw89_dev *rtwdev)
  1768. {
  1769. if (!(rtwdev->chip->chip_id == RTL8852C && rtwdev->hal.cv == CHIP_CAV))
  1770. return;
  1771. rtw89_write32_set(rtwdev, R_AX_PMC_DBG_CTRL2,
  1772. B_AX_SYSON_DIS_PMCR_AX_WRMSK);
  1773. rtw89_write32_set(rtwdev, R_AX_HCI_BG_CTRL, B_AX_BG_CLR_ASYNC_M3);
  1774. rtw89_write32_clr(rtwdev, R_AX_PMC_DBG_CTRL2,
  1775. B_AX_SYSON_DIS_PMCR_AX_WRMSK);
  1776. }
  1777. static void rtw89_pci_l1_ent_lat(struct rtw89_dev *rtwdev)
  1778. {
  1779. if (rtwdev->chip->chip_id != RTL8852C)
  1780. return;
  1781. rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1, B_AX_SEL_REQ_ENTR_L1);
  1782. }
  1783. static void rtw89_pci_wd_exit_l1(struct rtw89_dev *rtwdev)
  1784. {
  1785. if (rtwdev->chip->chip_id != RTL8852C)
  1786. return;
  1787. rtw89_write32_set(rtwdev, R_AX_PCIE_PS_CTRL_V1, B_AX_DMAC0_EXIT_L1_EN);
  1788. }
  1789. static void rtw89_pci_set_sic(struct rtw89_dev *rtwdev)
  1790. {
  1791. if (rtwdev->chip->chip_id == RTL8852C)
  1792. return;
  1793. rtw89_write32_clr(rtwdev, R_AX_PCIE_EXP_CTRL,
  1794. B_AX_SIC_EN_FORCE_CLKREQ);
  1795. }
  1796. static void rtw89_pci_set_lbc(struct rtw89_dev *rtwdev)
  1797. {
  1798. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1799. u32 lbc;
  1800. if (rtwdev->chip->chip_id == RTL8852C)
  1801. return;
  1802. lbc = rtw89_read32(rtwdev, R_AX_LBC_WATCHDOG);
  1803. if (info->lbc_en == MAC_AX_PCIE_ENABLE) {
  1804. lbc = u32_replace_bits(lbc, info->lbc_tmr, B_AX_LBC_TIMER);
  1805. lbc |= B_AX_LBC_FLAG | B_AX_LBC_EN;
  1806. rtw89_write32(rtwdev, R_AX_LBC_WATCHDOG, lbc);
  1807. } else {
  1808. lbc &= ~B_AX_LBC_EN;
  1809. }
  1810. rtw89_write32_set(rtwdev, R_AX_LBC_WATCHDOG, lbc);
  1811. }
  1812. static void rtw89_pci_set_io_rcy(struct rtw89_dev *rtwdev)
  1813. {
  1814. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1815. u32 val32;
  1816. if (rtwdev->chip->chip_id != RTL8852C)
  1817. return;
  1818. if (info->io_rcy_en == MAC_AX_PCIE_ENABLE) {
  1819. val32 = FIELD_PREP(B_AX_PCIE_WDT_TIMER_M1_MASK,
  1820. info->io_rcy_tmr);
  1821. rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_M1, val32);
  1822. rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_M2, val32);
  1823. rtw89_write32(rtwdev, R_AX_PCIE_WDT_TIMER_E0, val32);
  1824. rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_M1, B_AX_PCIE_IO_RCY_WDT_MODE_M1);
  1825. rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_M2, B_AX_PCIE_IO_RCY_WDT_MODE_M2);
  1826. rtw89_write32_set(rtwdev, R_AX_PCIE_IO_RCY_E0, B_AX_PCIE_IO_RCY_WDT_MODE_E0);
  1827. } else {
  1828. rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_M1, B_AX_PCIE_IO_RCY_WDT_MODE_M1);
  1829. rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_M2, B_AX_PCIE_IO_RCY_WDT_MODE_M2);
  1830. rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_E0, B_AX_PCIE_IO_RCY_WDT_MODE_E0);
  1831. }
  1832. rtw89_write32_clr(rtwdev, R_AX_PCIE_IO_RCY_S1, B_AX_PCIE_IO_RCY_WDT_MODE_S1);
  1833. }
  1834. static void rtw89_pci_set_dbg(struct rtw89_dev *rtwdev)
  1835. {
  1836. if (rtwdev->chip->chip_id == RTL8852C)
  1837. return;
  1838. rtw89_write32_set(rtwdev, R_AX_PCIE_DBG_CTRL,
  1839. B_AX_ASFF_FULL_NO_STK | B_AX_EN_STUCK_DBG);
  1840. if (rtwdev->chip->chip_id == RTL8852A)
  1841. rtw89_write32_set(rtwdev, R_AX_PCIE_EXP_CTRL,
  1842. B_AX_EN_CHKDSC_NO_RX_STUCK);
  1843. }
  1844. static void rtw89_pci_set_keep_reg(struct rtw89_dev *rtwdev)
  1845. {
  1846. if (rtwdev->chip->chip_id == RTL8852C)
  1847. return;
  1848. rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1,
  1849. B_AX_PCIE_TXRST_KEEP_REG | B_AX_PCIE_RXRST_KEEP_REG);
  1850. }
  1851. static void rtw89_pci_clr_idx_all(struct rtw89_dev *rtwdev)
  1852. {
  1853. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1854. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  1855. u32 val = B_AX_CLR_ACH0_IDX | B_AX_CLR_ACH1_IDX | B_AX_CLR_ACH2_IDX |
  1856. B_AX_CLR_ACH3_IDX | B_AX_CLR_CH8_IDX | B_AX_CLR_CH9_IDX |
  1857. B_AX_CLR_CH12_IDX;
  1858. u32 rxbd_rwptr_clr = info->rxbd_rwptr_clr_reg;
  1859. u32 txbd_rwptr_clr2 = info->txbd_rwptr_clr2_reg;
  1860. if (chip_id == RTL8852A || chip_id == RTL8852C)
  1861. val |= B_AX_CLR_ACH4_IDX | B_AX_CLR_ACH5_IDX |
  1862. B_AX_CLR_ACH6_IDX | B_AX_CLR_ACH7_IDX;
  1863. /* clear DMA indexes */
  1864. rtw89_write32_set(rtwdev, R_AX_TXBD_RWPTR_CLR1, val);
  1865. if (chip_id == RTL8852A || chip_id == RTL8852C)
  1866. rtw89_write32_set(rtwdev, txbd_rwptr_clr2,
  1867. B_AX_CLR_CH10_IDX | B_AX_CLR_CH11_IDX);
  1868. rtw89_write32_set(rtwdev, rxbd_rwptr_clr,
  1869. B_AX_CLR_RXQ_IDX | B_AX_CLR_RPQ_IDX);
  1870. }
  1871. static int rtw89_poll_txdma_ch_idle_pcie(struct rtw89_dev *rtwdev)
  1872. {
  1873. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1874. u32 ret, check, dma_busy;
  1875. u32 dma_busy1 = info->dma_busy1.addr;
  1876. u32 dma_busy2 = info->dma_busy2_reg;
  1877. check = info->dma_busy1.mask;
  1878. ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
  1879. 10, 100, false, rtwdev, dma_busy1);
  1880. if (ret)
  1881. return ret;
  1882. if (!dma_busy2)
  1883. return 0;
  1884. check = B_AX_CH10_BUSY | B_AX_CH11_BUSY;
  1885. ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
  1886. 10, 100, false, rtwdev, dma_busy2);
  1887. if (ret)
  1888. return ret;
  1889. return 0;
  1890. }
  1891. static int rtw89_poll_rxdma_ch_idle_pcie(struct rtw89_dev *rtwdev)
  1892. {
  1893. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1894. u32 ret, check, dma_busy;
  1895. u32 dma_busy3 = info->dma_busy3_reg;
  1896. check = B_AX_RXQ_BUSY | B_AX_RPQ_BUSY;
  1897. ret = read_poll_timeout(rtw89_read32, dma_busy, (dma_busy & check) == 0,
  1898. 10, 100, false, rtwdev, dma_busy3);
  1899. if (ret)
  1900. return ret;
  1901. return 0;
  1902. }
  1903. static int rtw89_pci_poll_dma_all_idle(struct rtw89_dev *rtwdev)
  1904. {
  1905. u32 ret;
  1906. ret = rtw89_poll_txdma_ch_idle_pcie(rtwdev);
  1907. if (ret) {
  1908. rtw89_err(rtwdev, "txdma ch busy\n");
  1909. return ret;
  1910. }
  1911. ret = rtw89_poll_rxdma_ch_idle_pcie(rtwdev);
  1912. if (ret) {
  1913. rtw89_err(rtwdev, "rxdma ch busy\n");
  1914. return ret;
  1915. }
  1916. return 0;
  1917. }
  1918. static int rtw89_pci_mode_op(struct rtw89_dev *rtwdev)
  1919. {
  1920. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1921. enum mac_ax_bd_trunc_mode txbd_trunc_mode = info->txbd_trunc_mode;
  1922. enum mac_ax_bd_trunc_mode rxbd_trunc_mode = info->rxbd_trunc_mode;
  1923. enum mac_ax_rxbd_mode rxbd_mode = info->rxbd_mode;
  1924. enum mac_ax_tag_mode tag_mode = info->tag_mode;
  1925. enum mac_ax_wd_dma_intvl wd_dma_idle_intvl = info->wd_dma_idle_intvl;
  1926. enum mac_ax_wd_dma_intvl wd_dma_act_intvl = info->wd_dma_act_intvl;
  1927. enum mac_ax_tx_burst tx_burst = info->tx_burst;
  1928. enum mac_ax_rx_burst rx_burst = info->rx_burst;
  1929. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  1930. u8 cv = rtwdev->hal.cv;
  1931. u32 val32;
  1932. if (txbd_trunc_mode == MAC_AX_BD_TRUNC) {
  1933. if (chip_id == RTL8852A && cv == CHIP_CBV)
  1934. rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_TX_TRUNC_MODE);
  1935. } else if (txbd_trunc_mode == MAC_AX_BD_NORM) {
  1936. if (chip_id == RTL8852A || chip_id == RTL8852B)
  1937. rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_TX_TRUNC_MODE);
  1938. }
  1939. if (rxbd_trunc_mode == MAC_AX_BD_TRUNC) {
  1940. if (chip_id == RTL8852A && cv == CHIP_CBV)
  1941. rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_RX_TRUNC_MODE);
  1942. } else if (rxbd_trunc_mode == MAC_AX_BD_NORM) {
  1943. if (chip_id == RTL8852A || chip_id == RTL8852B)
  1944. rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_RX_TRUNC_MODE);
  1945. }
  1946. if (rxbd_mode == MAC_AX_RXBD_PKT) {
  1947. rtw89_write32_clr(rtwdev, info->init_cfg_reg, info->rxbd_mode_bit);
  1948. } else if (rxbd_mode == MAC_AX_RXBD_SEP) {
  1949. rtw89_write32_set(rtwdev, info->init_cfg_reg, info->rxbd_mode_bit);
  1950. if (chip_id == RTL8852A || chip_id == RTL8852B)
  1951. rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2,
  1952. B_AX_PCIE_RX_APPLEN_MASK, 0);
  1953. }
  1954. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  1955. rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_PCIE_MAX_TXDMA_MASK, tx_burst);
  1956. rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG1, B_AX_PCIE_MAX_RXDMA_MASK, rx_burst);
  1957. } else if (chip_id == RTL8852C) {
  1958. rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_HAXI_MAX_TXDMA_MASK, tx_burst);
  1959. rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_HAXI_MAX_RXDMA_MASK, rx_burst);
  1960. }
  1961. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  1962. if (tag_mode == MAC_AX_TAG_SGL) {
  1963. val32 = rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) &
  1964. ~B_AX_LATENCY_CONTROL;
  1965. rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
  1966. } else if (tag_mode == MAC_AX_TAG_MULTI) {
  1967. val32 = rtw89_read32(rtwdev, R_AX_PCIE_INIT_CFG1) |
  1968. B_AX_LATENCY_CONTROL;
  1969. rtw89_write32(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
  1970. }
  1971. }
  1972. rtw89_write32_mask(rtwdev, info->exp_ctrl_reg, info->max_tag_num_mask,
  1973. info->multi_tag_num);
  1974. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  1975. rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2, B_AX_WD_ITVL_IDLE,
  1976. wd_dma_idle_intvl);
  1977. rtw89_write32_mask(rtwdev, R_AX_PCIE_INIT_CFG2, B_AX_WD_ITVL_ACT,
  1978. wd_dma_act_intvl);
  1979. } else if (chip_id == RTL8852C) {
  1980. rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_WD_ITVL_IDLE_V1_MASK,
  1981. wd_dma_idle_intvl);
  1982. rtw89_write32_mask(rtwdev, R_AX_HAXI_INIT_CFG1, B_AX_WD_ITVL_ACT_V1_MASK,
  1983. wd_dma_act_intvl);
  1984. }
  1985. if (txbd_trunc_mode == MAC_AX_BD_TRUNC) {
  1986. rtw89_write32_set(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
  1987. B_AX_HOST_ADDR_INFO_8B_SEL);
  1988. rtw89_write32_clr(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
  1989. } else if (txbd_trunc_mode == MAC_AX_BD_NORM) {
  1990. rtw89_write32_clr(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
  1991. B_AX_HOST_ADDR_INFO_8B_SEL);
  1992. rtw89_write32_set(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
  1993. }
  1994. return 0;
  1995. }
  1996. static int rtw89_pci_ops_deinit(struct rtw89_dev *rtwdev)
  1997. {
  1998. const struct rtw89_pci_info *info = rtwdev->pci_info;
  1999. if (rtwdev->chip->chip_id == RTL8852A) {
  2000. /* ltr sw trigger */
  2001. rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_APP_LTR_IDLE);
  2002. }
  2003. info->ltr_set(rtwdev, false);
  2004. rtw89_pci_ctrl_dma_all(rtwdev, false);
  2005. rtw89_pci_clr_idx_all(rtwdev);
  2006. return 0;
  2007. }
  2008. static int rtw89_pci_ops_mac_pre_init(struct rtw89_dev *rtwdev)
  2009. {
  2010. const struct rtw89_pci_info *info = rtwdev->pci_info;
  2011. int ret;
  2012. rtw89_pci_rxdma_prefth(rtwdev);
  2013. rtw89_pci_l1off_pwroff(rtwdev);
  2014. rtw89_pci_deglitch_setting(rtwdev);
  2015. ret = rtw89_pci_l2_rxen_lat(rtwdev);
  2016. if (ret) {
  2017. rtw89_err(rtwdev, "[ERR] pcie l2 rxen lat %d\n", ret);
  2018. return ret;
  2019. }
  2020. rtw89_pci_aphy_pwrcut(rtwdev);
  2021. rtw89_pci_hci_ldo(rtwdev);
  2022. rtw89_pci_dphy_delay(rtwdev);
  2023. ret = rtw89_pci_autok_x(rtwdev);
  2024. if (ret) {
  2025. rtw89_err(rtwdev, "[ERR] pcie autok_x fail %d\n", ret);
  2026. return ret;
  2027. }
  2028. ret = rtw89_pci_auto_refclk_cal(rtwdev, false);
  2029. if (ret) {
  2030. rtw89_err(rtwdev, "[ERR] pcie autok fail %d\n", ret);
  2031. return ret;
  2032. }
  2033. rtw89_pci_power_wake(rtwdev, true);
  2034. rtw89_pci_autoload_hang(rtwdev);
  2035. rtw89_pci_l12_vmain(rtwdev);
  2036. rtw89_pci_gen2_force_ib(rtwdev);
  2037. rtw89_pci_l1_ent_lat(rtwdev);
  2038. rtw89_pci_wd_exit_l1(rtwdev);
  2039. rtw89_pci_set_sic(rtwdev);
  2040. rtw89_pci_set_lbc(rtwdev);
  2041. rtw89_pci_set_io_rcy(rtwdev);
  2042. rtw89_pci_set_dbg(rtwdev);
  2043. rtw89_pci_set_keep_reg(rtwdev);
  2044. rtw89_write32_set(rtwdev, info->dma_stop1.addr, B_AX_STOP_WPDMA);
  2045. /* stop DMA activities */
  2046. rtw89_pci_ctrl_dma_all(rtwdev, false);
  2047. ret = rtw89_pci_poll_dma_all_idle(rtwdev);
  2048. if (ret) {
  2049. rtw89_err(rtwdev, "[ERR] poll pcie dma all idle\n");
  2050. return ret;
  2051. }
  2052. rtw89_pci_clr_idx_all(rtwdev);
  2053. rtw89_pci_mode_op(rtwdev);
  2054. /* fill TRX BD indexes */
  2055. rtw89_pci_ops_reset(rtwdev);
  2056. ret = rtw89_pci_rst_bdram_pcie(rtwdev);
  2057. if (ret) {
  2058. rtw89_warn(rtwdev, "reset bdram busy\n");
  2059. return ret;
  2060. }
  2061. /* disable all channels except to FW CMD channel to download firmware */
  2062. rtw89_pci_ctrl_txdma_ch_pcie(rtwdev, false);
  2063. rtw89_write32_clr(rtwdev, info->dma_stop1.addr, B_AX_STOP_CH12);
  2064. /* start DMA activities */
  2065. rtw89_pci_ctrl_dma_all(rtwdev, true);
  2066. return 0;
  2067. }
  2068. int rtw89_pci_ltr_set(struct rtw89_dev *rtwdev, bool en)
  2069. {
  2070. u32 val;
  2071. if (!en)
  2072. return 0;
  2073. val = rtw89_read32(rtwdev, R_AX_LTR_CTRL_0);
  2074. if (rtw89_pci_ltr_is_err_reg_val(val))
  2075. return -EINVAL;
  2076. val = rtw89_read32(rtwdev, R_AX_LTR_CTRL_1);
  2077. if (rtw89_pci_ltr_is_err_reg_val(val))
  2078. return -EINVAL;
  2079. val = rtw89_read32(rtwdev, R_AX_LTR_IDLE_LATENCY);
  2080. if (rtw89_pci_ltr_is_err_reg_val(val))
  2081. return -EINVAL;
  2082. val = rtw89_read32(rtwdev, R_AX_LTR_ACTIVE_LATENCY);
  2083. if (rtw89_pci_ltr_is_err_reg_val(val))
  2084. return -EINVAL;
  2085. rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_HW_EN | B_AX_LTR_EN |
  2086. B_AX_LTR_WD_NOEMP_CHK);
  2087. rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_SPACE_IDX_MASK,
  2088. PCI_LTR_SPC_500US);
  2089. rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_IDLE_TIMER_IDX_MASK,
  2090. PCI_LTR_IDLE_TIMER_3_2MS);
  2091. rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX0_TH_MASK, 0x28);
  2092. rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX1_TH_MASK, 0x28);
  2093. rtw89_write32(rtwdev, R_AX_LTR_IDLE_LATENCY, 0x90039003);
  2094. rtw89_write32(rtwdev, R_AX_LTR_ACTIVE_LATENCY, 0x880b880b);
  2095. return 0;
  2096. }
  2097. EXPORT_SYMBOL(rtw89_pci_ltr_set);
  2098. int rtw89_pci_ltr_set_v1(struct rtw89_dev *rtwdev, bool en)
  2099. {
  2100. u32 dec_ctrl;
  2101. u32 val32;
  2102. val32 = rtw89_read32(rtwdev, R_AX_LTR_CTRL_0);
  2103. if (rtw89_pci_ltr_is_err_reg_val(val32))
  2104. return -EINVAL;
  2105. val32 = rtw89_read32(rtwdev, R_AX_LTR_CTRL_1);
  2106. if (rtw89_pci_ltr_is_err_reg_val(val32))
  2107. return -EINVAL;
  2108. dec_ctrl = rtw89_read32(rtwdev, R_AX_LTR_DEC_CTRL);
  2109. if (rtw89_pci_ltr_is_err_reg_val(dec_ctrl))
  2110. return -EINVAL;
  2111. val32 = rtw89_read32(rtwdev, R_AX_LTR_LATENCY_IDX3);
  2112. if (rtw89_pci_ltr_is_err_reg_val(val32))
  2113. return -EINVAL;
  2114. val32 = rtw89_read32(rtwdev, R_AX_LTR_LATENCY_IDX0);
  2115. if (rtw89_pci_ltr_is_err_reg_val(val32))
  2116. return -EINVAL;
  2117. if (!en) {
  2118. dec_ctrl &= ~(LTR_EN_BITS | B_AX_LTR_IDX_DRV_MASK | B_AX_LTR_HW_DEC_EN);
  2119. dec_ctrl |= FIELD_PREP(B_AX_LTR_IDX_DRV_MASK, PCIE_LTR_IDX_IDLE) |
  2120. B_AX_LTR_REQ_DRV;
  2121. } else {
  2122. dec_ctrl |= B_AX_LTR_HW_DEC_EN;
  2123. }
  2124. dec_ctrl &= ~B_AX_LTR_SPACE_IDX_V1_MASK;
  2125. dec_ctrl |= FIELD_PREP(B_AX_LTR_SPACE_IDX_V1_MASK, PCI_LTR_SPC_500US);
  2126. if (en)
  2127. rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0,
  2128. B_AX_LTR_WD_NOEMP_CHK_V1 | B_AX_LTR_HW_EN);
  2129. rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_0, B_AX_LTR_IDLE_TIMER_IDX_MASK,
  2130. PCI_LTR_IDLE_TIMER_3_2MS);
  2131. rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX0_TH_MASK, 0x28);
  2132. rtw89_write32_mask(rtwdev, R_AX_LTR_CTRL_1, B_AX_LTR_RX1_TH_MASK, 0x28);
  2133. rtw89_write32(rtwdev, R_AX_LTR_DEC_CTRL, dec_ctrl);
  2134. rtw89_write32(rtwdev, R_AX_LTR_LATENCY_IDX3, 0x90039003);
  2135. rtw89_write32(rtwdev, R_AX_LTR_LATENCY_IDX0, 0x880b880b);
  2136. return 0;
  2137. }
  2138. EXPORT_SYMBOL(rtw89_pci_ltr_set_v1);
  2139. static int rtw89_pci_ops_mac_post_init(struct rtw89_dev *rtwdev)
  2140. {
  2141. const struct rtw89_pci_info *info = rtwdev->pci_info;
  2142. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2143. int ret;
  2144. ret = info->ltr_set(rtwdev, true);
  2145. if (ret) {
  2146. rtw89_err(rtwdev, "pci ltr set fail\n");
  2147. return ret;
  2148. }
  2149. if (chip_id == RTL8852A) {
  2150. /* ltr sw trigger */
  2151. rtw89_write32_set(rtwdev, R_AX_LTR_CTRL_0, B_AX_APP_LTR_ACT);
  2152. }
  2153. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  2154. /* ADDR info 8-byte mode */
  2155. rtw89_write32_set(rtwdev, R_AX_TX_ADDRESS_INFO_MODE_SETTING,
  2156. B_AX_HOST_ADDR_INFO_8B_SEL);
  2157. rtw89_write32_clr(rtwdev, R_AX_PKTIN_SETTING, B_AX_WD_ADDR_INFO_LENGTH);
  2158. }
  2159. /* enable DMA for all queues */
  2160. rtw89_pci_ctrl_txdma_ch_pcie(rtwdev, true);
  2161. /* Release PCI IO */
  2162. rtw89_write32_clr(rtwdev, info->dma_stop1.addr,
  2163. B_AX_STOP_WPDMA | B_AX_STOP_PCIEIO);
  2164. return 0;
  2165. }
  2166. static int rtw89_pci_claim_device(struct rtw89_dev *rtwdev,
  2167. struct pci_dev *pdev)
  2168. {
  2169. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2170. int ret;
  2171. ret = pci_enable_device(pdev);
  2172. if (ret) {
  2173. rtw89_err(rtwdev, "failed to enable pci device\n");
  2174. return ret;
  2175. }
  2176. pci_set_master(pdev);
  2177. pci_set_drvdata(pdev, rtwdev->hw);
  2178. rtwpci->pdev = pdev;
  2179. return 0;
  2180. }
  2181. static void rtw89_pci_declaim_device(struct rtw89_dev *rtwdev,
  2182. struct pci_dev *pdev)
  2183. {
  2184. pci_clear_master(pdev);
  2185. pci_disable_device(pdev);
  2186. }
  2187. static int rtw89_pci_setup_mapping(struct rtw89_dev *rtwdev,
  2188. struct pci_dev *pdev)
  2189. {
  2190. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2191. unsigned long resource_len;
  2192. u8 bar_id = 2;
  2193. int ret;
  2194. ret = pci_request_regions(pdev, KBUILD_MODNAME);
  2195. if (ret) {
  2196. rtw89_err(rtwdev, "failed to request pci regions\n");
  2197. goto err;
  2198. }
  2199. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  2200. if (ret) {
  2201. rtw89_err(rtwdev, "failed to set dma mask to 32-bit\n");
  2202. goto err_release_regions;
  2203. }
  2204. ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  2205. if (ret) {
  2206. rtw89_err(rtwdev, "failed to set consistent dma mask to 32-bit\n");
  2207. goto err_release_regions;
  2208. }
  2209. resource_len = pci_resource_len(pdev, bar_id);
  2210. rtwpci->mmap = pci_iomap(pdev, bar_id, resource_len);
  2211. if (!rtwpci->mmap) {
  2212. rtw89_err(rtwdev, "failed to map pci io\n");
  2213. ret = -EIO;
  2214. goto err_release_regions;
  2215. }
  2216. return 0;
  2217. err_release_regions:
  2218. pci_release_regions(pdev);
  2219. err:
  2220. return ret;
  2221. }
  2222. static void rtw89_pci_clear_mapping(struct rtw89_dev *rtwdev,
  2223. struct pci_dev *pdev)
  2224. {
  2225. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2226. if (rtwpci->mmap) {
  2227. pci_iounmap(pdev, rtwpci->mmap);
  2228. pci_release_regions(pdev);
  2229. }
  2230. }
  2231. static void rtw89_pci_free_tx_wd_ring(struct rtw89_dev *rtwdev,
  2232. struct pci_dev *pdev,
  2233. struct rtw89_pci_tx_ring *tx_ring)
  2234. {
  2235. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  2236. u8 *head = wd_ring->head;
  2237. dma_addr_t dma = wd_ring->dma;
  2238. u32 page_size = wd_ring->page_size;
  2239. u32 page_num = wd_ring->page_num;
  2240. u32 ring_sz = page_size * page_num;
  2241. dma_free_coherent(&pdev->dev, ring_sz, head, dma);
  2242. wd_ring->head = NULL;
  2243. }
  2244. static void rtw89_pci_free_tx_ring(struct rtw89_dev *rtwdev,
  2245. struct pci_dev *pdev,
  2246. struct rtw89_pci_tx_ring *tx_ring)
  2247. {
  2248. int ring_sz;
  2249. u8 *head;
  2250. dma_addr_t dma;
  2251. head = tx_ring->bd_ring.head;
  2252. dma = tx_ring->bd_ring.dma;
  2253. ring_sz = tx_ring->bd_ring.desc_size * tx_ring->bd_ring.len;
  2254. dma_free_coherent(&pdev->dev, ring_sz, head, dma);
  2255. tx_ring->bd_ring.head = NULL;
  2256. }
  2257. static void rtw89_pci_free_tx_rings(struct rtw89_dev *rtwdev,
  2258. struct pci_dev *pdev)
  2259. {
  2260. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2261. const struct rtw89_pci_info *info = rtwdev->pci_info;
  2262. struct rtw89_pci_tx_ring *tx_ring;
  2263. int i;
  2264. for (i = 0; i < RTW89_TXCH_NUM; i++) {
  2265. if (info->tx_dma_ch_mask & BIT(i))
  2266. continue;
  2267. tx_ring = &rtwpci->tx_rings[i];
  2268. rtw89_pci_free_tx_wd_ring(rtwdev, pdev, tx_ring);
  2269. rtw89_pci_free_tx_ring(rtwdev, pdev, tx_ring);
  2270. }
  2271. }
  2272. static void rtw89_pci_free_rx_ring(struct rtw89_dev *rtwdev,
  2273. struct pci_dev *pdev,
  2274. struct rtw89_pci_rx_ring *rx_ring)
  2275. {
  2276. struct rtw89_pci_rx_info *rx_info;
  2277. struct sk_buff *skb;
  2278. dma_addr_t dma;
  2279. u32 buf_sz;
  2280. u8 *head;
  2281. int ring_sz = rx_ring->bd_ring.desc_size * rx_ring->bd_ring.len;
  2282. int i;
  2283. buf_sz = rx_ring->buf_sz;
  2284. for (i = 0; i < rx_ring->bd_ring.len; i++) {
  2285. skb = rx_ring->buf[i];
  2286. if (!skb)
  2287. continue;
  2288. rx_info = RTW89_PCI_RX_SKB_CB(skb);
  2289. dma = rx_info->dma;
  2290. dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
  2291. dev_kfree_skb(skb);
  2292. rx_ring->buf[i] = NULL;
  2293. }
  2294. head = rx_ring->bd_ring.head;
  2295. dma = rx_ring->bd_ring.dma;
  2296. dma_free_coherent(&pdev->dev, ring_sz, head, dma);
  2297. rx_ring->bd_ring.head = NULL;
  2298. }
  2299. static void rtw89_pci_free_rx_rings(struct rtw89_dev *rtwdev,
  2300. struct pci_dev *pdev)
  2301. {
  2302. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2303. struct rtw89_pci_rx_ring *rx_ring;
  2304. int i;
  2305. for (i = 0; i < RTW89_RXCH_NUM; i++) {
  2306. rx_ring = &rtwpci->rx_rings[i];
  2307. rtw89_pci_free_rx_ring(rtwdev, pdev, rx_ring);
  2308. }
  2309. }
  2310. static void rtw89_pci_free_trx_rings(struct rtw89_dev *rtwdev,
  2311. struct pci_dev *pdev)
  2312. {
  2313. rtw89_pci_free_rx_rings(rtwdev, pdev);
  2314. rtw89_pci_free_tx_rings(rtwdev, pdev);
  2315. }
  2316. static int rtw89_pci_init_rx_bd(struct rtw89_dev *rtwdev, struct pci_dev *pdev,
  2317. struct rtw89_pci_rx_ring *rx_ring,
  2318. struct sk_buff *skb, int buf_sz, u32 idx)
  2319. {
  2320. struct rtw89_pci_rx_info *rx_info;
  2321. struct rtw89_pci_rx_bd_32 *rx_bd;
  2322. dma_addr_t dma;
  2323. if (!skb)
  2324. return -EINVAL;
  2325. dma = dma_map_single(&pdev->dev, skb->data, buf_sz, DMA_FROM_DEVICE);
  2326. if (dma_mapping_error(&pdev->dev, dma))
  2327. return -EBUSY;
  2328. rx_info = RTW89_PCI_RX_SKB_CB(skb);
  2329. rx_bd = RTW89_PCI_RX_BD(rx_ring, idx);
  2330. memset(rx_bd, 0, sizeof(*rx_bd));
  2331. rx_bd->buf_size = cpu_to_le16(buf_sz);
  2332. rx_bd->dma = cpu_to_le32(dma);
  2333. rx_info->dma = dma;
  2334. return 0;
  2335. }
  2336. static int rtw89_pci_alloc_tx_wd_ring(struct rtw89_dev *rtwdev,
  2337. struct pci_dev *pdev,
  2338. struct rtw89_pci_tx_ring *tx_ring,
  2339. enum rtw89_tx_channel txch)
  2340. {
  2341. struct rtw89_pci_tx_wd_ring *wd_ring = &tx_ring->wd_ring;
  2342. struct rtw89_pci_tx_wd *txwd;
  2343. dma_addr_t dma;
  2344. dma_addr_t cur_paddr;
  2345. u8 *head;
  2346. u8 *cur_vaddr;
  2347. u32 page_size = RTW89_PCI_TXWD_PAGE_SIZE;
  2348. u32 page_num = RTW89_PCI_TXWD_NUM_MAX;
  2349. u32 ring_sz = page_size * page_num;
  2350. u32 page_offset;
  2351. int i;
  2352. /* FWCMD queue doesn't use txwd as pages */
  2353. if (txch == RTW89_TXCH_CH12)
  2354. return 0;
  2355. head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
  2356. if (!head)
  2357. return -ENOMEM;
  2358. INIT_LIST_HEAD(&wd_ring->free_pages);
  2359. wd_ring->head = head;
  2360. wd_ring->dma = dma;
  2361. wd_ring->page_size = page_size;
  2362. wd_ring->page_num = page_num;
  2363. page_offset = 0;
  2364. for (i = 0; i < page_num; i++) {
  2365. txwd = &wd_ring->pages[i];
  2366. cur_paddr = dma + page_offset;
  2367. cur_vaddr = head + page_offset;
  2368. skb_queue_head_init(&txwd->queue);
  2369. INIT_LIST_HEAD(&txwd->list);
  2370. txwd->paddr = cur_paddr;
  2371. txwd->vaddr = cur_vaddr;
  2372. txwd->len = page_size;
  2373. txwd->seq = i;
  2374. rtw89_pci_enqueue_txwd(tx_ring, txwd);
  2375. page_offset += page_size;
  2376. }
  2377. return 0;
  2378. }
  2379. static int rtw89_pci_alloc_tx_ring(struct rtw89_dev *rtwdev,
  2380. struct pci_dev *pdev,
  2381. struct rtw89_pci_tx_ring *tx_ring,
  2382. u32 desc_size, u32 len,
  2383. enum rtw89_tx_channel txch)
  2384. {
  2385. const struct rtw89_pci_ch_dma_addr *txch_addr;
  2386. int ring_sz = desc_size * len;
  2387. u8 *head;
  2388. dma_addr_t dma;
  2389. int ret;
  2390. ret = rtw89_pci_alloc_tx_wd_ring(rtwdev, pdev, tx_ring, txch);
  2391. if (ret) {
  2392. rtw89_err(rtwdev, "failed to alloc txwd ring of txch %d\n", txch);
  2393. goto err;
  2394. }
  2395. ret = rtw89_pci_get_txch_addrs(rtwdev, txch, &txch_addr);
  2396. if (ret) {
  2397. rtw89_err(rtwdev, "failed to get address of txch %d", txch);
  2398. goto err_free_wd_ring;
  2399. }
  2400. head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
  2401. if (!head) {
  2402. ret = -ENOMEM;
  2403. goto err_free_wd_ring;
  2404. }
  2405. INIT_LIST_HEAD(&tx_ring->busy_pages);
  2406. tx_ring->bd_ring.head = head;
  2407. tx_ring->bd_ring.dma = dma;
  2408. tx_ring->bd_ring.len = len;
  2409. tx_ring->bd_ring.desc_size = desc_size;
  2410. tx_ring->bd_ring.addr = *txch_addr;
  2411. tx_ring->bd_ring.wp = 0;
  2412. tx_ring->bd_ring.rp = 0;
  2413. tx_ring->txch = txch;
  2414. return 0;
  2415. err_free_wd_ring:
  2416. rtw89_pci_free_tx_wd_ring(rtwdev, pdev, tx_ring);
  2417. err:
  2418. return ret;
  2419. }
  2420. static int rtw89_pci_alloc_tx_rings(struct rtw89_dev *rtwdev,
  2421. struct pci_dev *pdev)
  2422. {
  2423. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2424. const struct rtw89_pci_info *info = rtwdev->pci_info;
  2425. struct rtw89_pci_tx_ring *tx_ring;
  2426. u32 desc_size;
  2427. u32 len;
  2428. u32 i, tx_allocated;
  2429. int ret;
  2430. for (i = 0; i < RTW89_TXCH_NUM; i++) {
  2431. if (info->tx_dma_ch_mask & BIT(i))
  2432. continue;
  2433. tx_ring = &rtwpci->tx_rings[i];
  2434. desc_size = sizeof(struct rtw89_pci_tx_bd_32);
  2435. len = RTW89_PCI_TXBD_NUM_MAX;
  2436. ret = rtw89_pci_alloc_tx_ring(rtwdev, pdev, tx_ring,
  2437. desc_size, len, i);
  2438. if (ret) {
  2439. rtw89_err(rtwdev, "failed to alloc tx ring %d\n", i);
  2440. goto err_free;
  2441. }
  2442. }
  2443. return 0;
  2444. err_free:
  2445. tx_allocated = i;
  2446. for (i = 0; i < tx_allocated; i++) {
  2447. tx_ring = &rtwpci->tx_rings[i];
  2448. rtw89_pci_free_tx_ring(rtwdev, pdev, tx_ring);
  2449. }
  2450. return ret;
  2451. }
  2452. static int rtw89_pci_alloc_rx_ring(struct rtw89_dev *rtwdev,
  2453. struct pci_dev *pdev,
  2454. struct rtw89_pci_rx_ring *rx_ring,
  2455. u32 desc_size, u32 len, u32 rxch)
  2456. {
  2457. const struct rtw89_pci_ch_dma_addr *rxch_addr;
  2458. struct sk_buff *skb;
  2459. u8 *head;
  2460. dma_addr_t dma;
  2461. int ring_sz = desc_size * len;
  2462. int buf_sz = RTW89_PCI_RX_BUF_SIZE;
  2463. int i, allocated;
  2464. int ret;
  2465. ret = rtw89_pci_get_rxch_addrs(rtwdev, rxch, &rxch_addr);
  2466. if (ret) {
  2467. rtw89_err(rtwdev, "failed to get address of rxch %d", rxch);
  2468. return ret;
  2469. }
  2470. head = dma_alloc_coherent(&pdev->dev, ring_sz, &dma, GFP_KERNEL);
  2471. if (!head) {
  2472. ret = -ENOMEM;
  2473. goto err;
  2474. }
  2475. rx_ring->bd_ring.head = head;
  2476. rx_ring->bd_ring.dma = dma;
  2477. rx_ring->bd_ring.len = len;
  2478. rx_ring->bd_ring.desc_size = desc_size;
  2479. rx_ring->bd_ring.addr = *rxch_addr;
  2480. rx_ring->bd_ring.wp = 0;
  2481. rx_ring->bd_ring.rp = 0;
  2482. rx_ring->buf_sz = buf_sz;
  2483. rx_ring->diliver_skb = NULL;
  2484. rx_ring->diliver_desc.ready = false;
  2485. for (i = 0; i < len; i++) {
  2486. skb = dev_alloc_skb(buf_sz);
  2487. if (!skb) {
  2488. ret = -ENOMEM;
  2489. goto err_free;
  2490. }
  2491. memset(skb->data, 0, buf_sz);
  2492. rx_ring->buf[i] = skb;
  2493. ret = rtw89_pci_init_rx_bd(rtwdev, pdev, rx_ring, skb,
  2494. buf_sz, i);
  2495. if (ret) {
  2496. rtw89_err(rtwdev, "failed to init rx buf %d\n", i);
  2497. dev_kfree_skb_any(skb);
  2498. rx_ring->buf[i] = NULL;
  2499. goto err_free;
  2500. }
  2501. }
  2502. return 0;
  2503. err_free:
  2504. allocated = i;
  2505. for (i = 0; i < allocated; i++) {
  2506. skb = rx_ring->buf[i];
  2507. if (!skb)
  2508. continue;
  2509. dma = *((dma_addr_t *)skb->cb);
  2510. dma_unmap_single(&pdev->dev, dma, buf_sz, DMA_FROM_DEVICE);
  2511. dev_kfree_skb(skb);
  2512. rx_ring->buf[i] = NULL;
  2513. }
  2514. head = rx_ring->bd_ring.head;
  2515. dma = rx_ring->bd_ring.dma;
  2516. dma_free_coherent(&pdev->dev, ring_sz, head, dma);
  2517. rx_ring->bd_ring.head = NULL;
  2518. err:
  2519. return ret;
  2520. }
  2521. static int rtw89_pci_alloc_rx_rings(struct rtw89_dev *rtwdev,
  2522. struct pci_dev *pdev)
  2523. {
  2524. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2525. struct rtw89_pci_rx_ring *rx_ring;
  2526. u32 desc_size;
  2527. u32 len;
  2528. int i, rx_allocated;
  2529. int ret;
  2530. for (i = 0; i < RTW89_RXCH_NUM; i++) {
  2531. rx_ring = &rtwpci->rx_rings[i];
  2532. desc_size = sizeof(struct rtw89_pci_rx_bd_32);
  2533. len = RTW89_PCI_RXBD_NUM_MAX;
  2534. ret = rtw89_pci_alloc_rx_ring(rtwdev, pdev, rx_ring,
  2535. desc_size, len, i);
  2536. if (ret) {
  2537. rtw89_err(rtwdev, "failed to alloc rx ring %d\n", i);
  2538. goto err_free;
  2539. }
  2540. }
  2541. return 0;
  2542. err_free:
  2543. rx_allocated = i;
  2544. for (i = 0; i < rx_allocated; i++) {
  2545. rx_ring = &rtwpci->rx_rings[i];
  2546. rtw89_pci_free_rx_ring(rtwdev, pdev, rx_ring);
  2547. }
  2548. return ret;
  2549. }
  2550. static int rtw89_pci_alloc_trx_rings(struct rtw89_dev *rtwdev,
  2551. struct pci_dev *pdev)
  2552. {
  2553. int ret;
  2554. ret = rtw89_pci_alloc_tx_rings(rtwdev, pdev);
  2555. if (ret) {
  2556. rtw89_err(rtwdev, "failed to alloc dma tx rings\n");
  2557. goto err;
  2558. }
  2559. ret = rtw89_pci_alloc_rx_rings(rtwdev, pdev);
  2560. if (ret) {
  2561. rtw89_err(rtwdev, "failed to alloc dma rx rings\n");
  2562. goto err_free_tx_rings;
  2563. }
  2564. return 0;
  2565. err_free_tx_rings:
  2566. rtw89_pci_free_tx_rings(rtwdev, pdev);
  2567. err:
  2568. return ret;
  2569. }
  2570. static void rtw89_pci_h2c_init(struct rtw89_dev *rtwdev,
  2571. struct rtw89_pci *rtwpci)
  2572. {
  2573. skb_queue_head_init(&rtwpci->h2c_queue);
  2574. skb_queue_head_init(&rtwpci->h2c_release_queue);
  2575. }
  2576. static int rtw89_pci_setup_resource(struct rtw89_dev *rtwdev,
  2577. struct pci_dev *pdev)
  2578. {
  2579. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2580. int ret;
  2581. ret = rtw89_pci_setup_mapping(rtwdev, pdev);
  2582. if (ret) {
  2583. rtw89_err(rtwdev, "failed to setup pci mapping\n");
  2584. goto err;
  2585. }
  2586. ret = rtw89_pci_alloc_trx_rings(rtwdev, pdev);
  2587. if (ret) {
  2588. rtw89_err(rtwdev, "failed to alloc pci trx rings\n");
  2589. goto err_pci_unmap;
  2590. }
  2591. rtw89_pci_h2c_init(rtwdev, rtwpci);
  2592. spin_lock_init(&rtwpci->irq_lock);
  2593. spin_lock_init(&rtwpci->trx_lock);
  2594. return 0;
  2595. err_pci_unmap:
  2596. rtw89_pci_clear_mapping(rtwdev, pdev);
  2597. err:
  2598. return ret;
  2599. }
  2600. static void rtw89_pci_clear_resource(struct rtw89_dev *rtwdev,
  2601. struct pci_dev *pdev)
  2602. {
  2603. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2604. rtw89_pci_free_trx_rings(rtwdev, pdev);
  2605. rtw89_pci_clear_mapping(rtwdev, pdev);
  2606. rtw89_pci_release_fwcmd(rtwdev, rtwpci,
  2607. skb_queue_len(&rtwpci->h2c_queue), true);
  2608. }
  2609. void rtw89_pci_config_intr_mask(struct rtw89_dev *rtwdev)
  2610. {
  2611. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2612. rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | 0;
  2613. if (rtwpci->under_recovery) {
  2614. rtwpci->intrs[0] = B_AX_HS0ISR_IND_INT_EN;
  2615. rtwpci->intrs[1] = 0;
  2616. } else {
  2617. rtwpci->intrs[0] = B_AX_TXDMA_STUCK_INT_EN |
  2618. B_AX_RXDMA_INT_EN |
  2619. B_AX_RXP1DMA_INT_EN |
  2620. B_AX_RPQDMA_INT_EN |
  2621. B_AX_RXDMA_STUCK_INT_EN |
  2622. B_AX_RDU_INT_EN |
  2623. B_AX_RPQBD_FULL_INT_EN |
  2624. B_AX_HS0ISR_IND_INT_EN;
  2625. rtwpci->intrs[1] = B_AX_HC10ISR_IND_INT_EN;
  2626. }
  2627. }
  2628. EXPORT_SYMBOL(rtw89_pci_config_intr_mask);
  2629. static void rtw89_pci_recovery_intr_mask_v1(struct rtw89_dev *rtwdev)
  2630. {
  2631. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2632. rtwpci->ind_intrs = B_AX_HS0ISR_IND_INT_EN;
  2633. rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
  2634. rtwpci->intrs[0] = 0;
  2635. rtwpci->intrs[1] = 0;
  2636. }
  2637. static void rtw89_pci_default_intr_mask_v1(struct rtw89_dev *rtwdev)
  2638. {
  2639. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2640. rtwpci->ind_intrs = B_AX_HCI_AXIDMA_INT_EN |
  2641. B_AX_HS1ISR_IND_INT_EN |
  2642. B_AX_HS0ISR_IND_INT_EN;
  2643. rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
  2644. rtwpci->intrs[0] = B_AX_TXDMA_STUCK_INT_EN |
  2645. B_AX_RXDMA_INT_EN |
  2646. B_AX_RXP1DMA_INT_EN |
  2647. B_AX_RPQDMA_INT_EN |
  2648. B_AX_RXDMA_STUCK_INT_EN |
  2649. B_AX_RDU_INT_EN |
  2650. B_AX_RPQBD_FULL_INT_EN;
  2651. rtwpci->intrs[1] = B_AX_GPIO18_INT_EN;
  2652. }
  2653. static void rtw89_pci_low_power_intr_mask_v1(struct rtw89_dev *rtwdev)
  2654. {
  2655. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2656. rtwpci->ind_intrs = B_AX_HS1ISR_IND_INT_EN |
  2657. B_AX_HS0ISR_IND_INT_EN;
  2658. rtwpci->halt_c2h_intrs = B_AX_HALT_C2H_INT_EN | B_AX_WDT_TIMEOUT_INT_EN;
  2659. rtwpci->intrs[0] = 0;
  2660. rtwpci->intrs[1] = B_AX_GPIO18_INT_EN;
  2661. }
  2662. void rtw89_pci_config_intr_mask_v1(struct rtw89_dev *rtwdev)
  2663. {
  2664. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2665. if (rtwpci->under_recovery)
  2666. rtw89_pci_recovery_intr_mask_v1(rtwdev);
  2667. else if (rtwpci->low_power)
  2668. rtw89_pci_low_power_intr_mask_v1(rtwdev);
  2669. else
  2670. rtw89_pci_default_intr_mask_v1(rtwdev);
  2671. }
  2672. EXPORT_SYMBOL(rtw89_pci_config_intr_mask_v1);
  2673. static int rtw89_pci_request_irq(struct rtw89_dev *rtwdev,
  2674. struct pci_dev *pdev)
  2675. {
  2676. unsigned long flags = 0;
  2677. int ret;
  2678. flags |= PCI_IRQ_LEGACY | PCI_IRQ_MSI;
  2679. ret = pci_alloc_irq_vectors(pdev, 1, 1, flags);
  2680. if (ret < 0) {
  2681. rtw89_err(rtwdev, "failed to alloc irq vectors, ret %d\n", ret);
  2682. goto err;
  2683. }
  2684. ret = devm_request_threaded_irq(rtwdev->dev, pdev->irq,
  2685. rtw89_pci_interrupt_handler,
  2686. rtw89_pci_interrupt_threadfn,
  2687. IRQF_SHARED, KBUILD_MODNAME, rtwdev);
  2688. if (ret) {
  2689. rtw89_err(rtwdev, "failed to request threaded irq\n");
  2690. goto err_free_vector;
  2691. }
  2692. rtw89_chip_config_intr_mask(rtwdev, RTW89_PCI_INTR_MASK_RESET);
  2693. return 0;
  2694. err_free_vector:
  2695. pci_free_irq_vectors(pdev);
  2696. err:
  2697. return ret;
  2698. }
  2699. static void rtw89_pci_free_irq(struct rtw89_dev *rtwdev,
  2700. struct pci_dev *pdev)
  2701. {
  2702. devm_free_irq(rtwdev->dev, pdev->irq, rtwdev);
  2703. pci_free_irq_vectors(pdev);
  2704. }
  2705. static u16 gray_code_to_bin(u16 gray_code, u32 bit_num)
  2706. {
  2707. u16 bin = 0, gray_bit;
  2708. u32 bit_idx;
  2709. for (bit_idx = 0; bit_idx < bit_num; bit_idx++) {
  2710. gray_bit = (gray_code >> bit_idx) & 0x1;
  2711. if (bit_num - bit_idx > 1)
  2712. gray_bit ^= (gray_code >> (bit_idx + 1)) & 0x1;
  2713. bin |= (gray_bit << bit_idx);
  2714. }
  2715. return bin;
  2716. }
  2717. static int rtw89_pci_filter_out(struct rtw89_dev *rtwdev)
  2718. {
  2719. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2720. struct pci_dev *pdev = rtwpci->pdev;
  2721. u16 val16, filter_out_val;
  2722. u32 val, phy_offset;
  2723. int ret;
  2724. if (rtwdev->chip->chip_id != RTL8852C)
  2725. return 0;
  2726. val = rtw89_read32_mask(rtwdev, R_AX_PCIE_MIX_CFG_V1, B_AX_ASPM_CTRL_MASK);
  2727. if (val == B_AX_ASPM_CTRL_L1)
  2728. return 0;
  2729. ret = pci_read_config_dword(pdev, RTW89_PCIE_L1_STS_V1, &val);
  2730. if (ret)
  2731. return ret;
  2732. val = FIELD_GET(RTW89_BCFG_LINK_SPEED_MASK, val);
  2733. if (val == RTW89_PCIE_GEN1_SPEED) {
  2734. phy_offset = R_RAC_DIRECT_OFFSET_G1;
  2735. } else if (val == RTW89_PCIE_GEN2_SPEED) {
  2736. phy_offset = R_RAC_DIRECT_OFFSET_G2;
  2737. val16 = rtw89_read16(rtwdev, phy_offset + RAC_ANA10 * RAC_MULT);
  2738. rtw89_write16_set(rtwdev, phy_offset + RAC_ANA10 * RAC_MULT,
  2739. val16 | B_PCIE_BIT_PINOUT_DIS);
  2740. rtw89_write16_set(rtwdev, phy_offset + RAC_ANA19 * RAC_MULT,
  2741. val16 & ~B_PCIE_BIT_RD_SEL);
  2742. val16 = rtw89_read16_mask(rtwdev,
  2743. phy_offset + RAC_ANA1F * RAC_MULT,
  2744. FILTER_OUT_EQ_MASK);
  2745. val16 = gray_code_to_bin(val16, hweight16(val16));
  2746. filter_out_val = rtw89_read16(rtwdev, phy_offset + RAC_ANA24 *
  2747. RAC_MULT);
  2748. filter_out_val &= ~REG_FILTER_OUT_MASK;
  2749. filter_out_val |= FIELD_PREP(REG_FILTER_OUT_MASK, val16);
  2750. rtw89_write16(rtwdev, phy_offset + RAC_ANA24 * RAC_MULT,
  2751. filter_out_val);
  2752. rtw89_write16_set(rtwdev, phy_offset + RAC_ANA0A * RAC_MULT,
  2753. B_BAC_EQ_SEL);
  2754. rtw89_write16_set(rtwdev,
  2755. R_RAC_DIRECT_OFFSET_G1 + RAC_ANA0C * RAC_MULT,
  2756. B_PCIE_BIT_PSAVE);
  2757. } else {
  2758. return -EOPNOTSUPP;
  2759. }
  2760. rtw89_write16_set(rtwdev, phy_offset + RAC_ANA0C * RAC_MULT,
  2761. B_PCIE_BIT_PSAVE);
  2762. return 0;
  2763. }
  2764. static void rtw89_pci_clkreq_set(struct rtw89_dev *rtwdev, bool enable)
  2765. {
  2766. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2767. int ret;
  2768. if (rtw89_pci_disable_clkreq)
  2769. return;
  2770. ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_CLK_CTRL,
  2771. PCIE_CLKDLY_HW_30US);
  2772. if (ret)
  2773. rtw89_err(rtwdev, "failed to set CLKREQ Delay\n");
  2774. if (chip_id == RTL8852A) {
  2775. if (enable)
  2776. ret = rtw89_pci_config_byte_set(rtwdev,
  2777. RTW89_PCIE_L1_CTRL,
  2778. RTW89_PCIE_BIT_CLK);
  2779. else
  2780. ret = rtw89_pci_config_byte_clr(rtwdev,
  2781. RTW89_PCIE_L1_CTRL,
  2782. RTW89_PCIE_BIT_CLK);
  2783. if (ret)
  2784. rtw89_err(rtwdev, "failed to %s CLKREQ_L1, ret=%d",
  2785. enable ? "set" : "unset", ret);
  2786. } else if (chip_id == RTL8852C) {
  2787. rtw89_write32_set(rtwdev, R_AX_PCIE_LAT_CTRL,
  2788. B_AX_CLK_REQ_SEL_OPT | B_AX_CLK_REQ_SEL);
  2789. if (enable)
  2790. rtw89_write32_set(rtwdev, R_AX_L1_CLK_CTRL,
  2791. B_AX_CLK_REQ_N);
  2792. else
  2793. rtw89_write32_clr(rtwdev, R_AX_L1_CLK_CTRL,
  2794. B_AX_CLK_REQ_N);
  2795. }
  2796. }
  2797. static void rtw89_pci_aspm_set(struct rtw89_dev *rtwdev, bool enable)
  2798. {
  2799. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2800. u8 value = 0;
  2801. int ret;
  2802. if (rtw89_pci_disable_aspm_l1)
  2803. return;
  2804. ret = rtw89_pci_read_config_byte(rtwdev, RTW89_PCIE_ASPM_CTRL, &value);
  2805. if (ret)
  2806. rtw89_err(rtwdev, "failed to read ASPM Delay\n");
  2807. value &= ~(RTW89_L1DLY_MASK | RTW89_L0DLY_MASK);
  2808. value |= FIELD_PREP(RTW89_L1DLY_MASK, PCIE_L1DLY_16US) |
  2809. FIELD_PREP(RTW89_L0DLY_MASK, PCIE_L0SDLY_4US);
  2810. ret = rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_ASPM_CTRL, value);
  2811. if (ret)
  2812. rtw89_err(rtwdev, "failed to read ASPM Delay\n");
  2813. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  2814. if (enable)
  2815. ret = rtw89_pci_config_byte_set(rtwdev,
  2816. RTW89_PCIE_L1_CTRL,
  2817. RTW89_PCIE_BIT_L1);
  2818. else
  2819. ret = rtw89_pci_config_byte_clr(rtwdev,
  2820. RTW89_PCIE_L1_CTRL,
  2821. RTW89_PCIE_BIT_L1);
  2822. } else if (chip_id == RTL8852C) {
  2823. if (enable)
  2824. rtw89_write32_set(rtwdev, R_AX_PCIE_MIX_CFG_V1,
  2825. B_AX_ASPM_CTRL_L1);
  2826. else
  2827. rtw89_write32_clr(rtwdev, R_AX_PCIE_MIX_CFG_V1,
  2828. B_AX_ASPM_CTRL_L1);
  2829. }
  2830. if (ret)
  2831. rtw89_err(rtwdev, "failed to %s ASPM L1, ret=%d",
  2832. enable ? "set" : "unset", ret);
  2833. }
  2834. static void rtw89_pci_recalc_int_mit(struct rtw89_dev *rtwdev)
  2835. {
  2836. struct rtw89_traffic_stats *stats = &rtwdev->stats;
  2837. enum rtw89_tfc_lv tx_tfc_lv = stats->tx_tfc_lv;
  2838. enum rtw89_tfc_lv rx_tfc_lv = stats->rx_tfc_lv;
  2839. u32 val = 0;
  2840. if (!rtwdev->scanning &&
  2841. (tx_tfc_lv >= RTW89_TFC_HIGH || rx_tfc_lv >= RTW89_TFC_HIGH))
  2842. val = B_AX_RXMIT_RXP2_SEL | B_AX_RXMIT_RXP1_SEL |
  2843. FIELD_PREP(B_AX_RXCOUNTER_MATCH_MASK, RTW89_PCI_RXBD_NUM_MAX / 2) |
  2844. FIELD_PREP(B_AX_RXTIMER_UNIT_MASK, AX_RXTIMER_UNIT_64US) |
  2845. FIELD_PREP(B_AX_RXTIMER_MATCH_MASK, 2048 / 64);
  2846. rtw89_write32(rtwdev, R_AX_INT_MIT_RX, val);
  2847. }
  2848. static void rtw89_pci_link_cfg(struct rtw89_dev *rtwdev)
  2849. {
  2850. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2851. struct pci_dev *pdev = rtwpci->pdev;
  2852. u16 link_ctrl;
  2853. int ret;
  2854. /* Though there is standard PCIE configuration space to set the
  2855. * link control register, but by Realtek's design, driver should
  2856. * check if host supports CLKREQ/ASPM to enable the HW module.
  2857. *
  2858. * These functions are implemented by two HW modules associated,
  2859. * one is responsible to access PCIE configuration space to
  2860. * follow the host settings, and another is in charge of doing
  2861. * CLKREQ/ASPM mechanisms, it is default disabled. Because sometimes
  2862. * the host does not support it, and due to some reasons or wrong
  2863. * settings (ex. CLKREQ# not Bi-Direction), it could lead to device
  2864. * loss if HW misbehaves on the link.
  2865. *
  2866. * Hence it's designed that driver should first check the PCIE
  2867. * configuration space is sync'ed and enabled, then driver can turn
  2868. * on the other module that is actually working on the mechanism.
  2869. */
  2870. ret = pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &link_ctrl);
  2871. if (ret) {
  2872. rtw89_err(rtwdev, "failed to read PCI cap, ret=%d\n", ret);
  2873. return;
  2874. }
  2875. if (link_ctrl & PCI_EXP_LNKCTL_CLKREQ_EN)
  2876. rtw89_pci_clkreq_set(rtwdev, true);
  2877. if (link_ctrl & PCI_EXP_LNKCTL_ASPM_L1)
  2878. rtw89_pci_aspm_set(rtwdev, true);
  2879. }
  2880. static void rtw89_pci_l1ss_set(struct rtw89_dev *rtwdev, bool enable)
  2881. {
  2882. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  2883. int ret;
  2884. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  2885. if (enable)
  2886. ret = rtw89_pci_config_byte_set(rtwdev,
  2887. RTW89_PCIE_TIMER_CTRL,
  2888. RTW89_PCIE_BIT_L1SUB);
  2889. else
  2890. ret = rtw89_pci_config_byte_clr(rtwdev,
  2891. RTW89_PCIE_TIMER_CTRL,
  2892. RTW89_PCIE_BIT_L1SUB);
  2893. if (ret)
  2894. rtw89_err(rtwdev, "failed to %s L1SS, ret=%d",
  2895. enable ? "set" : "unset", ret);
  2896. } else if (chip_id == RTL8852C) {
  2897. ret = rtw89_pci_config_byte_clr(rtwdev, RTW89_PCIE_L1SS_STS_V1,
  2898. RTW89_PCIE_BIT_ASPM_L11 |
  2899. RTW89_PCIE_BIT_PCI_L11);
  2900. if (ret)
  2901. rtw89_warn(rtwdev, "failed to unset ASPM L1.1, ret=%d", ret);
  2902. if (enable)
  2903. rtw89_write32_clr(rtwdev, R_AX_PCIE_MIX_CFG_V1,
  2904. B_AX_L1SUB_DISABLE);
  2905. else
  2906. rtw89_write32_set(rtwdev, R_AX_PCIE_MIX_CFG_V1,
  2907. B_AX_L1SUB_DISABLE);
  2908. }
  2909. }
  2910. static void rtw89_pci_l1ss_cfg(struct rtw89_dev *rtwdev)
  2911. {
  2912. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  2913. struct pci_dev *pdev = rtwpci->pdev;
  2914. u32 l1ss_cap_ptr, l1ss_ctrl;
  2915. if (rtw89_pci_disable_l1ss)
  2916. return;
  2917. l1ss_cap_ptr = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_L1SS);
  2918. if (!l1ss_cap_ptr)
  2919. return;
  2920. pci_read_config_dword(pdev, l1ss_cap_ptr + PCI_L1SS_CTL1, &l1ss_ctrl);
  2921. if (l1ss_ctrl & PCI_L1SS_CTL1_L1SS_MASK)
  2922. rtw89_pci_l1ss_set(rtwdev, true);
  2923. }
  2924. static int rtw89_pci_poll_io_idle(struct rtw89_dev *rtwdev)
  2925. {
  2926. int ret = 0;
  2927. u32 sts;
  2928. u32 busy = B_AX_PCIEIO_BUSY | B_AX_PCIEIO_TX_BUSY | B_AX_PCIEIO_RX_BUSY;
  2929. ret = read_poll_timeout_atomic(rtw89_read32, sts, (sts & busy) == 0x0,
  2930. 10, 1000, false, rtwdev,
  2931. R_AX_PCIE_DMA_BUSY1);
  2932. if (ret) {
  2933. rtw89_err(rtwdev, "pci dmach busy1 0x%X\n",
  2934. rtw89_read32(rtwdev, R_AX_PCIE_DMA_BUSY1));
  2935. return -EINVAL;
  2936. }
  2937. return ret;
  2938. }
  2939. static int rtw89_pci_lv1rst_stop_dma(struct rtw89_dev *rtwdev)
  2940. {
  2941. u32 val;
  2942. int ret;
  2943. if (rtwdev->chip->chip_id == RTL8852C)
  2944. return 0;
  2945. rtw89_pci_ctrl_dma_all(rtwdev, false);
  2946. ret = rtw89_pci_poll_io_idle(rtwdev);
  2947. if (ret) {
  2948. val = rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG);
  2949. rtw89_debug(rtwdev, RTW89_DBG_HCI,
  2950. "[PCIe] poll_io_idle fail, before 0x%08x: 0x%08x\n",
  2951. R_AX_DBG_ERR_FLAG, val);
  2952. if (val & B_AX_TX_STUCK || val & B_AX_PCIE_TXBD_LEN0)
  2953. rtw89_mac_ctrl_hci_dma_tx(rtwdev, false);
  2954. if (val & B_AX_RX_STUCK)
  2955. rtw89_mac_ctrl_hci_dma_rx(rtwdev, false);
  2956. rtw89_mac_ctrl_hci_dma_trx(rtwdev, true);
  2957. ret = rtw89_pci_poll_io_idle(rtwdev);
  2958. val = rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG);
  2959. rtw89_debug(rtwdev, RTW89_DBG_HCI,
  2960. "[PCIe] poll_io_idle fail, after 0x%08x: 0x%08x\n",
  2961. R_AX_DBG_ERR_FLAG, val);
  2962. }
  2963. return ret;
  2964. }
  2965. static int rtw89_pci_rst_bdram(struct rtw89_dev *rtwdev)
  2966. {
  2967. int ret = 0;
  2968. u32 val32, sts;
  2969. val32 = B_AX_RST_BDRAM;
  2970. rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1, val32);
  2971. ret = read_poll_timeout_atomic(rtw89_read32, sts,
  2972. (sts & B_AX_RST_BDRAM) == 0x0, 1, 100,
  2973. true, rtwdev, R_AX_PCIE_INIT_CFG1);
  2974. return ret;
  2975. }
  2976. static int rtw89_pci_lv1rst_start_dma(struct rtw89_dev *rtwdev)
  2977. {
  2978. u32 ret;
  2979. if (rtwdev->chip->chip_id == RTL8852C)
  2980. return 0;
  2981. rtw89_mac_ctrl_hci_dma_trx(rtwdev, false);
  2982. rtw89_mac_ctrl_hci_dma_trx(rtwdev, true);
  2983. rtw89_pci_clr_idx_all(rtwdev);
  2984. ret = rtw89_pci_rst_bdram(rtwdev);
  2985. if (ret)
  2986. return ret;
  2987. rtw89_pci_ctrl_dma_all(rtwdev, true);
  2988. return ret;
  2989. }
  2990. static int rtw89_pci_ops_mac_lv1_recovery(struct rtw89_dev *rtwdev,
  2991. enum rtw89_lv1_rcvy_step step)
  2992. {
  2993. int ret;
  2994. switch (step) {
  2995. case RTW89_LV1_RCVY_STEP_1:
  2996. ret = rtw89_pci_lv1rst_stop_dma(rtwdev);
  2997. if (ret)
  2998. rtw89_err(rtwdev, "lv1 rcvy pci stop dma fail\n");
  2999. break;
  3000. case RTW89_LV1_RCVY_STEP_2:
  3001. ret = rtw89_pci_lv1rst_start_dma(rtwdev);
  3002. if (ret)
  3003. rtw89_err(rtwdev, "lv1 rcvy pci start dma fail\n");
  3004. break;
  3005. default:
  3006. return -EINVAL;
  3007. }
  3008. return ret;
  3009. }
  3010. static void rtw89_pci_ops_dump_err_status(struct rtw89_dev *rtwdev)
  3011. {
  3012. rtw89_info(rtwdev, "R_AX_RPQ_RXBD_IDX =0x%08x\n",
  3013. rtw89_read32(rtwdev, R_AX_RPQ_RXBD_IDX));
  3014. rtw89_info(rtwdev, "R_AX_DBG_ERR_FLAG=0x%08x\n",
  3015. rtw89_read32(rtwdev, R_AX_DBG_ERR_FLAG));
  3016. rtw89_info(rtwdev, "R_AX_LBC_WATCHDOG=0x%08x\n",
  3017. rtw89_read32(rtwdev, R_AX_LBC_WATCHDOG));
  3018. }
  3019. static int rtw89_pci_napi_poll(struct napi_struct *napi, int budget)
  3020. {
  3021. struct rtw89_dev *rtwdev = container_of(napi, struct rtw89_dev, napi);
  3022. struct rtw89_pci *rtwpci = (struct rtw89_pci *)rtwdev->priv;
  3023. unsigned long flags;
  3024. int work_done;
  3025. rtwdev->napi_budget_countdown = budget;
  3026. rtw89_pci_clear_isr0(rtwdev, B_AX_RPQDMA_INT | B_AX_RPQBD_FULL_INT);
  3027. work_done = rtw89_pci_poll_rpq_dma(rtwdev, rtwpci, rtwdev->napi_budget_countdown);
  3028. if (work_done == budget)
  3029. return budget;
  3030. rtw89_pci_clear_isr0(rtwdev, B_AX_RXP1DMA_INT | B_AX_RXDMA_INT | B_AX_RDU_INT);
  3031. work_done += rtw89_pci_poll_rxq_dma(rtwdev, rtwpci, rtwdev->napi_budget_countdown);
  3032. if (work_done < budget && napi_complete_done(napi, work_done)) {
  3033. spin_lock_irqsave(&rtwpci->irq_lock, flags);
  3034. if (likely(rtwpci->running))
  3035. rtw89_chip_enable_intr(rtwdev, rtwpci);
  3036. spin_unlock_irqrestore(&rtwpci->irq_lock, flags);
  3037. }
  3038. return work_done;
  3039. }
  3040. static int __maybe_unused rtw89_pci_suspend(struct device *dev)
  3041. {
  3042. struct ieee80211_hw *hw = dev_get_drvdata(dev);
  3043. struct rtw89_dev *rtwdev = hw->priv;
  3044. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  3045. rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
  3046. rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_R_DIS_PRST);
  3047. rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
  3048. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  3049. rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL,
  3050. B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
  3051. rtw89_write32_set(rtwdev, R_AX_PCIE_INIT_CFG1,
  3052. B_AX_PCIE_PERST_KEEP_REG | B_AX_PCIE_TRAIN_KEEP_REG);
  3053. } else {
  3054. rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1,
  3055. B_AX_CMAC_EXIT_L1_EN | B_AX_DMAC0_EXIT_L1_EN);
  3056. }
  3057. return 0;
  3058. }
  3059. static void rtw89_pci_l2_hci_ldo(struct rtw89_dev *rtwdev)
  3060. {
  3061. if (rtwdev->chip->chip_id == RTL8852C)
  3062. return;
  3063. /* Hardware need write the reg twice to ensure the setting work */
  3064. rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_RST_MSTATE,
  3065. RTW89_PCIE_BIT_CFG_RST_MSTATE);
  3066. rtw89_pci_write_config_byte(rtwdev, RTW89_PCIE_RST_MSTATE,
  3067. RTW89_PCIE_BIT_CFG_RST_MSTATE);
  3068. }
  3069. static int __maybe_unused rtw89_pci_resume(struct device *dev)
  3070. {
  3071. struct ieee80211_hw *hw = dev_get_drvdata(dev);
  3072. struct rtw89_dev *rtwdev = hw->priv;
  3073. enum rtw89_core_chip_id chip_id = rtwdev->chip->chip_id;
  3074. rtw89_write32_set(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
  3075. rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_R_DIS_PRST);
  3076. rtw89_write32_clr(rtwdev, R_AX_RSV_CTRL, B_AX_WLOCK_1C_BIT6);
  3077. if (chip_id == RTL8852A || chip_id == RTL8852B) {
  3078. rtw89_write32_set(rtwdev, R_AX_SYS_SDIO_CTRL,
  3079. B_AX_PCIE_DIS_L2_CTRL_LDO_HCI);
  3080. rtw89_write32_clr(rtwdev, R_AX_PCIE_INIT_CFG1,
  3081. B_AX_PCIE_PERST_KEEP_REG | B_AX_PCIE_TRAIN_KEEP_REG);
  3082. } else {
  3083. rtw89_write32_set(rtwdev, R_AX_PCIE_PS_CTRL_V1,
  3084. B_AX_CMAC_EXIT_L1_EN | B_AX_DMAC0_EXIT_L1_EN);
  3085. rtw89_write32_clr(rtwdev, R_AX_PCIE_PS_CTRL_V1,
  3086. B_AX_SEL_REQ_ENTR_L1);
  3087. }
  3088. rtw89_pci_l2_hci_ldo(rtwdev);
  3089. rtw89_pci_filter_out(rtwdev);
  3090. rtw89_pci_link_cfg(rtwdev);
  3091. rtw89_pci_l1ss_cfg(rtwdev);
  3092. return 0;
  3093. }
  3094. SIMPLE_DEV_PM_OPS(rtw89_pm_ops, rtw89_pci_suspend, rtw89_pci_resume);
  3095. EXPORT_SYMBOL(rtw89_pm_ops);
  3096. static const struct rtw89_hci_ops rtw89_pci_ops = {
  3097. .tx_write = rtw89_pci_ops_tx_write,
  3098. .tx_kick_off = rtw89_pci_ops_tx_kick_off,
  3099. .flush_queues = rtw89_pci_ops_flush_queues,
  3100. .reset = rtw89_pci_ops_reset,
  3101. .start = rtw89_pci_ops_start,
  3102. .stop = rtw89_pci_ops_stop,
  3103. .pause = rtw89_pci_ops_pause,
  3104. .switch_mode = rtw89_pci_ops_switch_mode,
  3105. .recalc_int_mit = rtw89_pci_recalc_int_mit,
  3106. .read8 = rtw89_pci_ops_read8,
  3107. .read16 = rtw89_pci_ops_read16,
  3108. .read32 = rtw89_pci_ops_read32,
  3109. .write8 = rtw89_pci_ops_write8,
  3110. .write16 = rtw89_pci_ops_write16,
  3111. .write32 = rtw89_pci_ops_write32,
  3112. .mac_pre_init = rtw89_pci_ops_mac_pre_init,
  3113. .mac_post_init = rtw89_pci_ops_mac_post_init,
  3114. .deinit = rtw89_pci_ops_deinit,
  3115. .check_and_reclaim_tx_resource = rtw89_pci_check_and_reclaim_tx_resource,
  3116. .mac_lv1_rcvy = rtw89_pci_ops_mac_lv1_recovery,
  3117. .dump_err_status = rtw89_pci_ops_dump_err_status,
  3118. .napi_poll = rtw89_pci_napi_poll,
  3119. .recovery_start = rtw89_pci_ops_recovery_start,
  3120. .recovery_complete = rtw89_pci_ops_recovery_complete,
  3121. };
  3122. int rtw89_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  3123. {
  3124. struct rtw89_dev *rtwdev;
  3125. const struct rtw89_driver_info *info;
  3126. const struct rtw89_pci_info *pci_info;
  3127. int ret;
  3128. info = (const struct rtw89_driver_info *)id->driver_data;
  3129. rtwdev = rtw89_alloc_ieee80211_hw(&pdev->dev,
  3130. sizeof(struct rtw89_pci),
  3131. info->chip);
  3132. if (!rtwdev) {
  3133. dev_err(&pdev->dev, "failed to allocate hw\n");
  3134. return -ENOMEM;
  3135. }
  3136. pci_info = info->bus.pci;
  3137. rtwdev->pci_info = info->bus.pci;
  3138. rtwdev->hci.ops = &rtw89_pci_ops;
  3139. rtwdev->hci.type = RTW89_HCI_TYPE_PCIE;
  3140. rtwdev->hci.rpwm_addr = pci_info->rpwm_addr;
  3141. rtwdev->hci.cpwm_addr = pci_info->cpwm_addr;
  3142. SET_IEEE80211_DEV(rtwdev->hw, &pdev->dev);
  3143. ret = rtw89_core_init(rtwdev);
  3144. if (ret) {
  3145. rtw89_err(rtwdev, "failed to initialise core\n");
  3146. goto err_release_hw;
  3147. }
  3148. ret = rtw89_pci_claim_device(rtwdev, pdev);
  3149. if (ret) {
  3150. rtw89_err(rtwdev, "failed to claim pci device\n");
  3151. goto err_core_deinit;
  3152. }
  3153. ret = rtw89_pci_setup_resource(rtwdev, pdev);
  3154. if (ret) {
  3155. rtw89_err(rtwdev, "failed to setup pci resource\n");
  3156. goto err_declaim_pci;
  3157. }
  3158. ret = rtw89_chip_info_setup(rtwdev);
  3159. if (ret) {
  3160. rtw89_err(rtwdev, "failed to setup chip information\n");
  3161. goto err_clear_resource;
  3162. }
  3163. rtw89_pci_filter_out(rtwdev);
  3164. rtw89_pci_link_cfg(rtwdev);
  3165. rtw89_pci_l1ss_cfg(rtwdev);
  3166. rtw89_core_napi_init(rtwdev);
  3167. ret = rtw89_pci_request_irq(rtwdev, pdev);
  3168. if (ret) {
  3169. rtw89_err(rtwdev, "failed to request pci irq\n");
  3170. goto err_deinit_napi;
  3171. }
  3172. ret = rtw89_core_register(rtwdev);
  3173. if (ret) {
  3174. rtw89_err(rtwdev, "failed to register core\n");
  3175. goto err_free_irq;
  3176. }
  3177. return 0;
  3178. err_free_irq:
  3179. rtw89_pci_free_irq(rtwdev, pdev);
  3180. err_deinit_napi:
  3181. rtw89_core_napi_deinit(rtwdev);
  3182. err_clear_resource:
  3183. rtw89_pci_clear_resource(rtwdev, pdev);
  3184. err_declaim_pci:
  3185. rtw89_pci_declaim_device(rtwdev, pdev);
  3186. err_core_deinit:
  3187. rtw89_core_deinit(rtwdev);
  3188. err_release_hw:
  3189. rtw89_free_ieee80211_hw(rtwdev);
  3190. return ret;
  3191. }
  3192. EXPORT_SYMBOL(rtw89_pci_probe);
  3193. void rtw89_pci_remove(struct pci_dev *pdev)
  3194. {
  3195. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  3196. struct rtw89_dev *rtwdev;
  3197. rtwdev = hw->priv;
  3198. rtw89_pci_free_irq(rtwdev, pdev);
  3199. rtw89_core_napi_deinit(rtwdev);
  3200. rtw89_core_unregister(rtwdev);
  3201. rtw89_pci_clear_resource(rtwdev, pdev);
  3202. rtw89_pci_declaim_device(rtwdev, pdev);
  3203. rtw89_core_deinit(rtwdev);
  3204. rtw89_free_ieee80211_hw(rtwdev);
  3205. }
  3206. EXPORT_SYMBOL(rtw89_pci_remove);
  3207. MODULE_AUTHOR("Realtek Corporation");
  3208. MODULE_DESCRIPTION("Realtek 802.11ax wireless PCI driver");
  3209. MODULE_LICENSE("Dual BSD/GPL");