mac.h 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2019-2020 Realtek Corporation
  3. */
  4. #ifndef __RTW89_MAC_H__
  5. #define __RTW89_MAC_H__
  6. #include "core.h"
  7. #include "reg.h"
  8. #define MAC_MEM_DUMP_PAGE_SIZE 0x40000
  9. #define ADDR_CAM_ENT_SIZE 0x40
  10. #define BSSID_CAM_ENT_SIZE 0x08
  11. #define HFC_PAGE_UNIT 64
  12. #define RPWM_TRY_CNT 3
  13. enum rtw89_mac_hwmod_sel {
  14. RTW89_DMAC_SEL = 0,
  15. RTW89_CMAC_SEL = 1,
  16. RTW89_MAC_INVALID,
  17. };
  18. enum rtw89_mac_fwd_target {
  19. RTW89_FWD_DONT_CARE = 0,
  20. RTW89_FWD_TO_HOST = 1,
  21. RTW89_FWD_TO_WLAN_CPU = 2
  22. };
  23. enum rtw89_mac_wd_dma_intvl {
  24. RTW89_MAC_WD_DMA_INTVL_0S,
  25. RTW89_MAC_WD_DMA_INTVL_256NS,
  26. RTW89_MAC_WD_DMA_INTVL_512NS,
  27. RTW89_MAC_WD_DMA_INTVL_768NS,
  28. RTW89_MAC_WD_DMA_INTVL_1US,
  29. RTW89_MAC_WD_DMA_INTVL_1_5US,
  30. RTW89_MAC_WD_DMA_INTVL_2US,
  31. RTW89_MAC_WD_DMA_INTVL_4US,
  32. RTW89_MAC_WD_DMA_INTVL_8US,
  33. RTW89_MAC_WD_DMA_INTVL_16US,
  34. RTW89_MAC_WD_DMA_INTVL_DEF = 0xFE
  35. };
  36. enum rtw89_mac_multi_tag_num {
  37. RTW89_MAC_TAG_NUM_1,
  38. RTW89_MAC_TAG_NUM_2,
  39. RTW89_MAC_TAG_NUM_3,
  40. RTW89_MAC_TAG_NUM_4,
  41. RTW89_MAC_TAG_NUM_5,
  42. RTW89_MAC_TAG_NUM_6,
  43. RTW89_MAC_TAG_NUM_7,
  44. RTW89_MAC_TAG_NUM_8,
  45. RTW89_MAC_TAG_NUM_DEF = 0xFE
  46. };
  47. enum rtw89_mac_lbc_tmr {
  48. RTW89_MAC_LBC_TMR_8US = 0,
  49. RTW89_MAC_LBC_TMR_16US,
  50. RTW89_MAC_LBC_TMR_32US,
  51. RTW89_MAC_LBC_TMR_64US,
  52. RTW89_MAC_LBC_TMR_128US,
  53. RTW89_MAC_LBC_TMR_256US,
  54. RTW89_MAC_LBC_TMR_512US,
  55. RTW89_MAC_LBC_TMR_1MS,
  56. RTW89_MAC_LBC_TMR_2MS,
  57. RTW89_MAC_LBC_TMR_4MS,
  58. RTW89_MAC_LBC_TMR_8MS,
  59. RTW89_MAC_LBC_TMR_DEF = 0xFE
  60. };
  61. enum rtw89_mac_cpuio_op_cmd_type {
  62. CPUIO_OP_CMD_GET_1ST_PID = 0,
  63. CPUIO_OP_CMD_GET_NEXT_PID = 1,
  64. CPUIO_OP_CMD_ENQ_TO_TAIL = 4,
  65. CPUIO_OP_CMD_ENQ_TO_HEAD = 5,
  66. CPUIO_OP_CMD_DEQ = 8,
  67. CPUIO_OP_CMD_DEQ_ENQ_ALL = 9,
  68. CPUIO_OP_CMD_DEQ_ENQ_TO_TAIL = 12
  69. };
  70. enum rtw89_mac_wde_dle_port_id {
  71. WDE_DLE_PORT_ID_DISPATCH = 0,
  72. WDE_DLE_PORT_ID_PKTIN = 1,
  73. WDE_DLE_PORT_ID_CMAC0 = 3,
  74. WDE_DLE_PORT_ID_CMAC1 = 4,
  75. WDE_DLE_PORT_ID_CPU_IO = 6,
  76. WDE_DLE_PORT_ID_WDRLS = 7,
  77. WDE_DLE_PORT_ID_END = 8
  78. };
  79. enum rtw89_mac_wde_dle_queid_wdrls {
  80. WDE_DLE_QUEID_TXOK = 0,
  81. WDE_DLE_QUEID_DROP_RETRY_LIMIT = 1,
  82. WDE_DLE_QUEID_DROP_LIFETIME_TO = 2,
  83. WDE_DLE_QUEID_DROP_MACID_DROP = 3,
  84. WDE_DLE_QUEID_NO_REPORT = 4
  85. };
  86. enum rtw89_mac_ple_dle_port_id {
  87. PLE_DLE_PORT_ID_DISPATCH = 0,
  88. PLE_DLE_PORT_ID_MPDU = 1,
  89. PLE_DLE_PORT_ID_SEC = 2,
  90. PLE_DLE_PORT_ID_CMAC0 = 3,
  91. PLE_DLE_PORT_ID_CMAC1 = 4,
  92. PLE_DLE_PORT_ID_WDRLS = 5,
  93. PLE_DLE_PORT_ID_CPU_IO = 6,
  94. PLE_DLE_PORT_ID_PLRLS = 7,
  95. PLE_DLE_PORT_ID_END = 8
  96. };
  97. enum rtw89_mac_ple_dle_queid_plrls {
  98. PLE_DLE_QUEID_NO_REPORT = 0x0
  99. };
  100. enum rtw89_machdr_frame_type {
  101. RTW89_MGNT = 0,
  102. RTW89_CTRL = 1,
  103. RTW89_DATA = 2,
  104. };
  105. enum rtw89_mac_dle_dfi_type {
  106. DLE_DFI_TYPE_FREEPG = 0,
  107. DLE_DFI_TYPE_QUOTA = 1,
  108. DLE_DFI_TYPE_PAGELLT = 2,
  109. DLE_DFI_TYPE_PKTINFO = 3,
  110. DLE_DFI_TYPE_PREPKTLLT = 4,
  111. DLE_DFI_TYPE_NXTPKTLLT = 5,
  112. DLE_DFI_TYPE_QLNKTBL = 6,
  113. DLE_DFI_TYPE_QEMPTY = 7,
  114. };
  115. enum rtw89_mac_dle_wde_quota_id {
  116. WDE_QTAID_HOST_IF = 0,
  117. WDE_QTAID_WLAN_CPU = 1,
  118. WDE_QTAID_DATA_CPU = 2,
  119. WDE_QTAID_PKTIN = 3,
  120. WDE_QTAID_CPUIO = 4,
  121. };
  122. enum rtw89_mac_dle_ple_quota_id {
  123. PLE_QTAID_B0_TXPL = 0,
  124. PLE_QTAID_B1_TXPL = 1,
  125. PLE_QTAID_C2H = 2,
  126. PLE_QTAID_H2C = 3,
  127. PLE_QTAID_WLAN_CPU = 4,
  128. PLE_QTAID_MPDU = 5,
  129. PLE_QTAID_CMAC0_RX = 6,
  130. PLE_QTAID_CMAC1_RX = 7,
  131. PLE_QTAID_CMAC1_BBRPT = 8,
  132. PLE_QTAID_WDRLS = 9,
  133. PLE_QTAID_CPUIO = 10,
  134. };
  135. enum rtw89_mac_dle_ctrl_type {
  136. DLE_CTRL_TYPE_WDE = 0,
  137. DLE_CTRL_TYPE_PLE = 1,
  138. DLE_CTRL_TYPE_NUM = 2,
  139. };
  140. enum rtw89_mac_ax_l0_to_l1_event {
  141. MAC_AX_L0_TO_L1_CHIF_IDLE = 0,
  142. MAC_AX_L0_TO_L1_CMAC_DMA_IDLE = 1,
  143. MAC_AX_L0_TO_L1_RLS_PKID = 2,
  144. MAC_AX_L0_TO_L1_PTCL_IDLE = 3,
  145. MAC_AX_L0_TO_L1_RX_QTA_LOST = 4,
  146. MAC_AX_L0_TO_L1_DLE_STAT_HANG = 5,
  147. MAC_AX_L0_TO_L1_PCIE_STUCK = 6,
  148. MAC_AX_L0_TO_L1_EVENT_MAX = 15,
  149. };
  150. enum rtw89_mac_dbg_port_sel {
  151. /* CMAC 0 related */
  152. RTW89_DBG_PORT_SEL_PTCL_C0 = 0,
  153. RTW89_DBG_PORT_SEL_SCH_C0,
  154. RTW89_DBG_PORT_SEL_TMAC_C0,
  155. RTW89_DBG_PORT_SEL_RMAC_C0,
  156. RTW89_DBG_PORT_SEL_RMACST_C0,
  157. RTW89_DBG_PORT_SEL_RMAC_PLCP_C0,
  158. RTW89_DBG_PORT_SEL_TRXPTCL_C0,
  159. RTW89_DBG_PORT_SEL_TX_INFOL_C0,
  160. RTW89_DBG_PORT_SEL_TX_INFOH_C0,
  161. RTW89_DBG_PORT_SEL_TXTF_INFOL_C0,
  162. RTW89_DBG_PORT_SEL_TXTF_INFOH_C0,
  163. /* CMAC 1 related */
  164. RTW89_DBG_PORT_SEL_PTCL_C1,
  165. RTW89_DBG_PORT_SEL_SCH_C1,
  166. RTW89_DBG_PORT_SEL_TMAC_C1,
  167. RTW89_DBG_PORT_SEL_RMAC_C1,
  168. RTW89_DBG_PORT_SEL_RMACST_C1,
  169. RTW89_DBG_PORT_SEL_RMAC_PLCP_C1,
  170. RTW89_DBG_PORT_SEL_TRXPTCL_C1,
  171. RTW89_DBG_PORT_SEL_TX_INFOL_C1,
  172. RTW89_DBG_PORT_SEL_TX_INFOH_C1,
  173. RTW89_DBG_PORT_SEL_TXTF_INFOL_C1,
  174. RTW89_DBG_PORT_SEL_TXTF_INFOH_C1,
  175. /* DLE related */
  176. RTW89_DBG_PORT_SEL_WDE_BUFMGN_FREEPG,
  177. RTW89_DBG_PORT_SEL_WDE_BUFMGN_QUOTA,
  178. RTW89_DBG_PORT_SEL_WDE_BUFMGN_PAGELLT,
  179. RTW89_DBG_PORT_SEL_WDE_BUFMGN_PKTINFO,
  180. RTW89_DBG_PORT_SEL_WDE_QUEMGN_PREPKT,
  181. RTW89_DBG_PORT_SEL_WDE_QUEMGN_NXTPKT,
  182. RTW89_DBG_PORT_SEL_WDE_QUEMGN_QLNKTBL,
  183. RTW89_DBG_PORT_SEL_WDE_QUEMGN_QEMPTY,
  184. RTW89_DBG_PORT_SEL_PLE_BUFMGN_FREEPG,
  185. RTW89_DBG_PORT_SEL_PLE_BUFMGN_QUOTA,
  186. RTW89_DBG_PORT_SEL_PLE_BUFMGN_PAGELLT,
  187. RTW89_DBG_PORT_SEL_PLE_BUFMGN_PKTINFO,
  188. RTW89_DBG_PORT_SEL_PLE_QUEMGN_PREPKT,
  189. RTW89_DBG_PORT_SEL_PLE_QUEMGN_NXTPKT,
  190. RTW89_DBG_PORT_SEL_PLE_QUEMGN_QLNKTBL,
  191. RTW89_DBG_PORT_SEL_PLE_QUEMGN_QEMPTY,
  192. RTW89_DBG_PORT_SEL_PKTINFO,
  193. /* PCIE related */
  194. RTW89_DBG_PORT_SEL_PCIE_TXDMA,
  195. RTW89_DBG_PORT_SEL_PCIE_RXDMA,
  196. RTW89_DBG_PORT_SEL_PCIE_CVT,
  197. RTW89_DBG_PORT_SEL_PCIE_CXPL,
  198. RTW89_DBG_PORT_SEL_PCIE_IO,
  199. RTW89_DBG_PORT_SEL_PCIE_MISC,
  200. RTW89_DBG_PORT_SEL_PCIE_MISC2,
  201. /* keep last */
  202. RTW89_DBG_PORT_SEL_LAST,
  203. RTW89_DBG_PORT_SEL_MAX = RTW89_DBG_PORT_SEL_LAST,
  204. RTW89_DBG_PORT_SEL_INVALID = RTW89_DBG_PORT_SEL_LAST,
  205. };
  206. /* SRAM mem dump */
  207. #define R_AX_INDIR_ACCESS_ENTRY 0x40000
  208. #define AXIDMA_BASE_ADDR 0x18006000
  209. #define STA_SCHED_BASE_ADDR 0x18808000
  210. #define RXPLD_FLTR_CAM_BASE_ADDR 0x18813000
  211. #define SECURITY_CAM_BASE_ADDR 0x18814000
  212. #define WOW_CAM_BASE_ADDR 0x18815000
  213. #define CMAC_TBL_BASE_ADDR 0x18840000
  214. #define ADDR_CAM_BASE_ADDR 0x18850000
  215. #define BSSID_CAM_BASE_ADDR 0x18853000
  216. #define BA_CAM_BASE_ADDR 0x18854000
  217. #define BCN_IE_CAM0_BASE_ADDR 0x18855000
  218. #define SHARED_BUF_BASE_ADDR 0x18700000
  219. #define DMAC_TBL_BASE_ADDR 0x18800000
  220. #define SHCUT_MACHDR_BASE_ADDR 0x18800800
  221. #define BCN_IE_CAM1_BASE_ADDR 0x188A0000
  222. #define TXD_FIFO_0_BASE_ADDR 0x18856200
  223. #define TXD_FIFO_1_BASE_ADDR 0x188A1080
  224. #define TXDATA_FIFO_0_BASE_ADDR 0x18856000
  225. #define TXDATA_FIFO_1_BASE_ADDR 0x188A1000
  226. #define CPU_LOCAL_BASE_ADDR 0x18003000
  227. #define CCTL_INFO_SIZE 32
  228. enum rtw89_mac_mem_sel {
  229. RTW89_MAC_MEM_AXIDMA,
  230. RTW89_MAC_MEM_SHARED_BUF,
  231. RTW89_MAC_MEM_DMAC_TBL,
  232. RTW89_MAC_MEM_SHCUT_MACHDR,
  233. RTW89_MAC_MEM_STA_SCHED,
  234. RTW89_MAC_MEM_RXPLD_FLTR_CAM,
  235. RTW89_MAC_MEM_SECURITY_CAM,
  236. RTW89_MAC_MEM_WOW_CAM,
  237. RTW89_MAC_MEM_CMAC_TBL,
  238. RTW89_MAC_MEM_ADDR_CAM,
  239. RTW89_MAC_MEM_BA_CAM,
  240. RTW89_MAC_MEM_BCN_IE_CAM0,
  241. RTW89_MAC_MEM_BCN_IE_CAM1,
  242. RTW89_MAC_MEM_TXD_FIFO_0,
  243. RTW89_MAC_MEM_TXD_FIFO_1,
  244. RTW89_MAC_MEM_TXDATA_FIFO_0,
  245. RTW89_MAC_MEM_TXDATA_FIFO_1,
  246. RTW89_MAC_MEM_CPU_LOCAL,
  247. RTW89_MAC_MEM_BSSID_CAM,
  248. /* keep last */
  249. RTW89_MAC_MEM_NUM,
  250. };
  251. extern const u32 rtw89_mac_mem_base_addrs[];
  252. enum rtw89_rpwm_req_pwr_state {
  253. RTW89_MAC_RPWM_REQ_PWR_STATE_ACTIVE = 0,
  254. RTW89_MAC_RPWM_REQ_PWR_STATE_BAND0_RFON = 1,
  255. RTW89_MAC_RPWM_REQ_PWR_STATE_BAND1_RFON = 2,
  256. RTW89_MAC_RPWM_REQ_PWR_STATE_BAND0_RFOFF = 3,
  257. RTW89_MAC_RPWM_REQ_PWR_STATE_BAND1_RFOFF = 4,
  258. RTW89_MAC_RPWM_REQ_PWR_STATE_CLK_GATED = 5,
  259. RTW89_MAC_RPWM_REQ_PWR_STATE_PWR_GATED = 6,
  260. RTW89_MAC_RPWM_REQ_PWR_STATE_HIOE_PWR_GATED = 7,
  261. RTW89_MAC_RPWM_REQ_PWR_STATE_MAX,
  262. };
  263. struct rtw89_pwr_cfg {
  264. u16 addr;
  265. u8 cv_msk;
  266. u8 intf_msk;
  267. u8 base:4;
  268. u8 cmd:4;
  269. u8 msk;
  270. u8 val;
  271. };
  272. enum rtw89_mac_c2h_ofld_func {
  273. RTW89_MAC_C2H_FUNC_EFUSE_DUMP,
  274. RTW89_MAC_C2H_FUNC_READ_RSP,
  275. RTW89_MAC_C2H_FUNC_PKT_OFLD_RSP,
  276. RTW89_MAC_C2H_FUNC_BCN_RESEND,
  277. RTW89_MAC_C2H_FUNC_MACID_PAUSE,
  278. RTW89_MAC_C2H_FUNC_TSF32_TOGL_RPT = 0x6,
  279. RTW89_MAC_C2H_FUNC_SCANOFLD_RSP = 0x9,
  280. RTW89_MAC_C2H_FUNC_OFLD_MAX,
  281. };
  282. enum rtw89_mac_c2h_info_func {
  283. RTW89_MAC_C2H_FUNC_REC_ACK,
  284. RTW89_MAC_C2H_FUNC_DONE_ACK,
  285. RTW89_MAC_C2H_FUNC_C2H_LOG,
  286. RTW89_MAC_C2H_FUNC_BCN_CNT,
  287. RTW89_MAC_C2H_FUNC_INFO_MAX,
  288. };
  289. enum rtw89_mac_c2h_class {
  290. RTW89_MAC_C2H_CLASS_INFO,
  291. RTW89_MAC_C2H_CLASS_OFLD,
  292. RTW89_MAC_C2H_CLASS_TWT,
  293. RTW89_MAC_C2H_CLASS_WOW,
  294. RTW89_MAC_C2H_CLASS_MCC,
  295. RTW89_MAC_C2H_CLASS_FWDBG,
  296. RTW89_MAC_C2H_CLASS_MAX,
  297. };
  298. struct rtw89_mac_ax_coex {
  299. #define RTW89_MAC_AX_COEX_RTK_MODE 0
  300. #define RTW89_MAC_AX_COEX_CSR_MODE 1
  301. u8 pta_mode;
  302. #define RTW89_MAC_AX_COEX_INNER 0
  303. #define RTW89_MAC_AX_COEX_OUTPUT 1
  304. #define RTW89_MAC_AX_COEX_INPUT 2
  305. u8 direction;
  306. };
  307. struct rtw89_mac_ax_plt {
  308. #define RTW89_MAC_AX_PLT_LTE_RX BIT(0)
  309. #define RTW89_MAC_AX_PLT_GNT_BT_TX BIT(1)
  310. #define RTW89_MAC_AX_PLT_GNT_BT_RX BIT(2)
  311. #define RTW89_MAC_AX_PLT_GNT_WL BIT(3)
  312. u8 band;
  313. u8 tx;
  314. u8 rx;
  315. };
  316. enum rtw89_mac_bf_rrsc_rate {
  317. RTW89_MAC_BF_RRSC_6M = 0,
  318. RTW89_MAC_BF_RRSC_9M = 1,
  319. RTW89_MAC_BF_RRSC_12M,
  320. RTW89_MAC_BF_RRSC_18M,
  321. RTW89_MAC_BF_RRSC_24M,
  322. RTW89_MAC_BF_RRSC_36M,
  323. RTW89_MAC_BF_RRSC_48M,
  324. RTW89_MAC_BF_RRSC_54M,
  325. RTW89_MAC_BF_RRSC_HT_MSC0,
  326. RTW89_MAC_BF_RRSC_HT_MSC1,
  327. RTW89_MAC_BF_RRSC_HT_MSC2,
  328. RTW89_MAC_BF_RRSC_HT_MSC3,
  329. RTW89_MAC_BF_RRSC_HT_MSC4,
  330. RTW89_MAC_BF_RRSC_HT_MSC5,
  331. RTW89_MAC_BF_RRSC_HT_MSC6,
  332. RTW89_MAC_BF_RRSC_HT_MSC7,
  333. RTW89_MAC_BF_RRSC_VHT_MSC0,
  334. RTW89_MAC_BF_RRSC_VHT_MSC1,
  335. RTW89_MAC_BF_RRSC_VHT_MSC2,
  336. RTW89_MAC_BF_RRSC_VHT_MSC3,
  337. RTW89_MAC_BF_RRSC_VHT_MSC4,
  338. RTW89_MAC_BF_RRSC_VHT_MSC5,
  339. RTW89_MAC_BF_RRSC_VHT_MSC6,
  340. RTW89_MAC_BF_RRSC_VHT_MSC7,
  341. RTW89_MAC_BF_RRSC_HE_MSC0,
  342. RTW89_MAC_BF_RRSC_HE_MSC1,
  343. RTW89_MAC_BF_RRSC_HE_MSC2,
  344. RTW89_MAC_BF_RRSC_HE_MSC3,
  345. RTW89_MAC_BF_RRSC_HE_MSC4,
  346. RTW89_MAC_BF_RRSC_HE_MSC5,
  347. RTW89_MAC_BF_RRSC_HE_MSC6,
  348. RTW89_MAC_BF_RRSC_HE_MSC7 = 31,
  349. RTW89_MAC_BF_RRSC_MAX = 32
  350. };
  351. #define RTW89_R32_EA 0xEAEAEAEA
  352. #define RTW89_R32_DEAD 0xDEADBEEF
  353. #define MAC_REG_POOL_COUNT 10
  354. #define ACCESS_CMAC(_addr) \
  355. ({typeof(_addr) __addr = (_addr); \
  356. __addr >= R_AX_CMAC_REG_START && __addr <= R_AX_CMAC_REG_END; })
  357. #define PTCL_IDLE_POLL_CNT 10000
  358. #define SW_CVR_DUR_US 8
  359. #define SW_CVR_CNT 8
  360. #define DLE_BOUND_UNIT (8 * 1024)
  361. #define DLE_WAIT_CNT 2000
  362. #define TRXCFG_WAIT_CNT 2000
  363. #define RTW89_WDE_PG_64 64
  364. #define RTW89_WDE_PG_128 128
  365. #define RTW89_WDE_PG_256 256
  366. #define S_AX_WDE_PAGE_SEL_64 0
  367. #define S_AX_WDE_PAGE_SEL_128 1
  368. #define S_AX_WDE_PAGE_SEL_256 2
  369. #define RTW89_PLE_PG_64 64
  370. #define RTW89_PLE_PG_128 128
  371. #define RTW89_PLE_PG_256 256
  372. #define S_AX_PLE_PAGE_SEL_64 0
  373. #define S_AX_PLE_PAGE_SEL_128 1
  374. #define S_AX_PLE_PAGE_SEL_256 2
  375. #define SDIO_LOCAL_BASE_ADDR 0x80000000
  376. #define PWR_CMD_WRITE 0
  377. #define PWR_CMD_POLL 1
  378. #define PWR_CMD_DELAY 2
  379. #define PWR_CMD_END 3
  380. #define PWR_INTF_MSK_SDIO BIT(0)
  381. #define PWR_INTF_MSK_USB BIT(1)
  382. #define PWR_INTF_MSK_PCIE BIT(2)
  383. #define PWR_INTF_MSK_ALL 0x7
  384. #define PWR_BASE_MAC 0
  385. #define PWR_BASE_USB 1
  386. #define PWR_BASE_PCIE 2
  387. #define PWR_BASE_SDIO 3
  388. #define PWR_CV_MSK_A BIT(0)
  389. #define PWR_CV_MSK_B BIT(1)
  390. #define PWR_CV_MSK_C BIT(2)
  391. #define PWR_CV_MSK_D BIT(3)
  392. #define PWR_CV_MSK_E BIT(4)
  393. #define PWR_CV_MSK_F BIT(5)
  394. #define PWR_CV_MSK_G BIT(6)
  395. #define PWR_CV_MSK_TEST BIT(7)
  396. #define PWR_CV_MSK_ALL 0xFF
  397. #define PWR_DELAY_US 0
  398. #define PWR_DELAY_MS 1
  399. /* STA scheduler */
  400. #define SS_MACID_SH 8
  401. #define SS_TX_LEN_MSK 0x1FFFFF
  402. #define SS_CTRL1_R_TX_LEN 5
  403. #define SS_CTRL1_R_NEXT_LINK 20
  404. #define SS_LINK_SIZE 256
  405. /* MAC debug port */
  406. #define TMAC_DBG_SEL_C0 0xA5
  407. #define RMAC_DBG_SEL_C0 0xA6
  408. #define TRXPTCL_DBG_SEL_C0 0xA7
  409. #define TMAC_DBG_SEL_C1 0xB5
  410. #define RMAC_DBG_SEL_C1 0xB6
  411. #define TRXPTCL_DBG_SEL_C1 0xB7
  412. #define FW_PROG_CNTR_DBG_SEL 0xF2
  413. #define PCIE_TXDMA_DBG_SEL 0x30
  414. #define PCIE_RXDMA_DBG_SEL 0x31
  415. #define PCIE_CVT_DBG_SEL 0x32
  416. #define PCIE_CXPL_DBG_SEL 0x33
  417. #define PCIE_IO_DBG_SEL 0x37
  418. #define PCIE_MISC_DBG_SEL 0x38
  419. #define PCIE_MISC2_DBG_SEL 0x00
  420. #define MAC_DBG_SEL 1
  421. #define RMAC_CMAC_DBG_SEL 1
  422. /* TRXPTCL dbg port sel */
  423. #define TRXPTRL_DBG_SEL_TMAC 0
  424. #define TRXPTRL_DBG_SEL_RMAC 1
  425. struct rtw89_cpuio_ctrl {
  426. u16 pkt_num;
  427. u16 start_pktid;
  428. u16 end_pktid;
  429. u8 cmd_type;
  430. u8 macid;
  431. u8 src_pid;
  432. u8 src_qid;
  433. u8 dst_pid;
  434. u8 dst_qid;
  435. u16 pktid;
  436. };
  437. struct rtw89_mac_dbg_port_info {
  438. u32 sel_addr;
  439. u8 sel_byte;
  440. u32 sel_msk;
  441. u32 srt;
  442. u32 end;
  443. u32 rd_addr;
  444. u8 rd_byte;
  445. u32 rd_msk;
  446. };
  447. #define QLNKTBL_ADDR_INFO_SEL BIT(0)
  448. #define QLNKTBL_ADDR_INFO_SEL_0 0
  449. #define QLNKTBL_ADDR_INFO_SEL_1 1
  450. #define QLNKTBL_ADDR_TBL_IDX_MASK GENMASK(10, 1)
  451. #define QLNKTBL_DATA_SEL1_PKT_CNT_MASK GENMASK(11, 0)
  452. struct rtw89_mac_dle_dfi_ctrl {
  453. enum rtw89_mac_dle_ctrl_type type;
  454. u32 target;
  455. u32 addr;
  456. u32 out_data;
  457. };
  458. struct rtw89_mac_dle_dfi_quota {
  459. enum rtw89_mac_dle_ctrl_type dle_type;
  460. u32 qtaid;
  461. u16 rsv_pgnum;
  462. u16 use_pgnum;
  463. };
  464. struct rtw89_mac_dle_dfi_qempty {
  465. enum rtw89_mac_dle_ctrl_type dle_type;
  466. u32 grpsel;
  467. u32 qempty;
  468. };
  469. enum rtw89_mac_error_scenario {
  470. RTW89_WCPU_CPU_EXCEPTION = 2,
  471. RTW89_WCPU_ASSERTION = 3,
  472. };
  473. #define RTW89_ERROR_SCENARIO(__err) ((__err) >> 28)
  474. /* Define DBG and recovery enum */
  475. enum mac_ax_err_info {
  476. /* Get error info */
  477. /* L0 */
  478. MAC_AX_ERR_L0_ERR_CMAC0 = 0x0001,
  479. MAC_AX_ERR_L0_ERR_CMAC1 = 0x0002,
  480. MAC_AX_ERR_L0_RESET_DONE = 0x0003,
  481. MAC_AX_ERR_L0_PROMOTE_TO_L1 = 0x0010,
  482. /* L1 */
  483. MAC_AX_ERR_L1_ERR_DMAC = 0x1000,
  484. MAC_AX_ERR_L1_RESET_DISABLE_DMAC_DONE = 0x1001,
  485. MAC_AX_ERR_L1_RESET_RECOVERY_DONE = 0x1002,
  486. MAC_AX_ERR_L1_PROMOTE_TO_L2 = 0x1010,
  487. MAC_AX_ERR_L1_RCVY_STOP_DONE = 0x1011,
  488. /* L2 */
  489. /* address hole (master) */
  490. MAC_AX_ERR_L2_ERR_AH_DMA = 0x2000,
  491. MAC_AX_ERR_L2_ERR_AH_HCI = 0x2010,
  492. MAC_AX_ERR_L2_ERR_AH_RLX4081 = 0x2020,
  493. MAC_AX_ERR_L2_ERR_AH_IDDMA = 0x2030,
  494. MAC_AX_ERR_L2_ERR_AH_HIOE = 0x2040,
  495. MAC_AX_ERR_L2_ERR_AH_IPSEC = 0x2050,
  496. MAC_AX_ERR_L2_ERR_AH_RX4281 = 0x2060,
  497. MAC_AX_ERR_L2_ERR_AH_OTHERS = 0x2070,
  498. /* AHB bridge timeout (master) */
  499. MAC_AX_ERR_L2_ERR_AHB_TO_DMA = 0x2100,
  500. MAC_AX_ERR_L2_ERR_AHB_TO_HCI = 0x2110,
  501. MAC_AX_ERR_L2_ERR_AHB_TO_RLX4081 = 0x2120,
  502. MAC_AX_ERR_L2_ERR_AHB_TO_IDDMA = 0x2130,
  503. MAC_AX_ERR_L2_ERR_AHB_TO_HIOE = 0x2140,
  504. MAC_AX_ERR_L2_ERR_AHB_TO_IPSEC = 0x2150,
  505. MAC_AX_ERR_L2_ERR_AHB_TO_RX4281 = 0x2160,
  506. MAC_AX_ERR_L2_ERR_AHB_TO_OTHERS = 0x2170,
  507. /* APB_SA bridge timeout (master + slave) */
  508. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_WVA = 0x2200,
  509. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_UART = 0x2201,
  510. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_CPULOCAL = 0x2202,
  511. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_AXIDMA = 0x2203,
  512. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_HIOE = 0x2204,
  513. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_IDDMA = 0x2205,
  514. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_IPSEC = 0x2206,
  515. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_WON = 0x2207,
  516. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_WDMAC = 0x2208,
  517. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_WCMAC = 0x2209,
  518. MAC_AX_ERR_L2_ERR_APB_SA_TO_DMA_OTHERS = 0x220A,
  519. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_WVA = 0x2210,
  520. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_UART = 0x2211,
  521. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_CPULOCAL = 0x2212,
  522. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_AXIDMA = 0x2213,
  523. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_HIOE = 0x2214,
  524. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_IDDMA = 0x2215,
  525. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_IPSEC = 0x2216,
  526. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_WDMAC = 0x2218,
  527. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_WCMAC = 0x2219,
  528. MAC_AX_ERR_L2_ERR_APB_SA_TO_HCI_OTHERS = 0x221A,
  529. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_WVA = 0x2220,
  530. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_UART = 0x2221,
  531. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_CPULOCAL = 0x2222,
  532. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_AXIDMA = 0x2223,
  533. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_HIOE = 0x2224,
  534. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_IDDMA = 0x2225,
  535. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_IPSEC = 0x2226,
  536. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_WON = 0x2227,
  537. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_WDMAC = 0x2228,
  538. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_WCMAC = 0x2229,
  539. MAC_AX_ERR_L2_ERR_APB_SA_TO_RLX4081_OTHERS = 0x222A,
  540. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_WVA = 0x2230,
  541. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_UART = 0x2231,
  542. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_CPULOCAL = 0x2232,
  543. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_AXIDMA = 0x2233,
  544. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_HIOE = 0x2234,
  545. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_IDDMA = 0x2235,
  546. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_IPSEC = 0x2236,
  547. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_WON = 0x2237,
  548. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_WDMAC = 0x2238,
  549. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_WCMAC = 0x2239,
  550. MAC_AX_ERR_L2_ERR_APB_SA_TO_IDDMA_OTHERS = 0x223A,
  551. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_WVA = 0x2240,
  552. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_UART = 0x2241,
  553. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_CPULOCAL = 0x2242,
  554. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_AXIDMA = 0x2243,
  555. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_HIOE = 0x2244,
  556. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_IDDMA = 0x2245,
  557. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_IPSEC = 0x2246,
  558. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_WON = 0x2247,
  559. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_WDMAC = 0x2248,
  560. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_WCMAC = 0x2249,
  561. MAC_AX_ERR_L2_ERR_APB_SA_TO_HIOE_OTHERS = 0x224A,
  562. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_WVA = 0x2250,
  563. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_UART = 0x2251,
  564. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_CPULOCAL = 0x2252,
  565. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_AXIDMA = 0x2253,
  566. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_HIOE = 0x2254,
  567. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_IDDMA = 0x2255,
  568. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_IPSEC = 0x2256,
  569. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_WON = 0x2257,
  570. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_WDMAC = 0x2258,
  571. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_WCMAC = 0x2259,
  572. MAC_AX_ERR_L2_ERR_APB_SA_TO_IPSEC_OTHERS = 0x225A,
  573. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_WVA = 0x2260,
  574. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_UART = 0x2261,
  575. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_CPULOCAL = 0x2262,
  576. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_AXIDMA = 0x2263,
  577. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_HIOE = 0x2264,
  578. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_IDDMA = 0x2265,
  579. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_IPSEC = 0x2266,
  580. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_WON = 0x2267,
  581. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_WDMAC = 0x2268,
  582. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_WCMAC = 0x2269,
  583. MAC_AX_ERR_L2_ERR_APB_SA_TO_RX4281_OTHERS = 0x226A,
  584. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_WVA = 0x2270,
  585. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_UART = 0x2271,
  586. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_CPULOCAL = 0x2272,
  587. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_AXIDMA = 0x2273,
  588. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_HIOE = 0x2274,
  589. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_IDDMA = 0x2275,
  590. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_IPSEC = 0x2276,
  591. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_WON = 0x2277,
  592. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_WDMAC = 0x2278,
  593. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_WCMAC = 0x2279,
  594. MAC_AX_ERR_L2_ERR_APB_SA_TO_OTHERS_OTHERS = 0x227A,
  595. /* APB_BBRF bridge timeout (master) */
  596. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_DMA = 0x2300,
  597. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_HCI = 0x2310,
  598. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_RLX4081 = 0x2320,
  599. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_IDDMA = 0x2330,
  600. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_HIOE = 0x2340,
  601. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_IPSEC = 0x2350,
  602. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_RX4281 = 0x2360,
  603. MAC_AX_ERR_L2_ERR_APB_BBRF_TO_OTHERS = 0x2370,
  604. MAC_AX_ERR_L2_RESET_DONE = 0x2400,
  605. MAC_AX_ERR_L2_ERR_WDT_TIMEOUT_INT = 0x2599,
  606. MAC_AX_ERR_CPU_EXCEPTION = 0x3000,
  607. MAC_AX_ERR_ASSERTION = 0x4000,
  608. MAC_AX_GET_ERR_MAX,
  609. MAC_AX_DUMP_SHAREBUFF_INDICATOR = 0x80000000,
  610. /* set error info */
  611. MAC_AX_ERR_L1_DISABLE_EN = 0x0001,
  612. MAC_AX_ERR_L1_RCVY_EN = 0x0002,
  613. MAC_AX_ERR_L1_RCVY_STOP_REQ = 0x0003,
  614. MAC_AX_ERR_L1_RCVY_START_REQ = 0x0004,
  615. MAC_AX_ERR_L0_CFG_NOTIFY = 0x0010,
  616. MAC_AX_ERR_L0_CFG_DIS_NOTIFY = 0x0011,
  617. MAC_AX_ERR_L0_CFG_HANDSHAKE = 0x0012,
  618. MAC_AX_ERR_L0_RCVY_EN = 0x0013,
  619. MAC_AX_SET_ERR_MAX,
  620. };
  621. struct rtw89_mac_size_set {
  622. const struct rtw89_hfc_prec_cfg hfc_preccfg_pcie;
  623. const struct rtw89_dle_size wde_size0;
  624. const struct rtw89_dle_size wde_size4;
  625. const struct rtw89_dle_size wde_size6;
  626. const struct rtw89_dle_size wde_size9;
  627. const struct rtw89_dle_size wde_size18;
  628. const struct rtw89_dle_size wde_size19;
  629. const struct rtw89_dle_size ple_size0;
  630. const struct rtw89_dle_size ple_size4;
  631. const struct rtw89_dle_size ple_size6;
  632. const struct rtw89_dle_size ple_size8;
  633. const struct rtw89_dle_size ple_size18;
  634. const struct rtw89_dle_size ple_size19;
  635. const struct rtw89_wde_quota wde_qt0;
  636. const struct rtw89_wde_quota wde_qt4;
  637. const struct rtw89_wde_quota wde_qt6;
  638. const struct rtw89_wde_quota wde_qt17;
  639. const struct rtw89_wde_quota wde_qt18;
  640. const struct rtw89_ple_quota ple_qt4;
  641. const struct rtw89_ple_quota ple_qt5;
  642. const struct rtw89_ple_quota ple_qt13;
  643. const struct rtw89_ple_quota ple_qt18;
  644. const struct rtw89_ple_quota ple_qt44;
  645. const struct rtw89_ple_quota ple_qt45;
  646. const struct rtw89_ple_quota ple_qt46;
  647. const struct rtw89_ple_quota ple_qt47;
  648. const struct rtw89_ple_quota ple_qt58;
  649. };
  650. extern const struct rtw89_mac_size_set rtw89_mac_size;
  651. static inline u32 rtw89_mac_reg_by_idx(u32 reg_base, u8 band)
  652. {
  653. return band == 0 ? reg_base : (reg_base + 0x2000);
  654. }
  655. static inline u32 rtw89_mac_reg_by_port(u32 base, u8 port, u8 mac_idx)
  656. {
  657. return rtw89_mac_reg_by_idx(base + port * 0x40, mac_idx);
  658. }
  659. static inline u32
  660. rtw89_read32_port_mask(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  661. u32 base, u32 mask)
  662. {
  663. u32 reg;
  664. reg = rtw89_mac_reg_by_port(base, rtwvif->port, rtwvif->mac_idx);
  665. return rtw89_read32_mask(rtwdev, reg, mask);
  666. }
  667. static inline void
  668. rtw89_write32_port(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif, u32 base,
  669. u32 data)
  670. {
  671. u32 reg;
  672. reg = rtw89_mac_reg_by_port(base, rtwvif->port, rtwvif->mac_idx);
  673. rtw89_write32(rtwdev, reg, data);
  674. }
  675. static inline void
  676. rtw89_write32_port_mask(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  677. u32 base, u32 mask, u32 data)
  678. {
  679. u32 reg;
  680. reg = rtw89_mac_reg_by_port(base, rtwvif->port, rtwvif->mac_idx);
  681. rtw89_write32_mask(rtwdev, reg, mask, data);
  682. }
  683. static inline void
  684. rtw89_write16_port_mask(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  685. u32 base, u32 mask, u16 data)
  686. {
  687. u32 reg;
  688. reg = rtw89_mac_reg_by_port(base, rtwvif->port, rtwvif->mac_idx);
  689. rtw89_write16_mask(rtwdev, reg, mask, data);
  690. }
  691. static inline void
  692. rtw89_write32_port_clr(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  693. u32 base, u32 bit)
  694. {
  695. u32 reg;
  696. reg = rtw89_mac_reg_by_port(base, rtwvif->port, rtwvif->mac_idx);
  697. rtw89_write32_clr(rtwdev, reg, bit);
  698. }
  699. static inline void
  700. rtw89_write16_port_clr(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  701. u32 base, u16 bit)
  702. {
  703. u32 reg;
  704. reg = rtw89_mac_reg_by_port(base, rtwvif->port, rtwvif->mac_idx);
  705. rtw89_write16_clr(rtwdev, reg, bit);
  706. }
  707. static inline void
  708. rtw89_write32_port_set(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  709. u32 base, u32 bit)
  710. {
  711. u32 reg;
  712. reg = rtw89_mac_reg_by_port(base, rtwvif->port, rtwvif->mac_idx);
  713. rtw89_write32_set(rtwdev, reg, bit);
  714. }
  715. void rtw89_mac_pwr_off(struct rtw89_dev *rtwdev);
  716. int rtw89_mac_partial_init(struct rtw89_dev *rtwdev);
  717. int rtw89_mac_init(struct rtw89_dev *rtwdev);
  718. int rtw89_mac_check_mac_en(struct rtw89_dev *rtwdev, u8 band,
  719. enum rtw89_mac_hwmod_sel sel);
  720. int rtw89_mac_write_lte(struct rtw89_dev *rtwdev, const u32 offset, u32 val);
  721. int rtw89_mac_read_lte(struct rtw89_dev *rtwdev, const u32 offset, u32 *val);
  722. int rtw89_mac_add_vif(struct rtw89_dev *rtwdev, struct rtw89_vif *vif);
  723. int rtw89_mac_port_update(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
  724. void rtw89_mac_set_he_obss_narrow_bw_ru(struct rtw89_dev *rtwdev,
  725. struct ieee80211_vif *vif);
  726. int rtw89_mac_remove_vif(struct rtw89_dev *rtwdev, struct rtw89_vif *vif);
  727. int rtw89_mac_enable_bb_rf(struct rtw89_dev *rtwdev);
  728. int rtw89_mac_disable_bb_rf(struct rtw89_dev *rtwdev);
  729. static inline int rtw89_chip_enable_bb_rf(struct rtw89_dev *rtwdev)
  730. {
  731. const struct rtw89_chip_info *chip = rtwdev->chip;
  732. return chip->ops->enable_bb_rf(rtwdev);
  733. }
  734. static inline int rtw89_chip_disable_bb_rf(struct rtw89_dev *rtwdev)
  735. {
  736. const struct rtw89_chip_info *chip = rtwdev->chip;
  737. return chip->ops->disable_bb_rf(rtwdev);
  738. }
  739. u32 rtw89_mac_get_err_status(struct rtw89_dev *rtwdev);
  740. int rtw89_mac_set_err_status(struct rtw89_dev *rtwdev, u32 err);
  741. void rtw89_mac_c2h_handle(struct rtw89_dev *rtwdev, struct sk_buff *skb,
  742. u32 len, u8 class, u8 func);
  743. int rtw89_mac_setup_phycap(struct rtw89_dev *rtwdev);
  744. int rtw89_mac_stop_sch_tx(struct rtw89_dev *rtwdev, u8 mac_idx,
  745. u32 *tx_en, enum rtw89_sch_tx_sel sel);
  746. int rtw89_mac_stop_sch_tx_v1(struct rtw89_dev *rtwdev, u8 mac_idx,
  747. u32 *tx_en, enum rtw89_sch_tx_sel sel);
  748. int rtw89_mac_resume_sch_tx(struct rtw89_dev *rtwdev, u8 mac_idx, u32 tx_en);
  749. int rtw89_mac_resume_sch_tx_v1(struct rtw89_dev *rtwdev, u8 mac_idx, u32 tx_en);
  750. int rtw89_mac_cfg_ppdu_status(struct rtw89_dev *rtwdev, u8 mac_ids, bool enable);
  751. void rtw89_mac_update_rts_threshold(struct rtw89_dev *rtwdev, u8 mac_idx);
  752. void rtw89_mac_flush_txq(struct rtw89_dev *rtwdev, u32 queues, bool drop);
  753. int rtw89_mac_coex_init(struct rtw89_dev *rtwdev, const struct rtw89_mac_ax_coex *coex);
  754. int rtw89_mac_coex_init_v1(struct rtw89_dev *rtwdev,
  755. const struct rtw89_mac_ax_coex *coex);
  756. int rtw89_mac_cfg_gnt(struct rtw89_dev *rtwdev,
  757. const struct rtw89_mac_ax_coex_gnt *gnt_cfg);
  758. int rtw89_mac_cfg_gnt_v1(struct rtw89_dev *rtwdev,
  759. const struct rtw89_mac_ax_coex_gnt *gnt_cfg);
  760. int rtw89_mac_cfg_plt(struct rtw89_dev *rtwdev, struct rtw89_mac_ax_plt *plt);
  761. u16 rtw89_mac_get_plt_cnt(struct rtw89_dev *rtwdev, u8 band);
  762. void rtw89_mac_cfg_sb(struct rtw89_dev *rtwdev, u32 val);
  763. u32 rtw89_mac_get_sb(struct rtw89_dev *rtwdev);
  764. bool rtw89_mac_get_ctrl_path(struct rtw89_dev *rtwdev);
  765. int rtw89_mac_cfg_ctrl_path(struct rtw89_dev *rtwdev, bool wl);
  766. int rtw89_mac_cfg_ctrl_path_v1(struct rtw89_dev *rtwdev, bool wl);
  767. bool rtw89_mac_get_txpwr_cr(struct rtw89_dev *rtwdev,
  768. enum rtw89_phy_idx phy_idx,
  769. u32 reg_base, u32 *cr);
  770. void rtw89_mac_power_mode_change(struct rtw89_dev *rtwdev, bool enter);
  771. void rtw89_mac_notify_wake(struct rtw89_dev *rtwdev);
  772. void rtw89_mac_bf_assoc(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  773. struct ieee80211_sta *sta);
  774. void rtw89_mac_bf_disassoc(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  775. struct ieee80211_sta *sta);
  776. void rtw89_mac_bf_set_gid_table(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  777. struct ieee80211_bss_conf *conf);
  778. void rtw89_mac_bf_monitor_calc(struct rtw89_dev *rtwdev,
  779. struct ieee80211_sta *sta, bool disconnect);
  780. void _rtw89_mac_bf_monitor_track(struct rtw89_dev *rtwdev);
  781. int rtw89_mac_vif_init(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
  782. int rtw89_mac_vif_deinit(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
  783. int rtw89_mac_set_hw_muedca_ctrl(struct rtw89_dev *rtwdev,
  784. struct rtw89_vif *rtwvif, bool en);
  785. int rtw89_mac_set_macid_pause(struct rtw89_dev *rtwdev, u8 macid, bool pause);
  786. static inline void rtw89_mac_bf_monitor_track(struct rtw89_dev *rtwdev)
  787. {
  788. if (!test_bit(RTW89_FLAG_BFEE_MON, rtwdev->flags))
  789. return;
  790. _rtw89_mac_bf_monitor_track(rtwdev);
  791. }
  792. static inline int rtw89_mac_txpwr_read32(struct rtw89_dev *rtwdev,
  793. enum rtw89_phy_idx phy_idx,
  794. u32 reg_base, u32 *val)
  795. {
  796. u32 cr;
  797. if (!rtw89_mac_get_txpwr_cr(rtwdev, phy_idx, reg_base, &cr))
  798. return -EINVAL;
  799. *val = rtw89_read32(rtwdev, cr);
  800. return 0;
  801. }
  802. static inline int rtw89_mac_txpwr_write32(struct rtw89_dev *rtwdev,
  803. enum rtw89_phy_idx phy_idx,
  804. u32 reg_base, u32 val)
  805. {
  806. u32 cr;
  807. if (!rtw89_mac_get_txpwr_cr(rtwdev, phy_idx, reg_base, &cr))
  808. return -EINVAL;
  809. rtw89_write32(rtwdev, cr, val);
  810. return 0;
  811. }
  812. static inline int rtw89_mac_txpwr_write32_mask(struct rtw89_dev *rtwdev,
  813. enum rtw89_phy_idx phy_idx,
  814. u32 reg_base, u32 mask, u32 val)
  815. {
  816. u32 cr;
  817. if (!rtw89_mac_get_txpwr_cr(rtwdev, phy_idx, reg_base, &cr))
  818. return -EINVAL;
  819. rtw89_write32_mask(rtwdev, cr, mask, val);
  820. return 0;
  821. }
  822. static inline void rtw89_mac_ctrl_hci_dma_tx(struct rtw89_dev *rtwdev,
  823. bool enable)
  824. {
  825. const struct rtw89_chip_info *chip = rtwdev->chip;
  826. if (enable)
  827. rtw89_write32_set(rtwdev, chip->hci_func_en_addr,
  828. B_AX_HCI_TXDMA_EN);
  829. else
  830. rtw89_write32_clr(rtwdev, chip->hci_func_en_addr,
  831. B_AX_HCI_TXDMA_EN);
  832. }
  833. static inline void rtw89_mac_ctrl_hci_dma_rx(struct rtw89_dev *rtwdev,
  834. bool enable)
  835. {
  836. const struct rtw89_chip_info *chip = rtwdev->chip;
  837. if (enable)
  838. rtw89_write32_set(rtwdev, chip->hci_func_en_addr,
  839. B_AX_HCI_RXDMA_EN);
  840. else
  841. rtw89_write32_clr(rtwdev, chip->hci_func_en_addr,
  842. B_AX_HCI_RXDMA_EN);
  843. }
  844. static inline void rtw89_mac_ctrl_hci_dma_trx(struct rtw89_dev *rtwdev,
  845. bool enable)
  846. {
  847. const struct rtw89_chip_info *chip = rtwdev->chip;
  848. if (enable)
  849. rtw89_write32_set(rtwdev, chip->hci_func_en_addr,
  850. B_AX_HCI_TXDMA_EN | B_AX_HCI_RXDMA_EN);
  851. else
  852. rtw89_write32_clr(rtwdev, chip->hci_func_en_addr,
  853. B_AX_HCI_TXDMA_EN | B_AX_HCI_RXDMA_EN);
  854. }
  855. int rtw89_mac_set_tx_time(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
  856. bool resume, u32 tx_time);
  857. int rtw89_mac_get_tx_time(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
  858. u32 *tx_time);
  859. int rtw89_mac_set_tx_retry_limit(struct rtw89_dev *rtwdev,
  860. struct rtw89_sta *rtwsta,
  861. bool resume, u8 tx_retry);
  862. int rtw89_mac_get_tx_retry_limit(struct rtw89_dev *rtwdev,
  863. struct rtw89_sta *rtwsta, u8 *tx_retry);
  864. enum rtw89_mac_xtal_si_offset {
  865. XTAL0 = 0x0,
  866. XTAL3 = 0x3,
  867. XTAL_SI_XTAL_SC_XI = 0x04,
  868. #define XTAL_SC_XI_MASK GENMASK(7, 0)
  869. XTAL_SI_XTAL_SC_XO = 0x05,
  870. #define XTAL_SC_XO_MASK GENMASK(7, 0)
  871. XTAL_SI_PWR_CUT = 0x10,
  872. #define XTAL_SI_SMALL_PWR_CUT BIT(0)
  873. #define XTAL_SI_BIG_PWR_CUT BIT(1)
  874. XTAL_SI_XTAL_XMD_2 = 0x24,
  875. #define XTAL_SI_LDO_LPS GENMASK(6, 4)
  876. XTAL_SI_XTAL_XMD_4 = 0x26,
  877. #define XTAL_SI_LPS_CAP GENMASK(3, 0)
  878. XTAL_SI_CV = 0x41,
  879. XTAL_SI_LOW_ADDR = 0x62,
  880. #define XTAL_SI_LOW_ADDR_MASK GENMASK(7, 0)
  881. XTAL_SI_CTRL = 0x63,
  882. #define XTAL_SI_MODE_SEL_MASK GENMASK(7, 6)
  883. #define XTAL_SI_RDY BIT(5)
  884. #define XTAL_SI_HIGH_ADDR_MASK GENMASK(2, 0)
  885. XTAL_SI_READ_VAL = 0x7A,
  886. XTAL_SI_WL_RFC_S0 = 0x80,
  887. #define XTAL_SI_RF00S_EN GENMASK(2, 0)
  888. #define XTAL_SI_RF00 BIT(0)
  889. XTAL_SI_WL_RFC_S1 = 0x81,
  890. #define XTAL_SI_RF10S_EN GENMASK(2, 0)
  891. #define XTAL_SI_RF10 BIT(0)
  892. XTAL_SI_ANAPAR_WL = 0x90,
  893. #define XTAL_SI_SRAM2RFC BIT(7)
  894. #define XTAL_SI_GND_SHDN_WL BIT(6)
  895. #define XTAL_SI_SHDN_WL BIT(5)
  896. #define XTAL_SI_RFC2RF BIT(4)
  897. #define XTAL_SI_OFF_EI BIT(3)
  898. #define XTAL_SI_OFF_WEI BIT(2)
  899. #define XTAL_SI_PON_EI BIT(1)
  900. #define XTAL_SI_PON_WEI BIT(0)
  901. XTAL_SI_SRAM_CTRL = 0xA1,
  902. #define FULL_BIT_MASK GENMASK(7, 0)
  903. };
  904. int rtw89_mac_write_xtal_si(struct rtw89_dev *rtwdev, u8 offset, u8 val, u8 mask);
  905. int rtw89_mac_read_xtal_si(struct rtw89_dev *rtwdev, u8 offset, u8 *val);
  906. void rtw89_mac_pkt_drop_vif(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif);
  907. u16 rtw89_mac_dle_buf_req(struct rtw89_dev *rtwdev, u16 buf_len, bool wd);
  908. int rtw89_mac_set_cpuio(struct rtw89_dev *rtwdev,
  909. struct rtw89_cpuio_ctrl *ctrl_para, bool wd);
  910. #endif