fw.h 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2019-2020 Realtek Corporation
  3. */
  4. #ifndef __RTW89_FW_H__
  5. #define __RTW89_FW_H__
  6. #include "core.h"
  7. enum rtw89_fw_dl_status {
  8. RTW89_FWDL_INITIAL_STATE = 0,
  9. RTW89_FWDL_FWDL_ONGOING = 1,
  10. RTW89_FWDL_CHECKSUM_FAIL = 2,
  11. RTW89_FWDL_SECURITY_FAIL = 3,
  12. RTW89_FWDL_CV_NOT_MATCH = 4,
  13. RTW89_FWDL_RSVD0 = 5,
  14. RTW89_FWDL_WCPU_FWDL_RDY = 6,
  15. RTW89_FWDL_WCPU_FW_INIT_RDY = 7
  16. };
  17. #define RTW89_GET_C2H_HDR_FUNC(info) \
  18. u32_get_bits(info, GENMASK(6, 0))
  19. #define RTW89_GET_C2H_HDR_LEN(info) \
  20. u32_get_bits(info, GENMASK(11, 8))
  21. #define RTW89_SET_H2CREG_HDR_FUNC(info, val) \
  22. u32p_replace_bits(info, val, GENMASK(6, 0))
  23. #define RTW89_SET_H2CREG_HDR_LEN(info, val) \
  24. u32p_replace_bits(info, val, GENMASK(11, 8))
  25. #define RTW89_H2CREG_MAX 4
  26. #define RTW89_C2HREG_MAX 4
  27. #define RTW89_C2HREG_HDR_LEN 2
  28. #define RTW89_H2CREG_HDR_LEN 2
  29. #define RTW89_C2H_TIMEOUT 1000000
  30. struct rtw89_mac_c2h_info {
  31. u8 id;
  32. u8 content_len;
  33. u32 c2hreg[RTW89_C2HREG_MAX];
  34. };
  35. struct rtw89_mac_h2c_info {
  36. u8 id;
  37. u8 content_len;
  38. u32 h2creg[RTW89_H2CREG_MAX];
  39. };
  40. enum rtw89_mac_h2c_type {
  41. RTW89_FWCMD_H2CREG_FUNC_H2CREG_LB = 0,
  42. RTW89_FWCMD_H2CREG_FUNC_CNSL_CMD,
  43. RTW89_FWCMD_H2CREG_FUNC_FWERR,
  44. RTW89_FWCMD_H2CREG_FUNC_GET_FEATURE,
  45. RTW89_FWCMD_H2CREG_FUNC_GETPKT_INFORM,
  46. RTW89_FWCMD_H2CREG_FUNC_SCH_TX_EN
  47. };
  48. enum rtw89_mac_c2h_type {
  49. RTW89_FWCMD_C2HREG_FUNC_C2HREG_LB = 0,
  50. RTW89_FWCMD_C2HREG_FUNC_ERR_RPT,
  51. RTW89_FWCMD_C2HREG_FUNC_ERR_MSG,
  52. RTW89_FWCMD_C2HREG_FUNC_PHY_CAP,
  53. RTW89_FWCMD_C2HREG_FUNC_TX_PAUSE_RPT,
  54. RTW89_FWCMD_C2HREG_FUNC_NULL = 0xFF
  55. };
  56. #define RTW89_GET_C2H_PHYCAP_FUNC(info) \
  57. u32_get_bits(*((const u32 *)(info)), GENMASK(6, 0))
  58. #define RTW89_GET_C2H_PHYCAP_ACK(info) \
  59. u32_get_bits(*((const u32 *)(info)), BIT(7))
  60. #define RTW89_GET_C2H_PHYCAP_LEN(info) \
  61. u32_get_bits(*((const u32 *)(info)), GENMASK(11, 8))
  62. #define RTW89_GET_C2H_PHYCAP_SEQ(info) \
  63. u32_get_bits(*((const u32 *)(info)), GENMASK(15, 12))
  64. #define RTW89_GET_C2H_PHYCAP_RX_NSS(info) \
  65. u32_get_bits(*((const u32 *)(info)), GENMASK(23, 16))
  66. #define RTW89_GET_C2H_PHYCAP_BW(info) \
  67. u32_get_bits(*((const u32 *)(info)), GENMASK(31, 24))
  68. #define RTW89_GET_C2H_PHYCAP_TX_NSS(info) \
  69. u32_get_bits(*((const u32 *)(info) + 1), GENMASK(7, 0))
  70. #define RTW89_GET_C2H_PHYCAP_PROT(info) \
  71. u32_get_bits(*((const u32 *)(info) + 1), GENMASK(15, 8))
  72. #define RTW89_GET_C2H_PHYCAP_NIC(info) \
  73. u32_get_bits(*((const u32 *)(info) + 1), GENMASK(23, 16))
  74. #define RTW89_GET_C2H_PHYCAP_WL_FUNC(info) \
  75. u32_get_bits(*((const u32 *)(info) + 1), GENMASK(31, 24))
  76. #define RTW89_GET_C2H_PHYCAP_HW_TYPE(info) \
  77. u32_get_bits(*((const u32 *)(info) + 2), GENMASK(7, 0))
  78. #define RTW89_GET_C2H_PHYCAP_ANT_TX_NUM(info) \
  79. u32_get_bits(*((const u32 *)(info) + 3), GENMASK(15, 8))
  80. #define RTW89_GET_C2H_PHYCAP_ANT_RX_NUM(info) \
  81. u32_get_bits(*((const u32 *)(info) + 3), GENMASK(23, 16))
  82. enum rtw89_fw_c2h_category {
  83. RTW89_C2H_CAT_TEST,
  84. RTW89_C2H_CAT_MAC,
  85. RTW89_C2H_CAT_OUTSRC,
  86. };
  87. enum rtw89_fw_log_level {
  88. RTW89_FW_LOG_LEVEL_OFF,
  89. RTW89_FW_LOG_LEVEL_CRT,
  90. RTW89_FW_LOG_LEVEL_SER,
  91. RTW89_FW_LOG_LEVEL_WARN,
  92. RTW89_FW_LOG_LEVEL_LOUD,
  93. RTW89_FW_LOG_LEVEL_TR,
  94. };
  95. enum rtw89_fw_log_path {
  96. RTW89_FW_LOG_LEVEL_UART,
  97. RTW89_FW_LOG_LEVEL_C2H,
  98. RTW89_FW_LOG_LEVEL_SNI,
  99. };
  100. enum rtw89_fw_log_comp {
  101. RTW89_FW_LOG_COMP_VER,
  102. RTW89_FW_LOG_COMP_INIT,
  103. RTW89_FW_LOG_COMP_TASK,
  104. RTW89_FW_LOG_COMP_CNS,
  105. RTW89_FW_LOG_COMP_H2C,
  106. RTW89_FW_LOG_COMP_C2H,
  107. RTW89_FW_LOG_COMP_TX,
  108. RTW89_FW_LOG_COMP_RX,
  109. RTW89_FW_LOG_COMP_IPSEC,
  110. RTW89_FW_LOG_COMP_TIMER,
  111. RTW89_FW_LOG_COMP_DBGPKT,
  112. RTW89_FW_LOG_COMP_PS,
  113. RTW89_FW_LOG_COMP_ERROR,
  114. RTW89_FW_LOG_COMP_WOWLAN,
  115. RTW89_FW_LOG_COMP_SECURE_BOOT,
  116. RTW89_FW_LOG_COMP_BTC,
  117. RTW89_FW_LOG_COMP_BB,
  118. RTW89_FW_LOG_COMP_TWT,
  119. RTW89_FW_LOG_COMP_RF,
  120. RTW89_FW_LOG_COMP_MCC = 20,
  121. };
  122. enum rtw89_pkt_offload_op {
  123. RTW89_PKT_OFLD_OP_ADD,
  124. RTW89_PKT_OFLD_OP_DEL,
  125. RTW89_PKT_OFLD_OP_READ,
  126. };
  127. enum rtw89_scanofld_notify_reason {
  128. RTW89_SCAN_DWELL_NOTIFY,
  129. RTW89_SCAN_PRE_TX_NOTIFY,
  130. RTW89_SCAN_POST_TX_NOTIFY,
  131. RTW89_SCAN_ENTER_CH_NOTIFY,
  132. RTW89_SCAN_LEAVE_CH_NOTIFY,
  133. RTW89_SCAN_END_SCAN_NOTIFY,
  134. };
  135. enum rtw89_chan_type {
  136. RTW89_CHAN_OPERATE = 0,
  137. RTW89_CHAN_ACTIVE,
  138. RTW89_CHAN_DFS,
  139. };
  140. enum rtw89_p2pps_action {
  141. RTW89_P2P_ACT_INIT = 0,
  142. RTW89_P2P_ACT_UPDATE = 1,
  143. RTW89_P2P_ACT_REMOVE = 2,
  144. RTW89_P2P_ACT_TERMINATE = 3,
  145. };
  146. #define FWDL_SECTION_MAX_NUM 10
  147. #define FWDL_SECTION_CHKSUM_LEN 8
  148. #define FWDL_SECTION_PER_PKT_LEN 2020
  149. struct rtw89_fw_hdr_section_info {
  150. u8 redl;
  151. const u8 *addr;
  152. u32 len;
  153. u32 dladdr;
  154. };
  155. struct rtw89_fw_bin_info {
  156. u8 section_num;
  157. u32 hdr_len;
  158. struct rtw89_fw_hdr_section_info section_info[FWDL_SECTION_MAX_NUM];
  159. };
  160. struct rtw89_fw_macid_pause_grp {
  161. __le32 pause_grp[4];
  162. __le32 mask_grp[4];
  163. } __packed;
  164. struct rtw89_h2creg_sch_tx_en {
  165. u8 func:7;
  166. u8 ack:1;
  167. u8 total_len:4;
  168. u8 seq_num:4;
  169. u16 tx_en:16;
  170. u16 mask:16;
  171. u8 band:1;
  172. u16 rsvd:15;
  173. } __packed;
  174. #define RTW89_H2C_MAX_SIZE 2048
  175. #define RTW89_CHANNEL_TIME 45
  176. #define RTW89_DFS_CHAN_TIME 105
  177. #define RTW89_OFF_CHAN_TIME 100
  178. #define RTW89_DWELL_TIME 20
  179. #define RTW89_SCAN_WIDTH 0
  180. #define RTW89_SCANOFLD_MAX_SSID 8
  181. #define RTW89_SCANOFLD_MAX_IE_LEN 512
  182. #define RTW89_SCANOFLD_PKT_NONE 0xFF
  183. #define RTW89_SCANOFLD_DEBUG_MASK 0x1F
  184. #define RTW89_MAC_CHINFO_SIZE 24
  185. #define RTW89_SCAN_LIST_GUARD 4
  186. #define RTW89_SCAN_LIST_LIMIT \
  187. ((RTW89_H2C_MAX_SIZE / RTW89_MAC_CHINFO_SIZE) - RTW89_SCAN_LIST_GUARD)
  188. struct rtw89_mac_chinfo {
  189. u8 period;
  190. u8 dwell_time;
  191. u8 central_ch;
  192. u8 pri_ch;
  193. u8 bw:3;
  194. u8 notify_action:5;
  195. u8 num_pkt:4;
  196. u8 tx_pkt:1;
  197. u8 pause_data:1;
  198. u8 ch_band:2;
  199. u8 probe_id;
  200. u8 dfs_ch:1;
  201. u8 tx_null:1;
  202. u8 rand_seq_num:1;
  203. u8 cfg_tx_pwr:1;
  204. u8 rsvd0: 4;
  205. u8 pkt_id[RTW89_SCANOFLD_MAX_SSID];
  206. u16 tx_pwr_idx;
  207. u8 rsvd1;
  208. struct list_head list;
  209. };
  210. struct rtw89_scan_option {
  211. bool enable;
  212. bool target_ch_mode;
  213. };
  214. struct rtw89_pktofld_info {
  215. struct list_head list;
  216. u8 id;
  217. };
  218. static inline void RTW89_SET_FWCMD_RA_IS_DIS(void *cmd, u32 val)
  219. {
  220. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(0));
  221. }
  222. static inline void RTW89_SET_FWCMD_RA_MODE(void *cmd, u32 val)
  223. {
  224. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(5, 1));
  225. }
  226. static inline void RTW89_SET_FWCMD_RA_BW_CAP(void *cmd, u32 val)
  227. {
  228. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(7, 6));
  229. }
  230. static inline void RTW89_SET_FWCMD_RA_MACID(void *cmd, u32 val)
  231. {
  232. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(15, 8));
  233. }
  234. static inline void RTW89_SET_FWCMD_RA_DCM(void *cmd, u32 val)
  235. {
  236. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(16));
  237. }
  238. static inline void RTW89_SET_FWCMD_RA_ER(void *cmd, u32 val)
  239. {
  240. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(17));
  241. }
  242. static inline void RTW89_SET_FWCMD_RA_INIT_RATE_LV(void *cmd, u32 val)
  243. {
  244. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(19, 18));
  245. }
  246. static inline void RTW89_SET_FWCMD_RA_UPD_ALL(void *cmd, u32 val)
  247. {
  248. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(20));
  249. }
  250. static inline void RTW89_SET_FWCMD_RA_SGI(void *cmd, u32 val)
  251. {
  252. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(21));
  253. }
  254. static inline void RTW89_SET_FWCMD_RA_LDPC(void *cmd, u32 val)
  255. {
  256. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(22));
  257. }
  258. static inline void RTW89_SET_FWCMD_RA_STBC(void *cmd, u32 val)
  259. {
  260. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(23));
  261. }
  262. static inline void RTW89_SET_FWCMD_RA_SS_NUM(void *cmd, u32 val)
  263. {
  264. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(26, 24));
  265. }
  266. static inline void RTW89_SET_FWCMD_RA_GILTF(void *cmd, u32 val)
  267. {
  268. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(29, 27));
  269. }
  270. static inline void RTW89_SET_FWCMD_RA_UPD_BW_NSS_MASK(void *cmd, u32 val)
  271. {
  272. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(30));
  273. }
  274. static inline void RTW89_SET_FWCMD_RA_UPD_MASK(void *cmd, u32 val)
  275. {
  276. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(31));
  277. }
  278. static inline void RTW89_SET_FWCMD_RA_MASK_0(void *cmd, u32 val)
  279. {
  280. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(7, 0));
  281. }
  282. static inline void RTW89_SET_FWCMD_RA_MASK_1(void *cmd, u32 val)
  283. {
  284. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(15, 8));
  285. }
  286. static inline void RTW89_SET_FWCMD_RA_MASK_2(void *cmd, u32 val)
  287. {
  288. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(23, 16));
  289. }
  290. static inline void RTW89_SET_FWCMD_RA_MASK_3(void *cmd, u32 val)
  291. {
  292. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(31, 24));
  293. }
  294. static inline void RTW89_SET_FWCMD_RA_MASK_4(void *cmd, u32 val)
  295. {
  296. le32p_replace_bits((__le32 *)(cmd) + 0x02, val, GENMASK(7, 0));
  297. }
  298. static inline void RTW89_SET_FWCMD_RA_BFEE_CSI_CTL(void *cmd, u32 val)
  299. {
  300. le32p_replace_bits((__le32 *)(cmd) + 0x02, val, BIT(31));
  301. }
  302. static inline void RTW89_SET_FWCMD_RA_BAND_NUM(void *cmd, u32 val)
  303. {
  304. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(7, 0));
  305. }
  306. static inline void RTW89_SET_FWCMD_RA_RA_CSI_RATE_EN(void *cmd, u32 val)
  307. {
  308. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, BIT(8));
  309. }
  310. static inline void RTW89_SET_FWCMD_RA_FIXED_CSI_RATE_EN(void *cmd, u32 val)
  311. {
  312. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, BIT(9));
  313. }
  314. static inline void RTW89_SET_FWCMD_RA_CR_TBL_SEL(void *cmd, u32 val)
  315. {
  316. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, BIT(10));
  317. }
  318. static inline void RTW89_SET_FWCMD_RA_FIX_GILTF_EN(void *cmd, u32 val)
  319. {
  320. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, BIT(11));
  321. }
  322. static inline void RTW89_SET_FWCMD_RA_FIX_GILTF(void *cmd, u32 val)
  323. {
  324. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(14, 12));
  325. }
  326. static inline void RTW89_SET_FWCMD_RA_FIXED_CSI_MCS_SS_IDX(void *cmd, u32 val)
  327. {
  328. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(23, 16));
  329. }
  330. static inline void RTW89_SET_FWCMD_RA_FIXED_CSI_MODE(void *cmd, u32 val)
  331. {
  332. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(25, 24));
  333. }
  334. static inline void RTW89_SET_FWCMD_RA_FIXED_CSI_GI_LTF(void *cmd, u32 val)
  335. {
  336. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(28, 26));
  337. }
  338. static inline void RTW89_SET_FWCMD_RA_FIXED_CSI_BW(void *cmd, u32 val)
  339. {
  340. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(31, 29));
  341. }
  342. static inline void RTW89_SET_FWCMD_SEC_IDX(void *cmd, u32 val)
  343. {
  344. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(7, 0));
  345. }
  346. static inline void RTW89_SET_FWCMD_SEC_OFFSET(void *cmd, u32 val)
  347. {
  348. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(15, 8));
  349. }
  350. static inline void RTW89_SET_FWCMD_SEC_LEN(void *cmd, u32 val)
  351. {
  352. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(23, 16));
  353. }
  354. static inline void RTW89_SET_FWCMD_SEC_TYPE(void *cmd, u32 val)
  355. {
  356. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(3, 0));
  357. }
  358. static inline void RTW89_SET_FWCMD_SEC_EXT_KEY(void *cmd, u32 val)
  359. {
  360. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(4));
  361. }
  362. static inline void RTW89_SET_FWCMD_SEC_SPP_MODE(void *cmd, u32 val)
  363. {
  364. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, BIT(5));
  365. }
  366. static inline void RTW89_SET_FWCMD_SEC_KEY0(void *cmd, u32 val)
  367. {
  368. le32p_replace_bits((__le32 *)(cmd) + 0x02, val, GENMASK(31, 0));
  369. }
  370. static inline void RTW89_SET_FWCMD_SEC_KEY1(void *cmd, u32 val)
  371. {
  372. le32p_replace_bits((__le32 *)(cmd) + 0x03, val, GENMASK(31, 0));
  373. }
  374. static inline void RTW89_SET_FWCMD_SEC_KEY2(void *cmd, u32 val)
  375. {
  376. le32p_replace_bits((__le32 *)(cmd) + 0x04, val, GENMASK(31, 0));
  377. }
  378. static inline void RTW89_SET_FWCMD_SEC_KEY3(void *cmd, u32 val)
  379. {
  380. le32p_replace_bits((__le32 *)(cmd) + 0x05, val, GENMASK(31, 0));
  381. }
  382. static inline void RTW89_SET_EDCA_SEL(void *cmd, u32 val)
  383. {
  384. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(1, 0));
  385. }
  386. static inline void RTW89_SET_EDCA_BAND(void *cmd, u32 val)
  387. {
  388. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(3));
  389. }
  390. static inline void RTW89_SET_EDCA_WMM(void *cmd, u32 val)
  391. {
  392. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, BIT(4));
  393. }
  394. static inline void RTW89_SET_EDCA_AC(void *cmd, u32 val)
  395. {
  396. le32p_replace_bits((__le32 *)(cmd) + 0x00, val, GENMASK(6, 5));
  397. }
  398. static inline void RTW89_SET_EDCA_PARAM(void *cmd, u32 val)
  399. {
  400. le32p_replace_bits((__le32 *)(cmd) + 0x01, val, GENMASK(31, 0));
  401. }
  402. #define FW_EDCA_PARAM_TXOPLMT_MSK GENMASK(26, 16)
  403. #define FW_EDCA_PARAM_CWMAX_MSK GENMASK(15, 12)
  404. #define FW_EDCA_PARAM_CWMIN_MSK GENMASK(11, 8)
  405. #define FW_EDCA_PARAM_AIFS_MSK GENMASK(7, 0)
  406. #define GET_FWSECTION_HDR_SEC_SIZE(fwhdr) \
  407. le32_get_bits(*((const __le32 *)(fwhdr) + 1), GENMASK(23, 0))
  408. #define GET_FWSECTION_HDR_CHECKSUM(fwhdr) \
  409. le32_get_bits(*((const __le32 *)(fwhdr) + 1), BIT(28))
  410. #define GET_FWSECTION_HDR_REDL(fwhdr) \
  411. le32_get_bits(*((const __le32 *)(fwhdr) + 1), BIT(29))
  412. #define GET_FWSECTION_HDR_DL_ADDR(fwhdr) \
  413. le32_get_bits(*((const __le32 *)(fwhdr)), GENMASK(31, 0))
  414. #define GET_FW_HDR_MAJOR_VERSION(fwhdr) \
  415. le32_get_bits(*((const __le32 *)(fwhdr) + 1), GENMASK(7, 0))
  416. #define GET_FW_HDR_MINOR_VERSION(fwhdr) \
  417. le32_get_bits(*((const __le32 *)(fwhdr) + 1), GENMASK(15, 8))
  418. #define GET_FW_HDR_SUBVERSION(fwhdr) \
  419. le32_get_bits(*((const __le32 *)(fwhdr) + 1), GENMASK(23, 16))
  420. #define GET_FW_HDR_SUBINDEX(fwhdr) \
  421. le32_get_bits(*((const __le32 *)(fwhdr) + 1), GENMASK(31, 24))
  422. #define GET_FW_HDR_MONTH(fwhdr) \
  423. le32_get_bits(*((const __le32 *)(fwhdr) + 4), GENMASK(7, 0))
  424. #define GET_FW_HDR_DATE(fwhdr) \
  425. le32_get_bits(*((const __le32 *)(fwhdr) + 4), GENMASK(15, 8))
  426. #define GET_FW_HDR_HOUR(fwhdr) \
  427. le32_get_bits(*((const __le32 *)(fwhdr) + 4), GENMASK(23, 16))
  428. #define GET_FW_HDR_MIN(fwhdr) \
  429. le32_get_bits(*((const __le32 *)(fwhdr) + 4), GENMASK(31, 24))
  430. #define GET_FW_HDR_YEAR(fwhdr) \
  431. le32_get_bits(*((const __le32 *)(fwhdr) + 5), GENMASK(31, 0))
  432. #define GET_FW_HDR_SEC_NUM(fwhdr) \
  433. le32_get_bits(*((const __le32 *)(fwhdr) + 6), GENMASK(15, 8))
  434. #define GET_FW_HDR_CMD_VERSERION(fwhdr) \
  435. le32_get_bits(*((const __le32 *)(fwhdr) + 7), GENMASK(31, 24))
  436. static inline void SET_FW_HDR_PART_SIZE(void *fwhdr, u32 val)
  437. {
  438. le32p_replace_bits((__le32 *)fwhdr + 7, val, GENMASK(15, 0));
  439. }
  440. static inline void SET_CTRL_INFO_MACID(void *table, u32 val)
  441. {
  442. le32p_replace_bits((__le32 *)(table) + 0, val, GENMASK(6, 0));
  443. }
  444. static inline void SET_CTRL_INFO_OPERATION(void *table, u32 val)
  445. {
  446. le32p_replace_bits((__le32 *)(table) + 0, val, BIT(7));
  447. }
  448. #define SET_CMC_TBL_MASK_DATARATE GENMASK(8, 0)
  449. static inline void SET_CMC_TBL_DATARATE(void *table, u32 val)
  450. {
  451. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(8, 0));
  452. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATARATE,
  453. GENMASK(8, 0));
  454. }
  455. #define SET_CMC_TBL_MASK_FORCE_TXOP BIT(0)
  456. static inline void SET_CMC_TBL_FORCE_TXOP(void *table, u32 val)
  457. {
  458. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(9));
  459. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_FORCE_TXOP,
  460. BIT(9));
  461. }
  462. #define SET_CMC_TBL_MASK_DATA_BW GENMASK(1, 0)
  463. static inline void SET_CMC_TBL_DATA_BW(void *table, u32 val)
  464. {
  465. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(11, 10));
  466. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_BW,
  467. GENMASK(11, 10));
  468. }
  469. #define SET_CMC_TBL_MASK_DATA_GI_LTF GENMASK(2, 0)
  470. static inline void SET_CMC_TBL_DATA_GI_LTF(void *table, u32 val)
  471. {
  472. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(14, 12));
  473. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DATA_GI_LTF,
  474. GENMASK(14, 12));
  475. }
  476. #define SET_CMC_TBL_MASK_DARF_TC_INDEX BIT(0)
  477. static inline void SET_CMC_TBL_DARF_TC_INDEX(void *table, u32 val)
  478. {
  479. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(15));
  480. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DARF_TC_INDEX,
  481. BIT(15));
  482. }
  483. #define SET_CMC_TBL_MASK_ARFR_CTRL GENMASK(3, 0)
  484. static inline void SET_CMC_TBL_ARFR_CTRL(void *table, u32 val)
  485. {
  486. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(19, 16));
  487. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ARFR_CTRL,
  488. GENMASK(19, 16));
  489. }
  490. #define SET_CMC_TBL_MASK_ACQ_RPT_EN BIT(0)
  491. static inline void SET_CMC_TBL_ACQ_RPT_EN(void *table, u32 val)
  492. {
  493. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(20));
  494. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ACQ_RPT_EN,
  495. BIT(20));
  496. }
  497. #define SET_CMC_TBL_MASK_MGQ_RPT_EN BIT(0)
  498. static inline void SET_CMC_TBL_MGQ_RPT_EN(void *table, u32 val)
  499. {
  500. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(21));
  501. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_MGQ_RPT_EN,
  502. BIT(21));
  503. }
  504. #define SET_CMC_TBL_MASK_ULQ_RPT_EN BIT(0)
  505. static inline void SET_CMC_TBL_ULQ_RPT_EN(void *table, u32 val)
  506. {
  507. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(22));
  508. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_ULQ_RPT_EN,
  509. BIT(22));
  510. }
  511. #define SET_CMC_TBL_MASK_TWTQ_RPT_EN BIT(0)
  512. static inline void SET_CMC_TBL_TWTQ_RPT_EN(void *table, u32 val)
  513. {
  514. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(23));
  515. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TWTQ_RPT_EN,
  516. BIT(23));
  517. }
  518. #define SET_CMC_TBL_MASK_DISRTSFB BIT(0)
  519. static inline void SET_CMC_TBL_DISRTSFB(void *table, u32 val)
  520. {
  521. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(25));
  522. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISRTSFB,
  523. BIT(25));
  524. }
  525. #define SET_CMC_TBL_MASK_DISDATAFB BIT(0)
  526. static inline void SET_CMC_TBL_DISDATAFB(void *table, u32 val)
  527. {
  528. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(26));
  529. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_DISDATAFB,
  530. BIT(26));
  531. }
  532. #define SET_CMC_TBL_MASK_TRYRATE BIT(0)
  533. static inline void SET_CMC_TBL_TRYRATE(void *table, u32 val)
  534. {
  535. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(27));
  536. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_TRYRATE,
  537. BIT(27));
  538. }
  539. #define SET_CMC_TBL_MASK_AMPDU_DENSITY GENMASK(3, 0)
  540. static inline void SET_CMC_TBL_AMPDU_DENSITY(void *table, u32 val)
  541. {
  542. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(31, 28));
  543. le32p_replace_bits((__le32 *)(table) + 9, SET_CMC_TBL_MASK_AMPDU_DENSITY,
  544. GENMASK(31, 28));
  545. }
  546. #define SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE GENMASK(8, 0)
  547. static inline void SET_CMC_TBL_DATA_RTY_LOWEST_RATE(void *table, u32 val)
  548. {
  549. le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(8, 0));
  550. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_DATA_RTY_LOWEST_RATE,
  551. GENMASK(8, 0));
  552. }
  553. #define SET_CMC_TBL_MASK_AMPDU_TIME_SEL BIT(0)
  554. static inline void SET_CMC_TBL_AMPDU_TIME_SEL(void *table, u32 val)
  555. {
  556. le32p_replace_bits((__le32 *)(table) + 2, val, BIT(9));
  557. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_TIME_SEL,
  558. BIT(9));
  559. }
  560. #define SET_CMC_TBL_MASK_AMPDU_LEN_SEL BIT(0)
  561. static inline void SET_CMC_TBL_AMPDU_LEN_SEL(void *table, u32 val)
  562. {
  563. le32p_replace_bits((__le32 *)(table) + 2, val, BIT(10));
  564. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_AMPDU_LEN_SEL,
  565. BIT(10));
  566. }
  567. #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL BIT(0)
  568. static inline void SET_CMC_TBL_RTS_TXCNT_LMT_SEL(void *table, u32 val)
  569. {
  570. le32p_replace_bits((__le32 *)(table) + 2, val, BIT(11));
  571. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT_SEL,
  572. BIT(11));
  573. }
  574. #define SET_CMC_TBL_MASK_RTS_TXCNT_LMT GENMASK(3, 0)
  575. static inline void SET_CMC_TBL_RTS_TXCNT_LMT(void *table, u32 val)
  576. {
  577. le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(15, 12));
  578. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_TXCNT_LMT,
  579. GENMASK(15, 12));
  580. }
  581. #define SET_CMC_TBL_MASK_RTSRATE GENMASK(8, 0)
  582. static inline void SET_CMC_TBL_RTSRATE(void *table, u32 val)
  583. {
  584. le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(24, 16));
  585. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTSRATE,
  586. GENMASK(24, 16));
  587. }
  588. #define SET_CMC_TBL_MASK_VCS_STBC BIT(0)
  589. static inline void SET_CMC_TBL_VCS_STBC(void *table, u32 val)
  590. {
  591. le32p_replace_bits((__le32 *)(table) + 2, val, BIT(27));
  592. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_VCS_STBC,
  593. BIT(27));
  594. }
  595. #define SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE GENMASK(3, 0)
  596. static inline void SET_CMC_TBL_RTS_RTY_LOWEST_RATE(void *table, u32 val)
  597. {
  598. le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(31, 28));
  599. le32p_replace_bits((__le32 *)(table) + 10, SET_CMC_TBL_MASK_RTS_RTY_LOWEST_RATE,
  600. GENMASK(31, 28));
  601. }
  602. #define SET_CMC_TBL_MASK_DATA_TX_CNT_LMT GENMASK(5, 0)
  603. static inline void SET_CMC_TBL_DATA_TX_CNT_LMT(void *table, u32 val)
  604. {
  605. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(5, 0));
  606. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TX_CNT_LMT,
  607. GENMASK(5, 0));
  608. }
  609. #define SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL BIT(0)
  610. static inline void SET_CMC_TBL_DATA_TXCNT_LMT_SEL(void *table, u32 val)
  611. {
  612. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(6));
  613. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_DATA_TXCNT_LMT_SEL,
  614. BIT(6));
  615. }
  616. #define SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL BIT(0)
  617. static inline void SET_CMC_TBL_MAX_AGG_NUM_SEL(void *table, u32 val)
  618. {
  619. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(7));
  620. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_MAX_AGG_NUM_SEL,
  621. BIT(7));
  622. }
  623. #define SET_CMC_TBL_MASK_RTS_EN BIT(0)
  624. static inline void SET_CMC_TBL_RTS_EN(void *table, u32 val)
  625. {
  626. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(8));
  627. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_EN,
  628. BIT(8));
  629. }
  630. #define SET_CMC_TBL_MASK_CTS2SELF_EN BIT(0)
  631. static inline void SET_CMC_TBL_CTS2SELF_EN(void *table, u32 val)
  632. {
  633. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(9));
  634. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CTS2SELF_EN,
  635. BIT(9));
  636. }
  637. #define SET_CMC_TBL_MASK_CCA_RTS GENMASK(1, 0)
  638. static inline void SET_CMC_TBL_CCA_RTS(void *table, u32 val)
  639. {
  640. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(11, 10));
  641. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_CCA_RTS,
  642. GENMASK(11, 10));
  643. }
  644. #define SET_CMC_TBL_MASK_HW_RTS_EN BIT(0)
  645. static inline void SET_CMC_TBL_HW_RTS_EN(void *table, u32 val)
  646. {
  647. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(12));
  648. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_HW_RTS_EN,
  649. BIT(12));
  650. }
  651. #define SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE GENMASK(1, 0)
  652. static inline void SET_CMC_TBL_RTS_DROP_DATA_MODE(void *table, u32 val)
  653. {
  654. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(14, 13));
  655. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_RTS_DROP_DATA_MODE,
  656. GENMASK(14, 13));
  657. }
  658. #define SET_CMC_TBL_MASK_AMPDU_MAX_LEN GENMASK(10, 0)
  659. static inline void SET_CMC_TBL_AMPDU_MAX_LEN(void *table, u32 val)
  660. {
  661. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(26, 16));
  662. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_LEN,
  663. GENMASK(26, 16));
  664. }
  665. #define SET_CMC_TBL_MASK_UL_MU_DIS BIT(0)
  666. static inline void SET_CMC_TBL_UL_MU_DIS(void *table, u32 val)
  667. {
  668. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(27));
  669. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_UL_MU_DIS,
  670. BIT(27));
  671. }
  672. #define SET_CMC_TBL_MASK_AMPDU_MAX_TIME GENMASK(3, 0)
  673. static inline void SET_CMC_TBL_AMPDU_MAX_TIME(void *table, u32 val)
  674. {
  675. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(31, 28));
  676. le32p_replace_bits((__le32 *)(table) + 11, SET_CMC_TBL_MASK_AMPDU_MAX_TIME,
  677. GENMASK(31, 28));
  678. }
  679. #define SET_CMC_TBL_MASK_MAX_AGG_NUM GENMASK(7, 0)
  680. static inline void SET_CMC_TBL_MAX_AGG_NUM(void *table, u32 val)
  681. {
  682. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(7, 0));
  683. le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_MAX_AGG_NUM,
  684. GENMASK(7, 0));
  685. }
  686. #define SET_CMC_TBL_MASK_BA_BMAP GENMASK(1, 0)
  687. static inline void SET_CMC_TBL_BA_BMAP(void *table, u32 val)
  688. {
  689. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(9, 8));
  690. le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BA_BMAP,
  691. GENMASK(9, 8));
  692. }
  693. #define SET_CMC_TBL_MASK_VO_LFTIME_SEL GENMASK(2, 0)
  694. static inline void SET_CMC_TBL_VO_LFTIME_SEL(void *table, u32 val)
  695. {
  696. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(18, 16));
  697. le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VO_LFTIME_SEL,
  698. GENMASK(18, 16));
  699. }
  700. #define SET_CMC_TBL_MASK_VI_LFTIME_SEL GENMASK(2, 0)
  701. static inline void SET_CMC_TBL_VI_LFTIME_SEL(void *table, u32 val)
  702. {
  703. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(21, 19));
  704. le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_VI_LFTIME_SEL,
  705. GENMASK(21, 19));
  706. }
  707. #define SET_CMC_TBL_MASK_BE_LFTIME_SEL GENMASK(2, 0)
  708. static inline void SET_CMC_TBL_BE_LFTIME_SEL(void *table, u32 val)
  709. {
  710. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(24, 22));
  711. le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BE_LFTIME_SEL,
  712. GENMASK(24, 22));
  713. }
  714. #define SET_CMC_TBL_MASK_BK_LFTIME_SEL GENMASK(2, 0)
  715. static inline void SET_CMC_TBL_BK_LFTIME_SEL(void *table, u32 val)
  716. {
  717. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(27, 25));
  718. le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_BK_LFTIME_SEL,
  719. GENMASK(27, 25));
  720. }
  721. #define SET_CMC_TBL_MASK_SECTYPE GENMASK(3, 0)
  722. static inline void SET_CMC_TBL_SECTYPE(void *table, u32 val)
  723. {
  724. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(31, 28));
  725. le32p_replace_bits((__le32 *)(table) + 12, SET_CMC_TBL_MASK_SECTYPE,
  726. GENMASK(31, 28));
  727. }
  728. #define SET_CMC_TBL_MASK_MULTI_PORT_ID GENMASK(2, 0)
  729. static inline void SET_CMC_TBL_MULTI_PORT_ID(void *table, u32 val)
  730. {
  731. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(2, 0));
  732. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MULTI_PORT_ID,
  733. GENMASK(2, 0));
  734. }
  735. #define SET_CMC_TBL_MASK_BMC BIT(0)
  736. static inline void SET_CMC_TBL_BMC(void *table, u32 val)
  737. {
  738. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(3));
  739. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_BMC,
  740. BIT(3));
  741. }
  742. #define SET_CMC_TBL_MASK_MBSSID GENMASK(3, 0)
  743. static inline void SET_CMC_TBL_MBSSID(void *table, u32 val)
  744. {
  745. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(7, 4));
  746. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_MBSSID,
  747. GENMASK(7, 4));
  748. }
  749. #define SET_CMC_TBL_MASK_NAVUSEHDR BIT(0)
  750. static inline void SET_CMC_TBL_NAVUSEHDR(void *table, u32 val)
  751. {
  752. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(8));
  753. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_NAVUSEHDR,
  754. BIT(8));
  755. }
  756. #define SET_CMC_TBL_MASK_TXPWR_MODE GENMASK(2, 0)
  757. static inline void SET_CMC_TBL_TXPWR_MODE(void *table, u32 val)
  758. {
  759. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(11, 9));
  760. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_TXPWR_MODE,
  761. GENMASK(11, 9));
  762. }
  763. #define SET_CMC_TBL_MASK_DATA_DCM BIT(0)
  764. static inline void SET_CMC_TBL_DATA_DCM(void *table, u32 val)
  765. {
  766. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(12));
  767. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_DCM,
  768. BIT(12));
  769. }
  770. #define SET_CMC_TBL_MASK_DATA_ER BIT(0)
  771. static inline void SET_CMC_TBL_DATA_ER(void *table, u32 val)
  772. {
  773. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(13));
  774. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_ER,
  775. BIT(13));
  776. }
  777. #define SET_CMC_TBL_MASK_DATA_LDPC BIT(0)
  778. static inline void SET_CMC_TBL_DATA_LDPC(void *table, u32 val)
  779. {
  780. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(14));
  781. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_LDPC,
  782. BIT(14));
  783. }
  784. #define SET_CMC_TBL_MASK_DATA_STBC BIT(0)
  785. static inline void SET_CMC_TBL_DATA_STBC(void *table, u32 val)
  786. {
  787. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(15));
  788. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_STBC,
  789. BIT(15));
  790. }
  791. #define SET_CMC_TBL_MASK_A_CTRL_BQR BIT(0)
  792. static inline void SET_CMC_TBL_A_CTRL_BQR(void *table, u32 val)
  793. {
  794. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(16));
  795. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BQR,
  796. BIT(16));
  797. }
  798. #define SET_CMC_TBL_MASK_A_CTRL_UPH BIT(0)
  799. static inline void SET_CMC_TBL_A_CTRL_UPH(void *table, u32 val)
  800. {
  801. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(17));
  802. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_UPH,
  803. BIT(17));
  804. }
  805. #define SET_CMC_TBL_MASK_A_CTRL_BSR BIT(0)
  806. static inline void SET_CMC_TBL_A_CTRL_BSR(void *table, u32 val)
  807. {
  808. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(18));
  809. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_BSR,
  810. BIT(18));
  811. }
  812. #define SET_CMC_TBL_MASK_A_CTRL_CAS BIT(0)
  813. static inline void SET_CMC_TBL_A_CTRL_CAS(void *table, u32 val)
  814. {
  815. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(19));
  816. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_A_CTRL_CAS,
  817. BIT(19));
  818. }
  819. #define SET_CMC_TBL_MASK_DATA_BW_ER BIT(0)
  820. static inline void SET_CMC_TBL_DATA_BW_ER(void *table, u32 val)
  821. {
  822. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(20));
  823. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_DATA_BW_ER,
  824. BIT(20));
  825. }
  826. #define SET_CMC_TBL_MASK_LSIG_TXOP_EN BIT(0)
  827. static inline void SET_CMC_TBL_LSIG_TXOP_EN(void *table, u32 val)
  828. {
  829. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(21));
  830. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_LSIG_TXOP_EN,
  831. BIT(21));
  832. }
  833. #define SET_CMC_TBL_MASK_CTRL_CNT_VLD BIT(0)
  834. static inline void SET_CMC_TBL_CTRL_CNT_VLD(void *table, u32 val)
  835. {
  836. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(27));
  837. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT_VLD,
  838. BIT(27));
  839. }
  840. #define SET_CMC_TBL_MASK_CTRL_CNT GENMASK(3, 0)
  841. static inline void SET_CMC_TBL_CTRL_CNT(void *table, u32 val)
  842. {
  843. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(31, 28));
  844. le32p_replace_bits((__le32 *)(table) + 13, SET_CMC_TBL_MASK_CTRL_CNT,
  845. GENMASK(31, 28));
  846. }
  847. #define SET_CMC_TBL_MASK_RESP_REF_RATE GENMASK(8, 0)
  848. static inline void SET_CMC_TBL_RESP_REF_RATE(void *table, u32 val)
  849. {
  850. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(8, 0));
  851. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_RESP_REF_RATE,
  852. GENMASK(8, 0));
  853. }
  854. #define SET_CMC_TBL_MASK_ALL_ACK_SUPPORT BIT(0)
  855. static inline void SET_CMC_TBL_ALL_ACK_SUPPORT(void *table, u32 val)
  856. {
  857. le32p_replace_bits((__le32 *)(table) + 6, val, BIT(12));
  858. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ALL_ACK_SUPPORT,
  859. BIT(12));
  860. }
  861. #define SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT BIT(0)
  862. static inline void SET_CMC_TBL_BSR_QUEUE_SIZE_FORMAT(void *table, u32 val)
  863. {
  864. le32p_replace_bits((__le32 *)(table) + 6, val, BIT(13));
  865. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_BSR_QUEUE_SIZE_FORMAT,
  866. BIT(13));
  867. }
  868. #define SET_CMC_TBL_MASK_NTX_PATH_EN GENMASK(3, 0)
  869. static inline void SET_CMC_TBL_NTX_PATH_EN(void *table, u32 val)
  870. {
  871. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(19, 16));
  872. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_NTX_PATH_EN,
  873. GENMASK(19, 16));
  874. }
  875. #define SET_CMC_TBL_MASK_PATH_MAP_A GENMASK(1, 0)
  876. static inline void SET_CMC_TBL_PATH_MAP_A(void *table, u32 val)
  877. {
  878. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(21, 20));
  879. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_A,
  880. GENMASK(21, 20));
  881. }
  882. #define SET_CMC_TBL_MASK_PATH_MAP_B GENMASK(1, 0)
  883. static inline void SET_CMC_TBL_PATH_MAP_B(void *table, u32 val)
  884. {
  885. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(23, 22));
  886. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_B,
  887. GENMASK(23, 22));
  888. }
  889. #define SET_CMC_TBL_MASK_PATH_MAP_C GENMASK(1, 0)
  890. static inline void SET_CMC_TBL_PATH_MAP_C(void *table, u32 val)
  891. {
  892. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(25, 24));
  893. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_C,
  894. GENMASK(25, 24));
  895. }
  896. #define SET_CMC_TBL_MASK_PATH_MAP_D GENMASK(1, 0)
  897. static inline void SET_CMC_TBL_PATH_MAP_D(void *table, u32 val)
  898. {
  899. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(27, 26));
  900. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_PATH_MAP_D,
  901. GENMASK(27, 26));
  902. }
  903. #define SET_CMC_TBL_MASK_ANTSEL_A BIT(0)
  904. static inline void SET_CMC_TBL_ANTSEL_A(void *table, u32 val)
  905. {
  906. le32p_replace_bits((__le32 *)(table) + 6, val, BIT(28));
  907. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_A,
  908. BIT(28));
  909. }
  910. #define SET_CMC_TBL_MASK_ANTSEL_B BIT(0)
  911. static inline void SET_CMC_TBL_ANTSEL_B(void *table, u32 val)
  912. {
  913. le32p_replace_bits((__le32 *)(table) + 6, val, BIT(29));
  914. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_B,
  915. BIT(29));
  916. }
  917. #define SET_CMC_TBL_MASK_ANTSEL_C BIT(0)
  918. static inline void SET_CMC_TBL_ANTSEL_C(void *table, u32 val)
  919. {
  920. le32p_replace_bits((__le32 *)(table) + 6, val, BIT(30));
  921. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_C,
  922. BIT(30));
  923. }
  924. #define SET_CMC_TBL_MASK_ANTSEL_D BIT(0)
  925. static inline void SET_CMC_TBL_ANTSEL_D(void *table, u32 val)
  926. {
  927. le32p_replace_bits((__le32 *)(table) + 6, val, BIT(31));
  928. le32p_replace_bits((__le32 *)(table) + 14, SET_CMC_TBL_MASK_ANTSEL_D,
  929. BIT(31));
  930. }
  931. #define SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING GENMASK(1, 0)
  932. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING_V1(void *table, u32 val)
  933. {
  934. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(1, 0));
  935. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  936. GENMASK(1, 0));
  937. }
  938. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40_V1(void *table, u32 val)
  939. {
  940. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(3, 2));
  941. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  942. GENMASK(3, 2));
  943. }
  944. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80_V1(void *table, u32 val)
  945. {
  946. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(5, 4));
  947. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  948. GENMASK(5, 4));
  949. }
  950. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160_V1(void *table, u32 val)
  951. {
  952. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 6));
  953. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  954. GENMASK(7, 6));
  955. }
  956. #define SET_CMC_TBL_MASK_ADDR_CAM_INDEX GENMASK(7, 0)
  957. static inline void SET_CMC_TBL_ADDR_CAM_INDEX(void *table, u32 val)
  958. {
  959. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 0));
  960. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ADDR_CAM_INDEX,
  961. GENMASK(7, 0));
  962. }
  963. #define SET_CMC_TBL_MASK_PAID GENMASK(8, 0)
  964. static inline void SET_CMC_TBL_PAID(void *table, u32 val)
  965. {
  966. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(16, 8));
  967. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_PAID,
  968. GENMASK(16, 8));
  969. }
  970. #define SET_CMC_TBL_MASK_ULDL BIT(0)
  971. static inline void SET_CMC_TBL_ULDL(void *table, u32 val)
  972. {
  973. le32p_replace_bits((__le32 *)(table) + 7, val, BIT(17));
  974. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_ULDL,
  975. BIT(17));
  976. }
  977. #define SET_CMC_TBL_MASK_DOPPLER_CTRL GENMASK(1, 0)
  978. static inline void SET_CMC_TBL_DOPPLER_CTRL(void *table, u32 val)
  979. {
  980. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(19, 18));
  981. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_DOPPLER_CTRL,
  982. GENMASK(19, 18));
  983. }
  984. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING(void *table, u32 val)
  985. {
  986. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(21, 20));
  987. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  988. GENMASK(21, 20));
  989. }
  990. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING40(void *table, u32 val)
  991. {
  992. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(23, 22));
  993. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  994. GENMASK(23, 22));
  995. }
  996. #define SET_CMC_TBL_MASK_TXPWR_TOLERENCE GENMASK(3, 0)
  997. static inline void SET_CMC_TBL_TXPWR_TOLERENCE(void *table, u32 val)
  998. {
  999. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(27, 24));
  1000. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_TXPWR_TOLERENCE,
  1001. GENMASK(27, 24));
  1002. }
  1003. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING80(void *table, u32 val)
  1004. {
  1005. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(31, 30));
  1006. le32p_replace_bits((__le32 *)(table) + 15, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  1007. GENMASK(31, 30));
  1008. }
  1009. #define SET_CMC_TBL_MASK_NC GENMASK(2, 0)
  1010. static inline void SET_CMC_TBL_NC(void *table, u32 val)
  1011. {
  1012. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(2, 0));
  1013. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NC,
  1014. GENMASK(2, 0));
  1015. }
  1016. #define SET_CMC_TBL_MASK_NR GENMASK(2, 0)
  1017. static inline void SET_CMC_TBL_NR(void *table, u32 val)
  1018. {
  1019. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(5, 3));
  1020. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NR,
  1021. GENMASK(5, 3));
  1022. }
  1023. #define SET_CMC_TBL_MASK_NG GENMASK(1, 0)
  1024. static inline void SET_CMC_TBL_NG(void *table, u32 val)
  1025. {
  1026. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(7, 6));
  1027. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NG,
  1028. GENMASK(7, 6));
  1029. }
  1030. #define SET_CMC_TBL_MASK_CB GENMASK(1, 0)
  1031. static inline void SET_CMC_TBL_CB(void *table, u32 val)
  1032. {
  1033. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(9, 8));
  1034. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CB,
  1035. GENMASK(9, 8));
  1036. }
  1037. #define SET_CMC_TBL_MASK_CS GENMASK(1, 0)
  1038. static inline void SET_CMC_TBL_CS(void *table, u32 val)
  1039. {
  1040. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(11, 10));
  1041. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CS,
  1042. GENMASK(11, 10));
  1043. }
  1044. #define SET_CMC_TBL_MASK_CSI_TXBF_EN BIT(0)
  1045. static inline void SET_CMC_TBL_CSI_TXBF_EN(void *table, u32 val)
  1046. {
  1047. le32p_replace_bits((__le32 *)(table) + 8, val, BIT(12));
  1048. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_TXBF_EN,
  1049. BIT(12));
  1050. }
  1051. #define SET_CMC_TBL_MASK_CSI_STBC_EN BIT(0)
  1052. static inline void SET_CMC_TBL_CSI_STBC_EN(void *table, u32 val)
  1053. {
  1054. le32p_replace_bits((__le32 *)(table) + 8, val, BIT(13));
  1055. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_STBC_EN,
  1056. BIT(13));
  1057. }
  1058. #define SET_CMC_TBL_MASK_CSI_LDPC_EN BIT(0)
  1059. static inline void SET_CMC_TBL_CSI_LDPC_EN(void *table, u32 val)
  1060. {
  1061. le32p_replace_bits((__le32 *)(table) + 8, val, BIT(14));
  1062. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_LDPC_EN,
  1063. BIT(14));
  1064. }
  1065. #define SET_CMC_TBL_MASK_CSI_PARA_EN BIT(0)
  1066. static inline void SET_CMC_TBL_CSI_PARA_EN(void *table, u32 val)
  1067. {
  1068. le32p_replace_bits((__le32 *)(table) + 8, val, BIT(15));
  1069. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_PARA_EN,
  1070. BIT(15));
  1071. }
  1072. #define SET_CMC_TBL_MASK_CSI_FIX_RATE GENMASK(8, 0)
  1073. static inline void SET_CMC_TBL_CSI_FIX_RATE(void *table, u32 val)
  1074. {
  1075. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(24, 16));
  1076. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_FIX_RATE,
  1077. GENMASK(24, 16));
  1078. }
  1079. #define SET_CMC_TBL_MASK_CSI_GI_LTF GENMASK(2, 0)
  1080. static inline void SET_CMC_TBL_CSI_GI_LTF(void *table, u32 val)
  1081. {
  1082. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(27, 25));
  1083. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_GI_LTF,
  1084. GENMASK(27, 25));
  1085. }
  1086. static inline void SET_CMC_TBL_NOMINAL_PKT_PADDING160(void *table, u32 val)
  1087. {
  1088. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(29, 28));
  1089. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_NOMINAL_PKT_PADDING,
  1090. GENMASK(29, 28));
  1091. }
  1092. #define SET_CMC_TBL_MASK_CSI_BW GENMASK(1, 0)
  1093. static inline void SET_CMC_TBL_CSI_BW(void *table, u32 val)
  1094. {
  1095. le32p_replace_bits((__le32 *)(table) + 8, val, GENMASK(31, 30));
  1096. le32p_replace_bits((__le32 *)(table) + 16, SET_CMC_TBL_MASK_CSI_BW,
  1097. GENMASK(31, 30));
  1098. }
  1099. static inline void SET_DCTL_MACID_V1(void *table, u32 val)
  1100. {
  1101. le32p_replace_bits((__le32 *)(table) + 0, val, GENMASK(6, 0));
  1102. }
  1103. static inline void SET_DCTL_OPERATION_V1(void *table, u32 val)
  1104. {
  1105. le32p_replace_bits((__le32 *)(table) + 0, val, BIT(7));
  1106. }
  1107. #define SET_DCTL_MASK_QOS_FIELD_V1 GENMASK(7, 0)
  1108. static inline void SET_DCTL_QOS_FIELD_V1(void *table, u32 val)
  1109. {
  1110. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(7, 0));
  1111. le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_QOS_FIELD_V1,
  1112. GENMASK(7, 0));
  1113. }
  1114. #define SET_DCTL_MASK_SET_DCTL_HW_EXSEQ_MACID GENMASK(6, 0)
  1115. static inline void SET_DCTL_HW_EXSEQ_MACID_V1(void *table, u32 val)
  1116. {
  1117. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(14, 8));
  1118. le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_SET_DCTL_HW_EXSEQ_MACID,
  1119. GENMASK(14, 8));
  1120. }
  1121. #define SET_DCTL_MASK_QOS_DATA BIT(0)
  1122. static inline void SET_DCTL_QOS_DATA_V1(void *table, u32 val)
  1123. {
  1124. le32p_replace_bits((__le32 *)(table) + 1, val, BIT(15));
  1125. le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_QOS_DATA,
  1126. BIT(15));
  1127. }
  1128. #define SET_DCTL_MASK_AES_IV_L GENMASK(15, 0)
  1129. static inline void SET_DCTL_AES_IV_L_V1(void *table, u32 val)
  1130. {
  1131. le32p_replace_bits((__le32 *)(table) + 1, val, GENMASK(31, 16));
  1132. le32p_replace_bits((__le32 *)(table) + 9, SET_DCTL_MASK_AES_IV_L,
  1133. GENMASK(31, 16));
  1134. }
  1135. #define SET_DCTL_MASK_AES_IV_H GENMASK(31, 0)
  1136. static inline void SET_DCTL_AES_IV_H_V1(void *table, u32 val)
  1137. {
  1138. le32p_replace_bits((__le32 *)(table) + 2, val, GENMASK(31, 0));
  1139. le32p_replace_bits((__le32 *)(table) + 10, SET_DCTL_MASK_AES_IV_H,
  1140. GENMASK(31, 0));
  1141. }
  1142. #define SET_DCTL_MASK_SEQ0 GENMASK(11, 0)
  1143. static inline void SET_DCTL_SEQ0_V1(void *table, u32 val)
  1144. {
  1145. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(11, 0));
  1146. le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_SEQ0,
  1147. GENMASK(11, 0));
  1148. }
  1149. #define SET_DCTL_MASK_SEQ1 GENMASK(11, 0)
  1150. static inline void SET_DCTL_SEQ1_V1(void *table, u32 val)
  1151. {
  1152. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(23, 12));
  1153. le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_SEQ1,
  1154. GENMASK(23, 12));
  1155. }
  1156. #define SET_DCTL_MASK_AMSDU_MAX_LEN GENMASK(2, 0)
  1157. static inline void SET_DCTL_AMSDU_MAX_LEN_V1(void *table, u32 val)
  1158. {
  1159. le32p_replace_bits((__le32 *)(table) + 3, val, GENMASK(26, 24));
  1160. le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_AMSDU_MAX_LEN,
  1161. GENMASK(26, 24));
  1162. }
  1163. #define SET_DCTL_MASK_STA_AMSDU_EN BIT(0)
  1164. static inline void SET_DCTL_STA_AMSDU_EN_V1(void *table, u32 val)
  1165. {
  1166. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(27));
  1167. le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_STA_AMSDU_EN,
  1168. BIT(27));
  1169. }
  1170. #define SET_DCTL_MASK_CHKSUM_OFLD_EN BIT(0)
  1171. static inline void SET_DCTL_CHKSUM_OFLD_EN_V1(void *table, u32 val)
  1172. {
  1173. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(28));
  1174. le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_CHKSUM_OFLD_EN,
  1175. BIT(28));
  1176. }
  1177. #define SET_DCTL_MASK_WITH_LLC BIT(0)
  1178. static inline void SET_DCTL_WITH_LLC_V1(void *table, u32 val)
  1179. {
  1180. le32p_replace_bits((__le32 *)(table) + 3, val, BIT(29));
  1181. le32p_replace_bits((__le32 *)(table) + 11, SET_DCTL_MASK_WITH_LLC,
  1182. BIT(29));
  1183. }
  1184. #define SET_DCTL_MASK_SEQ2 GENMASK(11, 0)
  1185. static inline void SET_DCTL_SEQ2_V1(void *table, u32 val)
  1186. {
  1187. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(11, 0));
  1188. le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_SEQ2,
  1189. GENMASK(11, 0));
  1190. }
  1191. #define SET_DCTL_MASK_SEQ3 GENMASK(11, 0)
  1192. static inline void SET_DCTL_SEQ3_V1(void *table, u32 val)
  1193. {
  1194. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(23, 12));
  1195. le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_SEQ3,
  1196. GENMASK(23, 12));
  1197. }
  1198. #define SET_DCTL_MASK_TGT_IND GENMASK(3, 0)
  1199. static inline void SET_DCTL_TGT_IND_V1(void *table, u32 val)
  1200. {
  1201. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(27, 24));
  1202. le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_TGT_IND,
  1203. GENMASK(27, 24));
  1204. }
  1205. #define SET_DCTL_MASK_TGT_IND_EN BIT(0)
  1206. static inline void SET_DCTL_TGT_IND_EN_V1(void *table, u32 val)
  1207. {
  1208. le32p_replace_bits((__le32 *)(table) + 4, val, BIT(28));
  1209. le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_TGT_IND_EN,
  1210. BIT(28));
  1211. }
  1212. #define SET_DCTL_MASK_HTC_LB GENMASK(2, 0)
  1213. static inline void SET_DCTL_HTC_LB_V1(void *table, u32 val)
  1214. {
  1215. le32p_replace_bits((__le32 *)(table) + 4, val, GENMASK(31, 29));
  1216. le32p_replace_bits((__le32 *)(table) + 12, SET_DCTL_MASK_HTC_LB,
  1217. GENMASK(31, 29));
  1218. }
  1219. #define SET_DCTL_MASK_MHDR_LEN GENMASK(4, 0)
  1220. static inline void SET_DCTL_MHDR_LEN_V1(void *table, u32 val)
  1221. {
  1222. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(4, 0));
  1223. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_MHDR_LEN,
  1224. GENMASK(4, 0));
  1225. }
  1226. #define SET_DCTL_MASK_VLAN_TAG_VALID BIT(0)
  1227. static inline void SET_DCTL_VLAN_TAG_VALID_V1(void *table, u32 val)
  1228. {
  1229. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(5));
  1230. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_VLAN_TAG_VALID,
  1231. BIT(5));
  1232. }
  1233. #define SET_DCTL_MASK_VLAN_TAG_SEL GENMASK(1, 0)
  1234. static inline void SET_DCTL_VLAN_TAG_SEL_V1(void *table, u32 val)
  1235. {
  1236. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(7, 6));
  1237. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_VLAN_TAG_SEL,
  1238. GENMASK(7, 6));
  1239. }
  1240. #define SET_DCTL_MASK_HTC_ORDER BIT(0)
  1241. static inline void SET_DCTL_HTC_ORDER_V1(void *table, u32 val)
  1242. {
  1243. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(8));
  1244. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_HTC_ORDER,
  1245. BIT(8));
  1246. }
  1247. #define SET_DCTL_MASK_SEC_KEY_ID GENMASK(1, 0)
  1248. static inline void SET_DCTL_SEC_KEY_ID_V1(void *table, u32 val)
  1249. {
  1250. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(10, 9));
  1251. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_KEY_ID,
  1252. GENMASK(10, 9));
  1253. }
  1254. #define SET_DCTL_MASK_WAPI BIT(0)
  1255. static inline void SET_DCTL_WAPI_V1(void *table, u32 val)
  1256. {
  1257. le32p_replace_bits((__le32 *)(table) + 5, val, BIT(15));
  1258. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_WAPI,
  1259. BIT(15));
  1260. }
  1261. #define SET_DCTL_MASK_SEC_ENT_MODE GENMASK(1, 0)
  1262. static inline void SET_DCTL_SEC_ENT_MODE_V1(void *table, u32 val)
  1263. {
  1264. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(17, 16));
  1265. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENT_MODE,
  1266. GENMASK(17, 16));
  1267. }
  1268. #define SET_DCTL_MASK_SEC_ENTX_KEYID GENMASK(1, 0)
  1269. static inline void SET_DCTL_SEC_ENT0_KEYID_V1(void *table, u32 val)
  1270. {
  1271. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(19, 18));
  1272. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID,
  1273. GENMASK(19, 18));
  1274. }
  1275. static inline void SET_DCTL_SEC_ENT1_KEYID_V1(void *table, u32 val)
  1276. {
  1277. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(21, 20));
  1278. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID,
  1279. GENMASK(21, 20));
  1280. }
  1281. static inline void SET_DCTL_SEC_ENT2_KEYID_V1(void *table, u32 val)
  1282. {
  1283. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(23, 22));
  1284. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID,
  1285. GENMASK(23, 22));
  1286. }
  1287. static inline void SET_DCTL_SEC_ENT3_KEYID_V1(void *table, u32 val)
  1288. {
  1289. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(25, 24));
  1290. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID,
  1291. GENMASK(25, 24));
  1292. }
  1293. static inline void SET_DCTL_SEC_ENT4_KEYID_V1(void *table, u32 val)
  1294. {
  1295. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(27, 26));
  1296. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID,
  1297. GENMASK(27, 26));
  1298. }
  1299. static inline void SET_DCTL_SEC_ENT5_KEYID_V1(void *table, u32 val)
  1300. {
  1301. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(29, 28));
  1302. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID,
  1303. GENMASK(29, 28));
  1304. }
  1305. static inline void SET_DCTL_SEC_ENT6_KEYID_V1(void *table, u32 val)
  1306. {
  1307. le32p_replace_bits((__le32 *)(table) + 5, val, GENMASK(31, 30));
  1308. le32p_replace_bits((__le32 *)(table) + 13, SET_DCTL_MASK_SEC_ENTX_KEYID,
  1309. GENMASK(31, 30));
  1310. }
  1311. #define SET_DCTL_MASK_SEC_ENT_VALID GENMASK(7, 0)
  1312. static inline void SET_DCTL_SEC_ENT_VALID_V1(void *table, u32 val)
  1313. {
  1314. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(7, 0));
  1315. le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENT_VALID,
  1316. GENMASK(7, 0));
  1317. }
  1318. #define SET_DCTL_MASK_SEC_ENTX GENMASK(7, 0)
  1319. static inline void SET_DCTL_SEC_ENT0_V1(void *table, u32 val)
  1320. {
  1321. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(15, 8));
  1322. le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENTX,
  1323. GENMASK(15, 8));
  1324. }
  1325. static inline void SET_DCTL_SEC_ENT1_V1(void *table, u32 val)
  1326. {
  1327. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(23, 16));
  1328. le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENTX,
  1329. GENMASK(23, 16));
  1330. }
  1331. static inline void SET_DCTL_SEC_ENT2_V1(void *table, u32 val)
  1332. {
  1333. le32p_replace_bits((__le32 *)(table) + 6, val, GENMASK(31, 24));
  1334. le32p_replace_bits((__le32 *)(table) + 14, SET_DCTL_MASK_SEC_ENTX,
  1335. GENMASK(31, 24));
  1336. }
  1337. static inline void SET_DCTL_SEC_ENT3_V1(void *table, u32 val)
  1338. {
  1339. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(7, 0));
  1340. le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX,
  1341. GENMASK(7, 0));
  1342. }
  1343. static inline void SET_DCTL_SEC_ENT4_V1(void *table, u32 val)
  1344. {
  1345. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(15, 8));
  1346. le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX,
  1347. GENMASK(15, 8));
  1348. }
  1349. static inline void SET_DCTL_SEC_ENT5_V1(void *table, u32 val)
  1350. {
  1351. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(23, 16));
  1352. le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX,
  1353. GENMASK(23, 16));
  1354. }
  1355. static inline void SET_DCTL_SEC_ENT6_V1(void *table, u32 val)
  1356. {
  1357. le32p_replace_bits((__le32 *)(table) + 7, val, GENMASK(31, 24));
  1358. le32p_replace_bits((__le32 *)(table) + 15, SET_DCTL_MASK_SEC_ENTX,
  1359. GENMASK(31, 24));
  1360. }
  1361. static inline void SET_BCN_UPD_PORT(void *h2c, u32 val)
  1362. {
  1363. le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
  1364. }
  1365. static inline void SET_BCN_UPD_MBSSID(void *h2c, u32 val)
  1366. {
  1367. le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
  1368. }
  1369. static inline void SET_BCN_UPD_BAND(void *h2c, u32 val)
  1370. {
  1371. le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
  1372. }
  1373. static inline void SET_BCN_UPD_GRP_IE_OFST(void *h2c, u32 val)
  1374. {
  1375. le32p_replace_bits((__le32 *)h2c, (val - 24) | BIT(7), GENMASK(31, 24));
  1376. }
  1377. static inline void SET_BCN_UPD_MACID(void *h2c, u32 val)
  1378. {
  1379. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
  1380. }
  1381. static inline void SET_BCN_UPD_SSN_SEL(void *h2c, u32 val)
  1382. {
  1383. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(9, 8));
  1384. }
  1385. static inline void SET_BCN_UPD_SSN_MODE(void *h2c, u32 val)
  1386. {
  1387. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(11, 10));
  1388. }
  1389. static inline void SET_BCN_UPD_RATE(void *h2c, u32 val)
  1390. {
  1391. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(20, 12));
  1392. }
  1393. static inline void SET_BCN_UPD_TXPWR(void *h2c, u32 val)
  1394. {
  1395. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(23, 21));
  1396. }
  1397. static inline void SET_BCN_UPD_TXINFO_CTRL_EN(void *h2c, u32 val)
  1398. {
  1399. le32p_replace_bits((__le32 *)(h2c) + 2, val, BIT(0));
  1400. }
  1401. static inline void SET_BCN_UPD_NTX_PATH_EN(void *h2c, u32 val)
  1402. {
  1403. le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(4, 1));
  1404. }
  1405. static inline void SET_BCN_UPD_PATH_MAP_A(void *h2c, u32 val)
  1406. {
  1407. le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(6, 5));
  1408. }
  1409. static inline void SET_BCN_UPD_PATH_MAP_B(void *h2c, u32 val)
  1410. {
  1411. le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(8, 7));
  1412. }
  1413. static inline void SET_BCN_UPD_PATH_MAP_C(void *h2c, u32 val)
  1414. {
  1415. le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(10, 9));
  1416. }
  1417. static inline void SET_BCN_UPD_PATH_MAP_D(void *h2c, u32 val)
  1418. {
  1419. le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(12, 11));
  1420. }
  1421. static inline void SET_BCN_UPD_PATH_ANTSEL_A(void *h2c, u32 val)
  1422. {
  1423. le32p_replace_bits((__le32 *)(h2c) + 2, val, BIT(13));
  1424. }
  1425. static inline void SET_BCN_UPD_PATH_ANTSEL_B(void *h2c, u32 val)
  1426. {
  1427. le32p_replace_bits((__le32 *)(h2c) + 2, val, BIT(14));
  1428. }
  1429. static inline void SET_BCN_UPD_PATH_ANTSEL_C(void *h2c, u32 val)
  1430. {
  1431. le32p_replace_bits((__le32 *)(h2c) + 2, val, BIT(15));
  1432. }
  1433. static inline void SET_BCN_UPD_PATH_ANTSEL_D(void *h2c, u32 val)
  1434. {
  1435. le32p_replace_bits((__le32 *)(h2c) + 2, val, BIT(16));
  1436. }
  1437. static inline void SET_BCN_UPD_CSA_OFST(void *h2c, u32 val)
  1438. {
  1439. le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(31, 17));
  1440. }
  1441. static inline void SET_FWROLE_MAINTAIN_MACID(void *h2c, u32 val)
  1442. {
  1443. le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
  1444. }
  1445. static inline void SET_FWROLE_MAINTAIN_SELF_ROLE(void *h2c, u32 val)
  1446. {
  1447. le32p_replace_bits((__le32 *)h2c, val, GENMASK(9, 8));
  1448. }
  1449. static inline void SET_FWROLE_MAINTAIN_UPD_MODE(void *h2c, u32 val)
  1450. {
  1451. le32p_replace_bits((__le32 *)h2c, val, GENMASK(12, 10));
  1452. }
  1453. static inline void SET_FWROLE_MAINTAIN_WIFI_ROLE(void *h2c, u32 val)
  1454. {
  1455. le32p_replace_bits((__le32 *)h2c, val, GENMASK(16, 13));
  1456. }
  1457. static inline void SET_JOININFO_MACID(void *h2c, u32 val)
  1458. {
  1459. le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
  1460. }
  1461. static inline void SET_JOININFO_OP(void *h2c, u32 val)
  1462. {
  1463. le32p_replace_bits((__le32 *)h2c, val, BIT(8));
  1464. }
  1465. static inline void SET_JOININFO_BAND(void *h2c, u32 val)
  1466. {
  1467. le32p_replace_bits((__le32 *)h2c, val, BIT(9));
  1468. }
  1469. static inline void SET_JOININFO_WMM(void *h2c, u32 val)
  1470. {
  1471. le32p_replace_bits((__le32 *)h2c, val, GENMASK(11, 10));
  1472. }
  1473. static inline void SET_JOININFO_TGR(void *h2c, u32 val)
  1474. {
  1475. le32p_replace_bits((__le32 *)h2c, val, BIT(12));
  1476. }
  1477. static inline void SET_JOININFO_ISHESTA(void *h2c, u32 val)
  1478. {
  1479. le32p_replace_bits((__le32 *)h2c, val, BIT(13));
  1480. }
  1481. static inline void SET_JOININFO_DLBW(void *h2c, u32 val)
  1482. {
  1483. le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 14));
  1484. }
  1485. static inline void SET_JOININFO_TF_MAC_PAD(void *h2c, u32 val)
  1486. {
  1487. le32p_replace_bits((__le32 *)h2c, val, GENMASK(17, 16));
  1488. }
  1489. static inline void SET_JOININFO_DL_T_PE(void *h2c, u32 val)
  1490. {
  1491. le32p_replace_bits((__le32 *)h2c, val, GENMASK(20, 18));
  1492. }
  1493. static inline void SET_JOININFO_PORT_ID(void *h2c, u32 val)
  1494. {
  1495. le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 21));
  1496. }
  1497. static inline void SET_JOININFO_NET_TYPE(void *h2c, u32 val)
  1498. {
  1499. le32p_replace_bits((__le32 *)h2c, val, GENMASK(25, 24));
  1500. }
  1501. static inline void SET_JOININFO_WIFI_ROLE(void *h2c, u32 val)
  1502. {
  1503. le32p_replace_bits((__le32 *)h2c, val, GENMASK(29, 26));
  1504. }
  1505. static inline void SET_JOININFO_SELF_ROLE(void *h2c, u32 val)
  1506. {
  1507. le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 30));
  1508. }
  1509. static inline void SET_GENERAL_PKT_MACID(void *h2c, u32 val)
  1510. {
  1511. le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
  1512. }
  1513. static inline void SET_GENERAL_PKT_PROBRSP_ID(void *h2c, u32 val)
  1514. {
  1515. le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
  1516. }
  1517. static inline void SET_GENERAL_PKT_PSPOLL_ID(void *h2c, u32 val)
  1518. {
  1519. le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 16));
  1520. }
  1521. static inline void SET_GENERAL_PKT_NULL_ID(void *h2c, u32 val)
  1522. {
  1523. le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
  1524. }
  1525. static inline void SET_GENERAL_PKT_QOS_NULL_ID(void *h2c, u32 val)
  1526. {
  1527. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(7, 0));
  1528. }
  1529. static inline void SET_GENERAL_PKT_CTS2SELF_ID(void *h2c, u32 val)
  1530. {
  1531. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
  1532. }
  1533. static inline void SET_LOG_CFG_LEVEL(void *h2c, u32 val)
  1534. {
  1535. le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
  1536. }
  1537. static inline void SET_LOG_CFG_PATH(void *h2c, u32 val)
  1538. {
  1539. le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
  1540. }
  1541. static inline void SET_LOG_CFG_COMP(void *h2c, u32 val)
  1542. {
  1543. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(31, 0));
  1544. }
  1545. static inline void SET_LOG_CFG_COMP_EXT(void *h2c, u32 val)
  1546. {
  1547. le32p_replace_bits((__le32 *)(h2c) + 2, val, GENMASK(31, 0));
  1548. }
  1549. static inline void SET_BA_CAM_VALID(void *h2c, u32 val)
  1550. {
  1551. le32p_replace_bits((__le32 *)h2c, val, BIT(0));
  1552. }
  1553. static inline void SET_BA_CAM_INIT_REQ(void *h2c, u32 val)
  1554. {
  1555. le32p_replace_bits((__le32 *)h2c, val, BIT(1));
  1556. }
  1557. static inline void SET_BA_CAM_ENTRY_IDX(void *h2c, u32 val)
  1558. {
  1559. le32p_replace_bits((__le32 *)h2c, val, GENMASK(3, 2));
  1560. }
  1561. static inline void SET_BA_CAM_TID(void *h2c, u32 val)
  1562. {
  1563. le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 4));
  1564. }
  1565. static inline void SET_BA_CAM_MACID(void *h2c, u32 val)
  1566. {
  1567. le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
  1568. }
  1569. static inline void SET_BA_CAM_BMAP_SIZE(void *h2c, u32 val)
  1570. {
  1571. le32p_replace_bits((__le32 *)h2c, val, GENMASK(19, 16));
  1572. }
  1573. static inline void SET_BA_CAM_SSN(void *h2c, u32 val)
  1574. {
  1575. le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 20));
  1576. }
  1577. static inline void SET_BA_CAM_UID(void *h2c, u32 val)
  1578. {
  1579. le32p_replace_bits((__le32 *)h2c + 1, val, GENMASK(7, 0));
  1580. }
  1581. static inline void SET_BA_CAM_STD_EN(void *h2c, u32 val)
  1582. {
  1583. le32p_replace_bits((__le32 *)h2c + 1, val, BIT(8));
  1584. }
  1585. static inline void SET_BA_CAM_BAND(void *h2c, u32 val)
  1586. {
  1587. le32p_replace_bits((__le32 *)h2c + 1, val, BIT(9));
  1588. }
  1589. static inline void SET_BA_CAM_ENTRY_IDX_V1(void *h2c, u32 val)
  1590. {
  1591. le32p_replace_bits((__le32 *)h2c + 1, val, GENMASK(31, 28));
  1592. }
  1593. static inline void SET_LPS_PARM_MACID(void *h2c, u32 val)
  1594. {
  1595. le32p_replace_bits((__le32 *)h2c, val, GENMASK(7, 0));
  1596. }
  1597. static inline void SET_LPS_PARM_PSMODE(void *h2c, u32 val)
  1598. {
  1599. le32p_replace_bits((__le32 *)h2c, val, GENMASK(15, 8));
  1600. }
  1601. static inline void SET_LPS_PARM_RLBM(void *h2c, u32 val)
  1602. {
  1603. le32p_replace_bits((__le32 *)h2c, val, GENMASK(19, 16));
  1604. }
  1605. static inline void SET_LPS_PARM_SMARTPS(void *h2c, u32 val)
  1606. {
  1607. le32p_replace_bits((__le32 *)h2c, val, GENMASK(23, 20));
  1608. }
  1609. static inline void SET_LPS_PARM_AWAKEINTERVAL(void *h2c, u32 val)
  1610. {
  1611. le32p_replace_bits((__le32 *)h2c, val, GENMASK(31, 24));
  1612. }
  1613. static inline void SET_LPS_PARM_VOUAPSD(void *h2c, u32 val)
  1614. {
  1615. le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(0));
  1616. }
  1617. static inline void SET_LPS_PARM_VIUAPSD(void *h2c, u32 val)
  1618. {
  1619. le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(1));
  1620. }
  1621. static inline void SET_LPS_PARM_BEUAPSD(void *h2c, u32 val)
  1622. {
  1623. le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(2));
  1624. }
  1625. static inline void SET_LPS_PARM_BKUAPSD(void *h2c, u32 val)
  1626. {
  1627. le32p_replace_bits((__le32 *)(h2c) + 1, val, BIT(3));
  1628. }
  1629. static inline void SET_LPS_PARM_LASTRPWM(void *h2c, u32 val)
  1630. {
  1631. le32p_replace_bits((__le32 *)(h2c) + 1, val, GENMASK(15, 8));
  1632. }
  1633. static inline void RTW89_SET_FWCMD_CPU_EXCEPTION_TYPE(void *cmd, u32 val)
  1634. {
  1635. le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 0));
  1636. }
  1637. static inline void RTW89_SET_FWCMD_PKT_DROP_SEL(void *cmd, u32 val)
  1638. {
  1639. le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
  1640. }
  1641. static inline void RTW89_SET_FWCMD_PKT_DROP_MACID(void *cmd, u32 val)
  1642. {
  1643. le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 8));
  1644. }
  1645. static inline void RTW89_SET_FWCMD_PKT_DROP_BAND(void *cmd, u32 val)
  1646. {
  1647. le32p_replace_bits((__le32 *)cmd, val, GENMASK(23, 16));
  1648. }
  1649. static inline void RTW89_SET_FWCMD_PKT_DROP_PORT(void *cmd, u32 val)
  1650. {
  1651. le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 24));
  1652. }
  1653. static inline void RTW89_SET_FWCMD_PKT_DROP_MBSSID(void *cmd, u32 val)
  1654. {
  1655. le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(7, 0));
  1656. }
  1657. static inline void RTW89_SET_FWCMD_PKT_DROP_ROLE_A_INFO_TF_TRS(void *cmd, u32 val)
  1658. {
  1659. le32p_replace_bits((__le32 *)cmd + 1, val, GENMASK(15, 8));
  1660. }
  1661. enum rtw89_btc_btf_h2c_class {
  1662. BTFC_SET = 0x10,
  1663. BTFC_GET = 0x11,
  1664. BTFC_FW_EVENT = 0x12,
  1665. };
  1666. enum rtw89_btc_btf_set {
  1667. SET_REPORT_EN = 0x0,
  1668. SET_SLOT_TABLE,
  1669. SET_MREG_TABLE,
  1670. SET_CX_POLICY,
  1671. SET_GPIO_DBG,
  1672. SET_DRV_INFO,
  1673. SET_DRV_EVENT,
  1674. SET_BT_WREG_ADDR,
  1675. SET_BT_WREG_VAL,
  1676. SET_BT_RREG_ADDR,
  1677. SET_BT_WL_CH_INFO,
  1678. SET_BT_INFO_REPORT,
  1679. SET_BT_IGNORE_WLAN_ACT,
  1680. SET_BT_TX_PWR,
  1681. SET_BT_LNA_CONSTRAIN,
  1682. SET_BT_GOLDEN_RX_RANGE,
  1683. SET_BT_PSD_REPORT,
  1684. SET_H2C_TEST,
  1685. SET_MAX1,
  1686. };
  1687. enum rtw89_btc_cxdrvinfo {
  1688. CXDRVINFO_INIT = 0,
  1689. CXDRVINFO_ROLE,
  1690. CXDRVINFO_DBCC,
  1691. CXDRVINFO_SMAP,
  1692. CXDRVINFO_RFK,
  1693. CXDRVINFO_RUN,
  1694. CXDRVINFO_CTRL,
  1695. CXDRVINFO_SCAN,
  1696. CXDRVINFO_MAX,
  1697. };
  1698. enum rtw89_scan_mode {
  1699. RTW89_SCAN_IMMEDIATE,
  1700. };
  1701. enum rtw89_scan_type {
  1702. RTW89_SCAN_ONCE,
  1703. };
  1704. static inline void RTW89_SET_FWCMD_CXHDR_TYPE(void *cmd, u8 val)
  1705. {
  1706. u8p_replace_bits((u8 *)(cmd) + 0, val, GENMASK(7, 0));
  1707. }
  1708. static inline void RTW89_SET_FWCMD_CXHDR_LEN(void *cmd, u8 val)
  1709. {
  1710. u8p_replace_bits((u8 *)(cmd) + 1, val, GENMASK(7, 0));
  1711. }
  1712. static inline void RTW89_SET_FWCMD_CXINIT_ANT_TYPE(void *cmd, u8 val)
  1713. {
  1714. u8p_replace_bits((u8 *)(cmd) + 2, val, GENMASK(7, 0));
  1715. }
  1716. static inline void RTW89_SET_FWCMD_CXINIT_ANT_NUM(void *cmd, u8 val)
  1717. {
  1718. u8p_replace_bits((u8 *)(cmd) + 3, val, GENMASK(7, 0));
  1719. }
  1720. static inline void RTW89_SET_FWCMD_CXINIT_ANT_ISO(void *cmd, u8 val)
  1721. {
  1722. u8p_replace_bits((u8 *)(cmd) + 4, val, GENMASK(7, 0));
  1723. }
  1724. static inline void RTW89_SET_FWCMD_CXINIT_ANT_POS(void *cmd, u8 val)
  1725. {
  1726. u8p_replace_bits((u8 *)(cmd) + 5, val, BIT(0));
  1727. }
  1728. static inline void RTW89_SET_FWCMD_CXINIT_ANT_DIVERSITY(void *cmd, u8 val)
  1729. {
  1730. u8p_replace_bits((u8 *)(cmd) + 5, val, BIT(1));
  1731. }
  1732. static inline void RTW89_SET_FWCMD_CXINIT_MOD_RFE(void *cmd, u8 val)
  1733. {
  1734. u8p_replace_bits((u8 *)(cmd) + 6, val, GENMASK(7, 0));
  1735. }
  1736. static inline void RTW89_SET_FWCMD_CXINIT_MOD_CV(void *cmd, u8 val)
  1737. {
  1738. u8p_replace_bits((u8 *)(cmd) + 7, val, GENMASK(7, 0));
  1739. }
  1740. static inline void RTW89_SET_FWCMD_CXINIT_MOD_BT_SOLO(void *cmd, u8 val)
  1741. {
  1742. u8p_replace_bits((u8 *)(cmd) + 8, val, BIT(0));
  1743. }
  1744. static inline void RTW89_SET_FWCMD_CXINIT_MOD_BT_POS(void *cmd, u8 val)
  1745. {
  1746. u8p_replace_bits((u8 *)(cmd) + 8, val, BIT(1));
  1747. }
  1748. static inline void RTW89_SET_FWCMD_CXINIT_MOD_SW_TYPE(void *cmd, u8 val)
  1749. {
  1750. u8p_replace_bits((u8 *)(cmd) + 8, val, BIT(2));
  1751. }
  1752. static inline void RTW89_SET_FWCMD_CXINIT_WL_GCH(void *cmd, u8 val)
  1753. {
  1754. u8p_replace_bits((u8 *)(cmd) + 10, val, GENMASK(7, 0));
  1755. }
  1756. static inline void RTW89_SET_FWCMD_CXINIT_WL_ONLY(void *cmd, u8 val)
  1757. {
  1758. u8p_replace_bits((u8 *)(cmd) + 11, val, BIT(0));
  1759. }
  1760. static inline void RTW89_SET_FWCMD_CXINIT_WL_INITOK(void *cmd, u8 val)
  1761. {
  1762. u8p_replace_bits((u8 *)(cmd) + 11, val, BIT(1));
  1763. }
  1764. static inline void RTW89_SET_FWCMD_CXINIT_DBCC_EN(void *cmd, u8 val)
  1765. {
  1766. u8p_replace_bits((u8 *)(cmd) + 11, val, BIT(2));
  1767. }
  1768. static inline void RTW89_SET_FWCMD_CXINIT_CX_OTHER(void *cmd, u8 val)
  1769. {
  1770. u8p_replace_bits((u8 *)(cmd) + 11, val, BIT(3));
  1771. }
  1772. static inline void RTW89_SET_FWCMD_CXINIT_BT_ONLY(void *cmd, u8 val)
  1773. {
  1774. u8p_replace_bits((u8 *)(cmd) + 11, val, BIT(4));
  1775. }
  1776. static inline void RTW89_SET_FWCMD_CXROLE_CONNECT_CNT(void *cmd, u8 val)
  1777. {
  1778. u8p_replace_bits((u8 *)(cmd) + 2, val, GENMASK(7, 0));
  1779. }
  1780. static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE(void *cmd, u8 val)
  1781. {
  1782. u8p_replace_bits((u8 *)(cmd) + 3, val, GENMASK(7, 0));
  1783. }
  1784. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NONE(void *cmd, u16 val)
  1785. {
  1786. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(0));
  1787. }
  1788. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_STA(void *cmd, u16 val)
  1789. {
  1790. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(1));
  1791. }
  1792. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_AP(void *cmd, u16 val)
  1793. {
  1794. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(2));
  1795. }
  1796. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_VAP(void *cmd, u16 val)
  1797. {
  1798. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(3));
  1799. }
  1800. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC(void *cmd, u16 val)
  1801. {
  1802. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(4));
  1803. }
  1804. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_ADHOC_MASTER(void *cmd, u16 val)
  1805. {
  1806. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(5));
  1807. }
  1808. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MESH(void *cmd, u16 val)
  1809. {
  1810. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(6));
  1811. }
  1812. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_MONITOR(void *cmd, u16 val)
  1813. {
  1814. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(7));
  1815. }
  1816. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_DEV(void *cmd, u16 val)
  1817. {
  1818. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(8));
  1819. }
  1820. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GC(void *cmd, u16 val)
  1821. {
  1822. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(9));
  1823. }
  1824. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_P2P_GO(void *cmd, u16 val)
  1825. {
  1826. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(10));
  1827. }
  1828. static inline void RTW89_SET_FWCMD_CXROLE_ROLE_NAN(void *cmd, u16 val)
  1829. {
  1830. le16p_replace_bits((__le16 *)((u8 *)(cmd) + 4), val, BIT(11));
  1831. }
  1832. static inline void RTW89_SET_FWCMD_CXROLE_ACT_CONNECTED(void *cmd, u8 val, int n, u8 offset)
  1833. {
  1834. u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(0));
  1835. }
  1836. static inline void RTW89_SET_FWCMD_CXROLE_ACT_PID(void *cmd, u8 val, int n, u8 offset)
  1837. {
  1838. u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(3, 1));
  1839. }
  1840. static inline void RTW89_SET_FWCMD_CXROLE_ACT_PHY(void *cmd, u8 val, int n, u8 offset)
  1841. {
  1842. u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(4));
  1843. }
  1844. static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA(void *cmd, u8 val, int n, u8 offset)
  1845. {
  1846. u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, BIT(5));
  1847. }
  1848. static inline void RTW89_SET_FWCMD_CXROLE_ACT_BAND(void *cmd, u8 val, int n, u8 offset)
  1849. {
  1850. u8p_replace_bits((u8 *)cmd + (6 + (12 + offset) * n), val, GENMASK(7, 6));
  1851. }
  1852. static inline void RTW89_SET_FWCMD_CXROLE_ACT_CLIENT_PS(void *cmd, u8 val, int n, u8 offset)
  1853. {
  1854. u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, BIT(0));
  1855. }
  1856. static inline void RTW89_SET_FWCMD_CXROLE_ACT_BW(void *cmd, u8 val, int n, u8 offset)
  1857. {
  1858. u8p_replace_bits((u8 *)cmd + (7 + (12 + offset) * n), val, GENMASK(7, 1));
  1859. }
  1860. static inline void RTW89_SET_FWCMD_CXROLE_ACT_ROLE(void *cmd, u8 val, int n, u8 offset)
  1861. {
  1862. u8p_replace_bits((u8 *)cmd + (8 + (12 + offset) * n), val, GENMASK(7, 0));
  1863. }
  1864. static inline void RTW89_SET_FWCMD_CXROLE_ACT_CH(void *cmd, u8 val, int n, u8 offset)
  1865. {
  1866. u8p_replace_bits((u8 *)cmd + (9 + (12 + offset) * n), val, GENMASK(7, 0));
  1867. }
  1868. static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_LVL(void *cmd, u16 val, int n, u8 offset)
  1869. {
  1870. le16p_replace_bits((__le16 *)((u8 *)cmd + (10 + (12 + offset) * n)), val, GENMASK(15, 0));
  1871. }
  1872. static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_LVL(void *cmd, u16 val, int n, u8 offset)
  1873. {
  1874. le16p_replace_bits((__le16 *)((u8 *)cmd + (12 + (12 + offset) * n)), val, GENMASK(15, 0));
  1875. }
  1876. static inline void RTW89_SET_FWCMD_CXROLE_ACT_TX_RATE(void *cmd, u16 val, int n, u8 offset)
  1877. {
  1878. le16p_replace_bits((__le16 *)((u8 *)cmd + (14 + (12 + offset) * n)), val, GENMASK(15, 0));
  1879. }
  1880. static inline void RTW89_SET_FWCMD_CXROLE_ACT_RX_RATE(void *cmd, u16 val, int n, u8 offset)
  1881. {
  1882. le16p_replace_bits((__le16 *)((u8 *)cmd + (16 + (12 + offset) * n)), val, GENMASK(15, 0));
  1883. }
  1884. static inline void RTW89_SET_FWCMD_CXROLE_ACT_NOA_DUR(void *cmd, u32 val, int n, u8 offset)
  1885. {
  1886. le32p_replace_bits((__le32 *)((u8 *)cmd + (20 + (12 + offset) * n)), val, GENMASK(31, 0));
  1887. }
  1888. static inline void RTW89_SET_FWCMD_CXROLE_MROLE_TYPE(void *cmd, u32 val, u8 offset)
  1889. {
  1890. le32p_replace_bits((__le32 *)((u8 *)cmd + offset), val, GENMASK(31, 0));
  1891. }
  1892. static inline void RTW89_SET_FWCMD_CXROLE_MROLE_NOA(void *cmd, u32 val, u8 offset)
  1893. {
  1894. le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 4), val, GENMASK(31, 0));
  1895. }
  1896. static inline void RTW89_SET_FWCMD_CXROLE_DBCC_EN(void *cmd, u32 val, u8 offset)
  1897. {
  1898. le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(0));
  1899. }
  1900. static inline void RTW89_SET_FWCMD_CXROLE_DBCC_CHG(void *cmd, u32 val, u8 offset)
  1901. {
  1902. le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(1));
  1903. }
  1904. static inline void RTW89_SET_FWCMD_CXROLE_DBCC_2G_PHY(void *cmd, u32 val, u8 offset)
  1905. {
  1906. le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, GENMASK(3, 2));
  1907. }
  1908. static inline void RTW89_SET_FWCMD_CXROLE_LINK_MODE_CHG(void *cmd, u32 val, u8 offset)
  1909. {
  1910. le32p_replace_bits((__le32 *)((u8 *)cmd + offset + 8), val, BIT(4));
  1911. }
  1912. static inline void RTW89_SET_FWCMD_CXCTRL_MANUAL(void *cmd, u32 val)
  1913. {
  1914. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(0));
  1915. }
  1916. static inline void RTW89_SET_FWCMD_CXCTRL_IGNORE_BT(void *cmd, u32 val)
  1917. {
  1918. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(1));
  1919. }
  1920. static inline void RTW89_SET_FWCMD_CXCTRL_ALWAYS_FREERUN(void *cmd, u32 val)
  1921. {
  1922. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, BIT(2));
  1923. }
  1924. static inline void RTW89_SET_FWCMD_CXCTRL_TRACE_STEP(void *cmd, u32 val)
  1925. {
  1926. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(18, 3));
  1927. }
  1928. static inline void RTW89_SET_FWCMD_CXRFK_STATE(void *cmd, u32 val)
  1929. {
  1930. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(1, 0));
  1931. }
  1932. static inline void RTW89_SET_FWCMD_CXRFK_PATH_MAP(void *cmd, u32 val)
  1933. {
  1934. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(5, 2));
  1935. }
  1936. static inline void RTW89_SET_FWCMD_CXRFK_PHY_MAP(void *cmd, u32 val)
  1937. {
  1938. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(7, 6));
  1939. }
  1940. static inline void RTW89_SET_FWCMD_CXRFK_BAND(void *cmd, u32 val)
  1941. {
  1942. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(9, 8));
  1943. }
  1944. static inline void RTW89_SET_FWCMD_CXRFK_TYPE(void *cmd, u32 val)
  1945. {
  1946. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 2), val, GENMASK(17, 10));
  1947. }
  1948. static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_IDX(void *cmd, u32 val)
  1949. {
  1950. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0));
  1951. }
  1952. static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_OP(void *cmd, u32 val)
  1953. {
  1954. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(10, 8));
  1955. }
  1956. static inline void RTW89_SET_FWCMD_PACKET_OFLD_PKT_LENGTH(void *cmd, u32 val)
  1957. {
  1958. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(31, 16));
  1959. }
  1960. static inline void RTW89_SET_FWCMD_SCANOFLD_CH_NUM(void *cmd, u32 val)
  1961. {
  1962. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0));
  1963. }
  1964. static inline void RTW89_SET_FWCMD_SCANOFLD_CH_SIZE(void *cmd, u32 val)
  1965. {
  1966. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(15, 8));
  1967. }
  1968. static inline void RTW89_SET_FWCMD_CHINFO_PERIOD(void *cmd, u32 val)
  1969. {
  1970. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0));
  1971. }
  1972. static inline void RTW89_SET_FWCMD_CHINFO_DWELL(void *cmd, u32 val)
  1973. {
  1974. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(15, 8));
  1975. }
  1976. static inline void RTW89_SET_FWCMD_CHINFO_CENTER_CH(void *cmd, u32 val)
  1977. {
  1978. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(23, 16));
  1979. }
  1980. static inline void RTW89_SET_FWCMD_CHINFO_PRI_CH(void *cmd, u32 val)
  1981. {
  1982. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(31, 24));
  1983. }
  1984. static inline void RTW89_SET_FWCMD_CHINFO_BW(void *cmd, u32 val)
  1985. {
  1986. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(2, 0));
  1987. }
  1988. static inline void RTW89_SET_FWCMD_CHINFO_ACTION(void *cmd, u32 val)
  1989. {
  1990. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(7, 3));
  1991. }
  1992. static inline void RTW89_SET_FWCMD_CHINFO_NUM_PKT(void *cmd, u32 val)
  1993. {
  1994. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(11, 8));
  1995. }
  1996. static inline void RTW89_SET_FWCMD_CHINFO_TX(void *cmd, u32 val)
  1997. {
  1998. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(12));
  1999. }
  2000. static inline void RTW89_SET_FWCMD_CHINFO_PAUSE_DATA(void *cmd, u32 val)
  2001. {
  2002. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(13));
  2003. }
  2004. static inline void RTW89_SET_FWCMD_CHINFO_BAND(void *cmd, u32 val)
  2005. {
  2006. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(15, 14));
  2007. }
  2008. static inline void RTW89_SET_FWCMD_CHINFO_PKT_ID(void *cmd, u32 val)
  2009. {
  2010. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(23, 16));
  2011. }
  2012. static inline void RTW89_SET_FWCMD_CHINFO_DFS(void *cmd, u32 val)
  2013. {
  2014. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(24));
  2015. }
  2016. static inline void RTW89_SET_FWCMD_CHINFO_TX_NULL(void *cmd, u32 val)
  2017. {
  2018. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(25));
  2019. }
  2020. static inline void RTW89_SET_FWCMD_CHINFO_RANDOM(void *cmd, u32 val)
  2021. {
  2022. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(26));
  2023. }
  2024. static inline void RTW89_SET_FWCMD_CHINFO_CFG_TX(void *cmd, u32 val)
  2025. {
  2026. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(27));
  2027. }
  2028. static inline void RTW89_SET_FWCMD_CHINFO_PKT0(void *cmd, u32 val)
  2029. {
  2030. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 8), val, GENMASK(7, 0));
  2031. }
  2032. static inline void RTW89_SET_FWCMD_CHINFO_PKT1(void *cmd, u32 val)
  2033. {
  2034. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 8), val, GENMASK(15, 8));
  2035. }
  2036. static inline void RTW89_SET_FWCMD_CHINFO_PKT2(void *cmd, u32 val)
  2037. {
  2038. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 8), val, GENMASK(23, 16));
  2039. }
  2040. static inline void RTW89_SET_FWCMD_CHINFO_PKT3(void *cmd, u32 val)
  2041. {
  2042. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 8), val, GENMASK(31, 24));
  2043. }
  2044. static inline void RTW89_SET_FWCMD_CHINFO_PKT4(void *cmd, u32 val)
  2045. {
  2046. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 12), val, GENMASK(7, 0));
  2047. }
  2048. static inline void RTW89_SET_FWCMD_CHINFO_PKT5(void *cmd, u32 val)
  2049. {
  2050. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 12), val, GENMASK(15, 8));
  2051. }
  2052. static inline void RTW89_SET_FWCMD_CHINFO_PKT6(void *cmd, u32 val)
  2053. {
  2054. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 12), val, GENMASK(23, 16));
  2055. }
  2056. static inline void RTW89_SET_FWCMD_CHINFO_PKT7(void *cmd, u32 val)
  2057. {
  2058. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 12), val, GENMASK(31, 24));
  2059. }
  2060. static inline void RTW89_SET_FWCMD_CHINFO_POWER_IDX(void *cmd, u32 val)
  2061. {
  2062. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 16), val, GENMASK(15, 0));
  2063. }
  2064. static inline void RTW89_SET_FWCMD_SCANOFLD_MACID(void *cmd, u32 val)
  2065. {
  2066. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(7, 0));
  2067. }
  2068. static inline void RTW89_SET_FWCMD_SCANOFLD_NORM_CY(void *cmd, u32 val)
  2069. {
  2070. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(15, 8));
  2071. }
  2072. static inline void RTW89_SET_FWCMD_SCANOFLD_PORT_ID(void *cmd, u32 val)
  2073. {
  2074. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(18, 16));
  2075. }
  2076. static inline void RTW89_SET_FWCMD_SCANOFLD_BAND(void *cmd, u32 val)
  2077. {
  2078. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, BIT(19));
  2079. }
  2080. static inline void RTW89_SET_FWCMD_SCANOFLD_OPERATION(void *cmd, u32 val)
  2081. {
  2082. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(21, 20));
  2083. }
  2084. static inline void RTW89_SET_FWCMD_SCANOFLD_TARGET_CH_BAND(void *cmd, u32 val)
  2085. {
  2086. le32p_replace_bits((__le32 *)((u8 *)(cmd)), val, GENMASK(23, 22));
  2087. }
  2088. static inline void RTW89_SET_FWCMD_SCANOFLD_NOTIFY_END(void *cmd, u32 val)
  2089. {
  2090. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(0));
  2091. }
  2092. static inline void RTW89_SET_FWCMD_SCANOFLD_TARGET_CH_MODE(void *cmd, u32 val)
  2093. {
  2094. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(1));
  2095. }
  2096. static inline void RTW89_SET_FWCMD_SCANOFLD_START_MODE(void *cmd, u32 val)
  2097. {
  2098. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, BIT(2));
  2099. }
  2100. static inline void RTW89_SET_FWCMD_SCANOFLD_SCAN_TYPE(void *cmd, u32 val)
  2101. {
  2102. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(4, 3));
  2103. }
  2104. static inline void RTW89_SET_FWCMD_SCANOFLD_TARGET_CH_BW(void *cmd, u32 val)
  2105. {
  2106. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(7, 5));
  2107. }
  2108. static inline void RTW89_SET_FWCMD_SCANOFLD_TARGET_PRI_CH(void *cmd, u32 val)
  2109. {
  2110. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(15, 8));
  2111. }
  2112. static inline void RTW89_SET_FWCMD_SCANOFLD_TARGET_CENTRAL_CH(void *cmd,
  2113. u32 val)
  2114. {
  2115. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(23, 16));
  2116. }
  2117. static inline void RTW89_SET_FWCMD_SCANOFLD_PROBE_REQ_PKT_ID(void *cmd, u32 val)
  2118. {
  2119. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 4), val, GENMASK(31, 24));
  2120. }
  2121. static inline void RTW89_SET_FWCMD_SCANOFLD_NORM_PD(void *cmd, u32 val)
  2122. {
  2123. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 8), val, GENMASK(15, 0));
  2124. }
  2125. static inline void RTW89_SET_FWCMD_SCANOFLD_SLOW_PD(void *cmd, u32 val)
  2126. {
  2127. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 8), val, GENMASK(23, 16));
  2128. }
  2129. static inline void RTW89_SET_FWCMD_SCANOFLD_TSF_HIGH(void *cmd, u32 val)
  2130. {
  2131. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 12), val, GENMASK(31, 0));
  2132. }
  2133. static inline void RTW89_SET_FWCMD_SCANOFLD_TSF_SLOW(void *cmd, u32 val)
  2134. {
  2135. le32p_replace_bits((__le32 *)((u8 *)(cmd) + 16), val, GENMASK(31, 0));
  2136. }
  2137. static inline void RTW89_SET_FWCMD_P2P_MACID(void *cmd, u32 val)
  2138. {
  2139. le32p_replace_bits((__le32 *)cmd, val, GENMASK(7, 0));
  2140. }
  2141. static inline void RTW89_SET_FWCMD_P2P_P2PID(void *cmd, u32 val)
  2142. {
  2143. le32p_replace_bits((__le32 *)cmd, val, GENMASK(11, 8));
  2144. }
  2145. static inline void RTW89_SET_FWCMD_P2P_NOAID(void *cmd, u32 val)
  2146. {
  2147. le32p_replace_bits((__le32 *)cmd, val, GENMASK(15, 12));
  2148. }
  2149. static inline void RTW89_SET_FWCMD_P2P_ACT(void *cmd, u32 val)
  2150. {
  2151. le32p_replace_bits((__le32 *)cmd, val, GENMASK(19, 16));
  2152. }
  2153. static inline void RTW89_SET_FWCMD_P2P_TYPE(void *cmd, u32 val)
  2154. {
  2155. le32p_replace_bits((__le32 *)cmd, val, BIT(20));
  2156. }
  2157. static inline void RTW89_SET_FWCMD_P2P_ALL_SLEP(void *cmd, u32 val)
  2158. {
  2159. le32p_replace_bits((__le32 *)cmd, val, BIT(21));
  2160. }
  2161. static inline void RTW89_SET_FWCMD_NOA_START_TIME(void *cmd, __le32 val)
  2162. {
  2163. *((__le32 *)cmd + 1) = val;
  2164. }
  2165. static inline void RTW89_SET_FWCMD_NOA_INTERVAL(void *cmd, __le32 val)
  2166. {
  2167. *((__le32 *)cmd + 2) = val;
  2168. }
  2169. static inline void RTW89_SET_FWCMD_NOA_DURATION(void *cmd, __le32 val)
  2170. {
  2171. *((__le32 *)cmd + 3) = val;
  2172. }
  2173. static inline void RTW89_SET_FWCMD_NOA_COUNT(void *cmd, u32 val)
  2174. {
  2175. le32p_replace_bits((__le32 *)(cmd) + 4, val, GENMASK(7, 0));
  2176. }
  2177. static inline void RTW89_SET_FWCMD_NOA_CTWINDOW(void *cmd, u32 val)
  2178. {
  2179. u8 ctwnd;
  2180. if (!(val & IEEE80211_P2P_OPPPS_ENABLE_BIT))
  2181. return;
  2182. ctwnd = FIELD_GET(IEEE80211_P2P_OPPPS_CTWINDOW_MASK, val);
  2183. le32p_replace_bits((__le32 *)(cmd) + 4, ctwnd, GENMASK(23, 8));
  2184. }
  2185. static inline void RTW89_SET_FWCMD_TSF32_TOGL_BAND(void *cmd, u32 val)
  2186. {
  2187. le32p_replace_bits((__le32 *)cmd, val, BIT(0));
  2188. }
  2189. static inline void RTW89_SET_FWCMD_TSF32_TOGL_EN(void *cmd, u32 val)
  2190. {
  2191. le32p_replace_bits((__le32 *)cmd, val, BIT(1));
  2192. }
  2193. static inline void RTW89_SET_FWCMD_TSF32_TOGL_PORT(void *cmd, u32 val)
  2194. {
  2195. le32p_replace_bits((__le32 *)cmd, val, GENMASK(4, 2));
  2196. }
  2197. static inline void RTW89_SET_FWCMD_TSF32_TOGL_EARLY(void *cmd, u32 val)
  2198. {
  2199. le32p_replace_bits((__le32 *)cmd, val, GENMASK(31, 16));
  2200. }
  2201. #define RTW89_C2H_HEADER_LEN 8
  2202. #define RTW89_GET_C2H_CATEGORY(c2h) \
  2203. le32_get_bits(*((const __le32 *)c2h), GENMASK(1, 0))
  2204. #define RTW89_GET_C2H_CLASS(c2h) \
  2205. le32_get_bits(*((const __le32 *)c2h), GENMASK(7, 2))
  2206. #define RTW89_GET_C2H_FUNC(c2h) \
  2207. le32_get_bits(*((const __le32 *)c2h), GENMASK(15, 8))
  2208. #define RTW89_GET_C2H_LEN(c2h) \
  2209. le32_get_bits(*((const __le32 *)(c2h) + 1), GENMASK(13, 0))
  2210. #define RTW89_GET_C2H_LOG_SRT_PRT(c2h) (char *)((__le32 *)(c2h) + 2)
  2211. #define RTW89_GET_C2H_LOG_LEN(len) ((len) - RTW89_C2H_HEADER_LEN)
  2212. #define RTW89_GET_MAC_C2H_DONE_ACK_CAT(c2h) \
  2213. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
  2214. #define RTW89_GET_MAC_C2H_DONE_ACK_CLASS(c2h) \
  2215. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
  2216. #define RTW89_GET_MAC_C2H_DONE_ACK_FUNC(c2h) \
  2217. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
  2218. #define RTW89_GET_MAC_C2H_DONE_ACK_H2C_RETURN(c2h) \
  2219. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 16))
  2220. #define RTW89_GET_MAC_C2H_DONE_ACK_H2C_SEQ(c2h) \
  2221. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(31, 24))
  2222. #define RTW89_GET_MAC_C2H_REV_ACK_CAT(c2h) \
  2223. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(1, 0))
  2224. #define RTW89_GET_MAC_C2H_REV_ACK_CLASS(c2h) \
  2225. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 2))
  2226. #define RTW89_GET_MAC_C2H_REV_ACK_FUNC(c2h) \
  2227. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 8))
  2228. #define RTW89_GET_MAC_C2H_REV_ACK_H2C_SEQ(c2h) \
  2229. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 16))
  2230. #define RTW89_GET_PHY_C2H_RA_RPT_MACID(c2h) \
  2231. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(15, 0))
  2232. #define RTW89_GET_PHY_C2H_RA_RPT_RETRY_RATIO(c2h) \
  2233. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 16))
  2234. #define RTW89_GET_PHY_C2H_RA_RPT_MCSNSS(c2h) \
  2235. le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(6, 0))
  2236. #define RTW89_GET_PHY_C2H_RA_RPT_MD_SEL(c2h) \
  2237. le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(9, 8))
  2238. #define RTW89_GET_PHY_C2H_RA_RPT_GILTF(c2h) \
  2239. le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(12, 10))
  2240. #define RTW89_GET_PHY_C2H_RA_RPT_BW(c2h) \
  2241. le32_get_bits(*((const __le32 *)(c2h) + 3), GENMASK(14, 13))
  2242. /* VHT, HE, HT-old: [6:4]: NSS, [3:0]: MCS
  2243. * HT-new: [6:5]: NA, [4:0]: MCS
  2244. */
  2245. #define RTW89_RA_RATE_MASK_NSS GENMASK(6, 4)
  2246. #define RTW89_RA_RATE_MASK_MCS GENMASK(3, 0)
  2247. #define RTW89_RA_RATE_MASK_HT_MCS GENMASK(4, 0)
  2248. #define RTW89_MK_HT_RATE(nss, mcs) (FIELD_PREP(GENMASK(4, 3), nss) | \
  2249. FIELD_PREP(GENMASK(2, 0), mcs))
  2250. #define RTW89_GET_MAC_C2H_PKTOFLD_ID(c2h) \
  2251. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
  2252. #define RTW89_GET_MAC_C2H_PKTOFLD_OP(c2h) \
  2253. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(10, 8))
  2254. #define RTW89_GET_MAC_C2H_PKTOFLD_LEN(c2h) \
  2255. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(31, 16))
  2256. #define RTW89_GET_MAC_C2H_SCANOFLD_PRI_CH(c2h) \
  2257. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(7, 0))
  2258. #define RTW89_GET_MAC_C2H_SCANOFLD_RSP(c2h) \
  2259. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(19, 16))
  2260. #define RTW89_GET_MAC_C2H_SCANOFLD_STATUS(c2h) \
  2261. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(23, 20))
  2262. #define RTW89_GET_MAC_C2H_ACTUAL_PERIOD(c2h) \
  2263. le32_get_bits(*((const __le32 *)(c2h) + 2), GENMASK(31, 24))
  2264. #define RTW89_GET_MAC_C2H_SCANOFLD_TX_FAIL(c2h) \
  2265. le32_get_bits(*((const __le32 *)(c2h) + 5), GENMASK(3, 0))
  2266. #define RTW89_GET_MAC_C2H_SCANOFLD_AIR_DENSITY(c2h) \
  2267. le32_get_bits(*((const __le32 *)(c2h) + 5), GENMASK(7, 4))
  2268. #define RTW89_GET_MAC_C2H_SCANOFLD_BAND(c2h) \
  2269. le32_get_bits(*((const __le32 *)(c2h) + 5), GENMASK(25, 24))
  2270. #define RTW89_FW_HDR_SIZE 32
  2271. #define RTW89_FW_SECTION_HDR_SIZE 16
  2272. #define RTW89_MFW_SIG 0xFF
  2273. struct rtw89_mfw_info {
  2274. u8 cv;
  2275. u8 type; /* enum rtw89_fw_type */
  2276. u8 mp;
  2277. u8 rsvd;
  2278. __le32 shift;
  2279. __le32 size;
  2280. u8 rsvd2[4];
  2281. } __packed;
  2282. struct rtw89_mfw_hdr {
  2283. u8 sig; /* RTW89_MFW_SIG */
  2284. u8 fw_nr;
  2285. u8 rsvd0[2];
  2286. struct {
  2287. u8 major;
  2288. u8 minor;
  2289. u8 sub;
  2290. u8 idx;
  2291. } ver;
  2292. u8 rsvd1[8];
  2293. struct rtw89_mfw_info info[];
  2294. } __packed;
  2295. struct fwcmd_hdr {
  2296. __le32 hdr0;
  2297. __le32 hdr1;
  2298. };
  2299. #define RTW89_H2C_RF_PAGE_SIZE 500
  2300. #define RTW89_H2C_RF_PAGE_NUM 3
  2301. struct rtw89_fw_h2c_rf_reg_info {
  2302. enum rtw89_rf_path rf_path;
  2303. __le32 rtw89_phy_config_rf_h2c[RTW89_H2C_RF_PAGE_NUM][RTW89_H2C_RF_PAGE_SIZE];
  2304. u16 curr_idx;
  2305. };
  2306. #define H2C_SEC_CAM_LEN 24
  2307. #define H2C_HEADER_LEN 8
  2308. #define H2C_HDR_CAT GENMASK(1, 0)
  2309. #define H2C_HDR_CLASS GENMASK(7, 2)
  2310. #define H2C_HDR_FUNC GENMASK(15, 8)
  2311. #define H2C_HDR_DEL_TYPE GENMASK(19, 16)
  2312. #define H2C_HDR_H2C_SEQ GENMASK(31, 24)
  2313. #define H2C_HDR_TOTAL_LEN GENMASK(13, 0)
  2314. #define H2C_HDR_REC_ACK BIT(14)
  2315. #define H2C_HDR_DONE_ACK BIT(15)
  2316. #define FWCMD_TYPE_H2C 0
  2317. #define H2C_CAT_TEST 0x0
  2318. /* CLASS 5 - FW STATUS TEST */
  2319. #define H2C_CL_FW_STATUS_TEST 0x5
  2320. #define H2C_FUNC_CPU_EXCEPTION 0x1
  2321. #define H2C_CAT_MAC 0x1
  2322. /* CLASS 0 - FW INFO */
  2323. #define H2C_CL_FW_INFO 0x0
  2324. #define H2C_FUNC_LOG_CFG 0x0
  2325. #define H2C_FUNC_MAC_GENERAL_PKT 0x1
  2326. /* CLASS 2 - PS */
  2327. #define H2C_CL_MAC_PS 0x2
  2328. #define H2C_FUNC_MAC_LPS_PARM 0x0
  2329. #define H2C_FUNC_P2P_ACT 0x1
  2330. /* CLASS 3 - FW download */
  2331. #define H2C_CL_MAC_FWDL 0x3
  2332. #define H2C_FUNC_MAC_FWHDR_DL 0x0
  2333. /* CLASS 5 - Frame Exchange */
  2334. #define H2C_CL_MAC_FR_EXCHG 0x5
  2335. #define H2C_FUNC_MAC_CCTLINFO_UD 0x2
  2336. #define H2C_FUNC_MAC_BCN_UPD 0x5
  2337. #define H2C_FUNC_MAC_DCTLINFO_UD_V1 0x9
  2338. #define H2C_FUNC_MAC_CCTLINFO_UD_V1 0xa
  2339. /* CLASS 6 - Address CAM */
  2340. #define H2C_CL_MAC_ADDR_CAM_UPDATE 0x6
  2341. #define H2C_FUNC_MAC_ADDR_CAM_UPD 0x0
  2342. /* CLASS 8 - Media Status Report */
  2343. #define H2C_CL_MAC_MEDIA_RPT 0x8
  2344. #define H2C_FUNC_MAC_JOININFO 0x0
  2345. #define H2C_FUNC_MAC_FWROLE_MAINTAIN 0x4
  2346. /* CLASS 9 - FW offload */
  2347. #define H2C_CL_MAC_FW_OFLD 0x9
  2348. #define H2C_FUNC_PACKET_OFLD 0x1
  2349. #define H2C_FUNC_MAC_MACID_PAUSE 0x8
  2350. #define H2C_FUNC_USR_EDCA 0xF
  2351. #define H2C_FUNC_TSF32_TOGL 0x10
  2352. #define H2C_FUNC_OFLD_CFG 0x14
  2353. #define H2C_FUNC_ADD_SCANOFLD_CH 0x16
  2354. #define H2C_FUNC_SCANOFLD 0x17
  2355. #define H2C_FUNC_PKT_DROP 0x1b
  2356. /* CLASS 10 - Security CAM */
  2357. #define H2C_CL_MAC_SEC_CAM 0xa
  2358. #define H2C_FUNC_MAC_SEC_UPD 0x1
  2359. /* CLASS 12 - BA CAM */
  2360. #define H2C_CL_BA_CAM 0xc
  2361. #define H2C_FUNC_MAC_BA_CAM 0x0
  2362. #define H2C_CAT_OUTSRC 0x2
  2363. #define H2C_CL_OUTSRC_RA 0x1
  2364. #define H2C_FUNC_OUTSRC_RA_MACIDCFG 0x0
  2365. #define H2C_CL_OUTSRC_RF_REG_A 0x8
  2366. #define H2C_CL_OUTSRC_RF_REG_B 0x9
  2367. #define H2C_CL_OUTSRC_RF_FW_NOTIFY 0xa
  2368. #define H2C_FUNC_OUTSRC_RF_GET_MCCCH 0x2
  2369. struct rtw89_fw_h2c_rf_get_mccch {
  2370. __le32 ch_0;
  2371. __le32 ch_1;
  2372. __le32 band_0;
  2373. __le32 band_1;
  2374. __le32 current_channel;
  2375. __le32 current_band_type;
  2376. } __packed;
  2377. #define RTW89_FW_RSVD_PLE_SIZE 0x800
  2378. #define RTW89_WCPU_BASE_MASK GENMASK(27, 0)
  2379. #define RTW89_FW_BACKTRACE_INFO_SIZE 8
  2380. #define RTW89_VALID_FW_BACKTRACE_SIZE(_size) \
  2381. ((_size) % RTW89_FW_BACKTRACE_INFO_SIZE == 0)
  2382. #define RTW89_FW_BACKTRACE_MAX_SIZE 512 /* 8 * 64 (entries) */
  2383. #define RTW89_FW_BACKTRACE_KEY 0xBACEBACE
  2384. int rtw89_fw_check_rdy(struct rtw89_dev *rtwdev);
  2385. int rtw89_fw_recognize(struct rtw89_dev *rtwdev);
  2386. void rtw89_early_fw_feature_recognize(struct device *device,
  2387. const struct rtw89_chip_info *chip,
  2388. u32 *early_feat_map);
  2389. int rtw89_fw_download(struct rtw89_dev *rtwdev, enum rtw89_fw_type type);
  2390. int rtw89_load_firmware(struct rtw89_dev *rtwdev);
  2391. void rtw89_unload_firmware(struct rtw89_dev *rtwdev);
  2392. int rtw89_wait_firmware_completion(struct rtw89_dev *rtwdev);
  2393. void rtw89_h2c_pkt_set_hdr(struct rtw89_dev *rtwdev, struct sk_buff *skb,
  2394. u8 type, u8 cat, u8 class, u8 func,
  2395. bool rack, bool dack, u32 len);
  2396. int rtw89_fw_h2c_default_cmac_tbl(struct rtw89_dev *rtwdev,
  2397. struct rtw89_vif *rtwvif);
  2398. int rtw89_fw_h2c_assoc_cmac_tbl(struct rtw89_dev *rtwdev,
  2399. struct ieee80211_vif *vif,
  2400. struct ieee80211_sta *sta);
  2401. int rtw89_fw_h2c_txtime_cmac_tbl(struct rtw89_dev *rtwdev,
  2402. struct rtw89_sta *rtwsta);
  2403. int rtw89_fw_h2c_txpath_cmac_tbl(struct rtw89_dev *rtwdev,
  2404. struct rtw89_sta *rtwsta);
  2405. int rtw89_fw_h2c_update_beacon(struct rtw89_dev *rtwdev,
  2406. struct rtw89_vif *rtwvif);
  2407. int rtw89_fw_h2c_cam(struct rtw89_dev *rtwdev, struct rtw89_vif *vif,
  2408. struct rtw89_sta *rtwsta, const u8 *scan_mac_addr);
  2409. int rtw89_fw_h2c_dctl_sec_cam_v1(struct rtw89_dev *rtwdev,
  2410. struct rtw89_vif *rtwvif,
  2411. struct rtw89_sta *rtwsta);
  2412. void rtw89_fw_c2h_irqsafe(struct rtw89_dev *rtwdev, struct sk_buff *c2h);
  2413. void rtw89_fw_c2h_work(struct work_struct *work);
  2414. int rtw89_fw_h2c_role_maintain(struct rtw89_dev *rtwdev,
  2415. struct rtw89_vif *rtwvif,
  2416. struct rtw89_sta *rtwsta,
  2417. enum rtw89_upd_mode upd_mode);
  2418. int rtw89_fw_h2c_join_info(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  2419. struct rtw89_sta *rtwsta, bool dis_conn);
  2420. int rtw89_fw_h2c_macid_pause(struct rtw89_dev *rtwdev, u8 sh, u8 grp,
  2421. bool pause);
  2422. int rtw89_fw_h2c_set_edca(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  2423. u8 ac, u32 val);
  2424. int rtw89_fw_h2c_set_ofld_cfg(struct rtw89_dev *rtwdev);
  2425. int rtw89_fw_h2c_ra(struct rtw89_dev *rtwdev, struct rtw89_ra_info *ra, bool csi);
  2426. int rtw89_fw_h2c_cxdrv_init(struct rtw89_dev *rtwdev);
  2427. int rtw89_fw_h2c_cxdrv_role(struct rtw89_dev *rtwdev);
  2428. int rtw89_fw_h2c_cxdrv_role_v1(struct rtw89_dev *rtwdev);
  2429. int rtw89_fw_h2c_cxdrv_ctrl(struct rtw89_dev *rtwdev);
  2430. int rtw89_fw_h2c_cxdrv_rfk(struct rtw89_dev *rtwdev);
  2431. int rtw89_fw_h2c_del_pkt_offload(struct rtw89_dev *rtwdev, u8 id);
  2432. int rtw89_fw_h2c_add_pkt_offload(struct rtw89_dev *rtwdev, u8 *id,
  2433. struct sk_buff *skb_ofld);
  2434. int rtw89_fw_h2c_scan_list_offload(struct rtw89_dev *rtwdev, int len,
  2435. struct list_head *chan_list);
  2436. int rtw89_fw_h2c_scan_offload(struct rtw89_dev *rtwdev,
  2437. struct rtw89_scan_option *opt,
  2438. struct rtw89_vif *vif);
  2439. int rtw89_fw_h2c_rf_reg(struct rtw89_dev *rtwdev,
  2440. struct rtw89_fw_h2c_rf_reg_info *info,
  2441. u16 len, u8 page);
  2442. int rtw89_fw_h2c_rf_ntfy_mcc(struct rtw89_dev *rtwdev);
  2443. int rtw89_fw_h2c_raw_with_hdr(struct rtw89_dev *rtwdev,
  2444. u8 h2c_class, u8 h2c_func, u8 *buf, u16 len,
  2445. bool rack, bool dack);
  2446. int rtw89_fw_h2c_raw(struct rtw89_dev *rtwdev, const u8 *buf, u16 len);
  2447. void rtw89_fw_send_all_early_h2c(struct rtw89_dev *rtwdev);
  2448. void rtw89_fw_free_all_early_h2c(struct rtw89_dev *rtwdev);
  2449. int rtw89_fw_h2c_general_pkt(struct rtw89_dev *rtwdev, u8 macid);
  2450. int rtw89_fw_h2c_ba_cam(struct rtw89_dev *rtwdev, struct rtw89_sta *rtwsta,
  2451. bool valid, struct ieee80211_ampdu_params *params);
  2452. void rtw89_fw_h2c_init_ba_cam_v1(struct rtw89_dev *rtwdev);
  2453. int rtw89_fw_h2c_lps_parm(struct rtw89_dev *rtwdev,
  2454. struct rtw89_lps_parm *lps_param);
  2455. struct sk_buff *rtw89_fw_h2c_alloc_skb_with_hdr(struct rtw89_dev *rtwdev, u32 len);
  2456. struct sk_buff *rtw89_fw_h2c_alloc_skb_no_hdr(struct rtw89_dev *rtwdev, u32 len);
  2457. int rtw89_fw_msg_reg(struct rtw89_dev *rtwdev,
  2458. struct rtw89_mac_h2c_info *h2c_info,
  2459. struct rtw89_mac_c2h_info *c2h_info);
  2460. int rtw89_fw_h2c_fw_log(struct rtw89_dev *rtwdev, bool enable);
  2461. void rtw89_fw_st_dbg_dump(struct rtw89_dev *rtwdev);
  2462. void rtw89_store_op_chan(struct rtw89_dev *rtwdev, bool backup);
  2463. void rtw89_hw_scan_start(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  2464. struct ieee80211_scan_request *req);
  2465. void rtw89_hw_scan_complete(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  2466. bool aborted);
  2467. int rtw89_hw_scan_offload(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  2468. bool enable);
  2469. void rtw89_hw_scan_abort(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif);
  2470. int rtw89_fw_h2c_trigger_cpu_exception(struct rtw89_dev *rtwdev);
  2471. int rtw89_fw_h2c_pkt_drop(struct rtw89_dev *rtwdev,
  2472. const struct rtw89_pkt_drop_params *params);
  2473. int rtw89_fw_h2c_p2p_act(struct rtw89_dev *rtwdev, struct ieee80211_vif *vif,
  2474. struct ieee80211_p2p_noa_desc *desc,
  2475. u8 act, u8 noa_id);
  2476. int rtw89_fw_h2c_tsf32_toggle(struct rtw89_dev *rtwdev, struct rtw89_vif *rtwvif,
  2477. bool en);
  2478. static inline void rtw89_fw_h2c_init_ba_cam(struct rtw89_dev *rtwdev)
  2479. {
  2480. const struct rtw89_chip_info *chip = rtwdev->chip;
  2481. if (chip->bacam_v1)
  2482. rtw89_fw_h2c_init_ba_cam_v1(rtwdev);
  2483. }
  2484. #endif