rtw8723d.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /* Copyright(c) 2018-2019 Realtek Corporation
  3. */
  4. #ifndef __RTW8723D_H__
  5. #define __RTW8723D_H__
  6. enum rtw8723d_path {
  7. PATH_S1,
  8. PATH_S0,
  9. PATH_NR,
  10. };
  11. enum rtw8723d_iqk_round {
  12. IQK_ROUND_0,
  13. IQK_ROUND_1,
  14. IQK_ROUND_2,
  15. IQK_ROUND_HYBRID,
  16. IQK_ROUND_SIZE,
  17. IQK_ROUND_INVALID = 0xff,
  18. };
  19. enum rtw8723d_iqk_result {
  20. IQK_S1_TX_X,
  21. IQK_S1_TX_Y,
  22. IQK_S1_RX_X,
  23. IQK_S1_RX_Y,
  24. IQK_S0_TX_X,
  25. IQK_S0_TX_Y,
  26. IQK_S0_RX_X,
  27. IQK_S0_RX_Y,
  28. IQK_NR,
  29. IQK_SX_NR = IQK_NR / PATH_NR,
  30. };
  31. struct rtw8723de_efuse {
  32. u8 mac_addr[ETH_ALEN]; /* 0xd0 */
  33. u8 vender_id[2];
  34. u8 device_id[2];
  35. u8 sub_vender_id[2];
  36. u8 sub_device_id[2];
  37. };
  38. struct rtw8723d_efuse {
  39. __le16 rtl_id;
  40. u8 rsvd[2];
  41. u8 afe;
  42. u8 rsvd1[11];
  43. /* power index for four RF paths */
  44. struct rtw_txpwr_idx txpwr_idx_table[4];
  45. u8 channel_plan; /* 0xb8 */
  46. u8 xtal_k;
  47. u8 thermal_meter;
  48. u8 iqk_lck;
  49. u8 pa_type; /* 0xbc */
  50. u8 lna_type_2g[2]; /* 0xbd */
  51. u8 lna_type_5g[2];
  52. u8 rf_board_option;
  53. u8 rf_feature_option;
  54. u8 rf_bt_setting;
  55. u8 eeprom_version;
  56. u8 eeprom_customer_id;
  57. u8 tx_bb_swing_setting_2g;
  58. u8 res_c7;
  59. u8 tx_pwr_calibrate_rate;
  60. u8 rf_antenna_option; /* 0xc9 */
  61. u8 rfe_option;
  62. u8 country_code[2];
  63. u8 res[3];
  64. struct rtw8723de_efuse e;
  65. };
  66. extern const struct rtw_chip_info rtw8723d_hw_spec;
  67. /* phy status page0 */
  68. #define GET_PHY_STAT_P0_PWDB(phy_stat) \
  69. le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
  70. /* phy status page1 */
  71. #define GET_PHY_STAT_P1_PWDB_A(phy_stat) \
  72. le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
  73. #define GET_PHY_STAT_P1_PWDB_B(phy_stat) \
  74. le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16))
  75. #define GET_PHY_STAT_P1_RF_MODE(phy_stat) \
  76. le32_get_bits(*((__le32 *)(phy_stat) + 0x03), GENMASK(29, 28))
  77. #define GET_PHY_STAT_P1_L_RXSC(phy_stat) \
  78. le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8))
  79. #define GET_PHY_STAT_P1_HT_RXSC(phy_stat) \
  80. le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12))
  81. #define GET_PHY_STAT_P1_RXEVM_A(phy_stat) \
  82. le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
  83. #define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat) \
  84. le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0))
  85. #define GET_PHY_STAT_P1_RXSNR_A(phy_stat) \
  86. le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0))
  87. static inline s32 iqkxy_to_s32(s32 val)
  88. {
  89. /* val is Q10.8 */
  90. return sign_extend32(val, 9);
  91. }
  92. static inline s32 iqk_mult(s32 x, s32 y, s32 *ext)
  93. {
  94. /* x, y and return value are Q10.8 */
  95. s32 t;
  96. t = x * y;
  97. if (ext)
  98. *ext = (t >> 7) & 0x1; /* Q.16 --> Q.9; get LSB of Q.9 */
  99. return (t >> 8); /* Q.16 --> Q.8 */
  100. }
  101. #define OFDM_SWING_A(swing) FIELD_GET(GENMASK(9, 0), swing)
  102. #define OFDM_SWING_B(swing) FIELD_GET(GENMASK(15, 10), swing)
  103. #define OFDM_SWING_C(swing) FIELD_GET(GENMASK(21, 16), swing)
  104. #define OFDM_SWING_D(swing) FIELD_GET(GENMASK(31, 22), swing)
  105. #define RTW_DEF_OFDM_SWING_INDEX 28
  106. #define RTW_DEF_CCK_SWING_INDEX 28
  107. #define MAX_TOLERANCE 5
  108. #define IQK_TX_X_ERR 0x142
  109. #define IQK_TX_Y_ERR 0x42
  110. #define IQK_RX_X_UPPER 0x11a
  111. #define IQK_RX_X_LOWER 0xe6
  112. #define IQK_RX_Y_LMT 0x1a
  113. #define IQK_TX_OK BIT(0)
  114. #define IQK_RX_OK BIT(1)
  115. #define PATH_IQK_RETRY 2
  116. #define SPUR_THRES 0x16
  117. #define CCK_DFIR_NR 3
  118. #define DIS_3WIRE 0xccf000c0
  119. #define EN_3WIRE 0xccc000c0
  120. #define START_PSD 0x400000
  121. #define FREQ_CH13 0xfccd
  122. #define FREQ_CH14 0xff9a
  123. #define RFCFGCH_CHANNEL_MASK GENMASK(7, 0)
  124. #define RFCFGCH_BW_MASK (BIT(11) | BIT(10))
  125. #define RFCFGCH_BW_20M (BIT(11) | BIT(10))
  126. #define RFCFGCH_BW_40M BIT(10)
  127. #define BIT_MASK_RFMOD BIT(0)
  128. #define BIT_LCK BIT(15)
  129. #define REG_GPIO_INTM 0x0048
  130. #define REG_BTG_SEL 0x0067
  131. #define BIT_MASK_BTG_WL BIT(7)
  132. #define REG_LTECOEX_PATH_CONTROL 0x0070
  133. #define REG_LTECOEX_CTRL 0x07c0
  134. #define REG_LTECOEX_WRITE_DATA 0x07c4
  135. #define REG_LTECOEX_READ_DATA 0x07c8
  136. #define REG_PSDFN 0x0808
  137. #define REG_BB_PWR_SAV1_11N 0x0874
  138. #define REG_ANA_PARAM1 0x0880
  139. #define REG_ANALOG_P4 0x088c
  140. #define REG_PSDRPT 0x08b4
  141. #define REG_FPGA1_RFMOD 0x0900
  142. #define REG_BB_SEL_BTG 0x0948
  143. #define REG_BBRX_DFIR 0x0954
  144. #define BIT_MASK_RXBB_DFIR GENMASK(27, 24)
  145. #define BIT_RXBB_DFIR_EN BIT(19)
  146. #define REG_CCK0_SYS 0x0a00
  147. #define BIT_CCK_SIDE_BAND BIT(4)
  148. #define REG_CCK_ANT_SEL_11N 0x0a04
  149. #define REG_PWRTH 0x0a08
  150. #define REG_CCK_FA_RST_11N 0x0a2c
  151. #define BIT_MASK_CCK_CNT_KEEP BIT(12)
  152. #define BIT_MASK_CCK_CNT_EN BIT(13)
  153. #define BIT_MASK_CCK_CNT_KPEN (BIT_MASK_CCK_CNT_KEEP | BIT_MASK_CCK_CNT_EN)
  154. #define BIT_MASK_CCK_FA_KEEP BIT(14)
  155. #define BIT_MASK_CCK_FA_EN BIT(15)
  156. #define BIT_MASK_CCK_FA_KPEN (BIT_MASK_CCK_FA_KEEP | BIT_MASK_CCK_FA_EN)
  157. #define REG_CCK_FA_LSB_11N 0x0a5c
  158. #define REG_CCK_FA_MSB_11N 0x0a58
  159. #define REG_CCK_CCA_CNT_11N 0x0a60
  160. #define BIT_MASK_CCK_FA_MSB GENMASK(7, 0)
  161. #define BIT_MASK_CCK_FA_LSB GENMASK(15, 8)
  162. #define REG_PWRTH2 0x0aa8
  163. #define REG_CSRATIO 0x0aaa
  164. #define REG_OFDM_FA_HOLDC_11N 0x0c00
  165. #define BIT_MASK_OFDM_FA_KEEP BIT(31)
  166. #define REG_BB_RX_PATH_11N 0x0c04
  167. #define REG_TRMUX_11N 0x0c08
  168. #define REG_OFDM_FA_RSTC_11N 0x0c0c
  169. #define BIT_MASK_OFDM_FA_RST BIT(31)
  170. #define REG_A_RXIQI 0x0c14
  171. #define BIT_MASK_RXIQ_S1_X 0x000003FF
  172. #define BIT_MASK_RXIQ_S1_Y1 0x0000FC00
  173. #define BIT_SET_RXIQ_S1_Y1(y) ((y) & 0x3F)
  174. #define REG_OFDM0_RXDSP 0x0c40
  175. #define BIT_MASK_RXDSP GENMASK(28, 24)
  176. #define BIT_EN_RXDSP BIT(9)
  177. #define REG_OFDM_0_ECCA_THRESHOLD 0x0c4c
  178. #define BIT_MASK_OFDM0_EXT_A BIT(31)
  179. #define BIT_MASK_OFDM0_EXT_C BIT(29)
  180. #define BIT_MASK_OFDM0_EXTS (BIT(31) | BIT(29) | BIT(28))
  181. #define BIT_SET_OFDM0_EXTS(a, c, d) (((a) << 31) | ((c) << 29) | ((d) << 28))
  182. #define REG_OFDM0_XAAGC1 0x0c50
  183. #define REG_OFDM0_XBAGC1 0x0c58
  184. #define REG_AGCRSSI 0x0c78
  185. #define REG_OFDM_0_XA_TX_IQ_IMBALANCE 0x0c80
  186. #define BIT_MASK_TXIQ_ELM_A 0x03ff
  187. #define BIT_SET_TXIQ_ELM_ACD(a, c, d) (((d) << 22) | (((c) & 0x3F) << 16) | \
  188. ((a) & 0x03ff))
  189. #define BIT_MASK_TXIQ_ELM_C GENMASK(21, 16)
  190. #define BIT_SET_TXIQ_ELM_C2(c) ((c) & 0x3F)
  191. #define BIT_MASK_TXIQ_ELM_D GENMASK(31, 22)
  192. #define REG_TXIQK_MATRIXA_LSB2_11N 0x0c94
  193. #define BIT_SET_TXIQ_ELM_C1(c) (((c) & 0x000003C0) >> 6)
  194. #define REG_RXIQK_MATRIX_LSB_11N 0x0ca0
  195. #define BIT_MASK_RXIQ_S1_Y2 0xF0000000
  196. #define BIT_SET_RXIQ_S1_Y2(y) (((y) >> 6) & 0xF)
  197. #define REG_TXIQ_AB_S0 0x0cd0
  198. #define BIT_MASK_TXIQ_A_S0 0x000007FE
  199. #define BIT_MASK_TXIQ_A_EXT_S0 BIT(0)
  200. #define BIT_MASK_TXIQ_B_S0 0x0007E000
  201. #define REG_TXIQ_CD_S0 0x0cd4
  202. #define BIT_MASK_TXIQ_C_S0 0x000007FE
  203. #define BIT_MASK_TXIQ_C_EXT_S0 BIT(0)
  204. #define BIT_MASK_TXIQ_D_S0 GENMASK(22, 13)
  205. #define BIT_MASK_TXIQ_D_EXT_S0 BIT(12)
  206. #define REG_RXIQ_AB_S0 0x0cd8
  207. #define BIT_MASK_RXIQ_X_S0 0x000003FF
  208. #define BIT_MASK_RXIQ_Y_S0 0x003FF000
  209. #define REG_OFDM_FA_TYPE1_11N 0x0cf0
  210. #define BIT_MASK_OFDM_FF_CNT GENMASK(15, 0)
  211. #define BIT_MASK_OFDM_SF_CNT GENMASK(31, 16)
  212. #define REG_OFDM_FA_RSTD_11N 0x0d00
  213. #define BIT_MASK_OFDM_FA_RST1 BIT(27)
  214. #define BIT_MASK_OFDM_FA_KEEP1 BIT(31)
  215. #define REG_CTX 0x0d03
  216. #define BIT_MASK_CTX_TYPE GENMASK(6, 4)
  217. #define REG_OFDM1_CFOTRK 0x0d2c
  218. #define BIT_EN_CFOTRK BIT(28)
  219. #define REG_OFDM1_CSI1 0x0d40
  220. #define REG_OFDM1_CSI2 0x0d44
  221. #define REG_OFDM1_CSI3 0x0d48
  222. #define REG_OFDM1_CSI4 0x0d4c
  223. #define REG_OFDM_FA_TYPE2_11N 0x0da0
  224. #define BIT_MASK_OFDM_CCA_CNT GENMASK(15, 0)
  225. #define BIT_MASK_OFDM_PF_CNT GENMASK(31, 16)
  226. #define REG_OFDM_FA_TYPE3_11N 0x0da4
  227. #define BIT_MASK_OFDM_RI_CNT GENMASK(15, 0)
  228. #define BIT_MASK_OFDM_CRC_CNT GENMASK(31, 16)
  229. #define REG_OFDM_FA_TYPE4_11N 0x0da8
  230. #define BIT_MASK_OFDM_MNS_CNT GENMASK(15, 0)
  231. #define REG_FPGA0_IQK_11N 0x0e28
  232. #define BIT_MASK_IQK_MOD 0xffffff00
  233. #define EN_IQK 0x808000
  234. #define RST_IQK 0x000000
  235. #define REG_TXIQK_TONE_A_11N 0x0e30
  236. #define REG_RXIQK_TONE_A_11N 0x0e34
  237. #define REG_TXIQK_PI_A_11N 0x0e38
  238. #define REG_RXIQK_PI_A_11N 0x0e3c
  239. #define REG_TXIQK_11N 0x0e40
  240. #define BIT_SET_TXIQK_11N(x, y) (0x80007C00 | ((x) << 16) | (y))
  241. #define REG_RXIQK_11N 0x0e44
  242. #define REG_IQK_AGC_PTS_11N 0x0e48
  243. #define REG_IQK_AGC_RSP_11N 0x0e4c
  244. #define REG_TX_IQK_TONE_B 0x0e50
  245. #define REG_RX_IQK_TONE_B 0x0e54
  246. #define REG_IQK_RES_TX 0x0e94
  247. #define BIT_MASK_RES_TX GENMASK(25, 16)
  248. #define REG_IQK_RES_TY 0x0e9c
  249. #define BIT_MASK_RES_TY GENMASK(25, 16)
  250. #define REG_IQK_RES_RX 0x0ea4
  251. #define BIT_MASK_RES_RX GENMASK(25, 16)
  252. #define REG_IQK_RES_RY 0x0eac
  253. #define BIT_IQK_TX_FAIL BIT(28)
  254. #define BIT_IQK_RX_FAIL BIT(27)
  255. #define BIT_IQK_DONE BIT(26)
  256. #define BIT_MASK_RES_RY GENMASK(25, 16)
  257. #define REG_PAGE_F_RST_11N 0x0f14
  258. #define BIT_MASK_F_RST_ALL BIT(16)
  259. #define REG_IGI_C_11N 0x0f84
  260. #define REG_IGI_D_11N 0x0f88
  261. #define REG_HT_CRC32_CNT_11N 0x0f90
  262. #define BIT_MASK_HT_CRC_OK GENMASK(15, 0)
  263. #define BIT_MASK_HT_CRC_ERR GENMASK(31, 16)
  264. #define REG_OFDM_CRC32_CNT_11N 0x0f94
  265. #define BIT_MASK_OFDM_LCRC_OK GENMASK(15, 0)
  266. #define BIT_MASK_OFDM_LCRC_ERR GENMASK(31, 16)
  267. #define REG_HT_CRC32_CNT_11N_AGG 0x0fb8
  268. #endif