bf.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. // SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
  2. /* Copyright(c) 2018-2019 Realtek Corporation.
  3. */
  4. #include "main.h"
  5. #include "reg.h"
  6. #include "bf.h"
  7. #include "debug.h"
  8. void rtw_bf_disassoc(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
  9. struct ieee80211_bss_conf *bss_conf)
  10. {
  11. struct rtw_vif *rtwvif = (struct rtw_vif *)vif->drv_priv;
  12. struct rtw_bfee *bfee = &rtwvif->bfee;
  13. struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
  14. if (bfee->role == RTW_BFEE_NONE)
  15. return;
  16. if (bfee->role == RTW_BFEE_MU)
  17. bfinfo->bfer_mu_cnt--;
  18. else if (bfee->role == RTW_BFEE_SU)
  19. bfinfo->bfer_su_cnt--;
  20. rtw_chip_config_bfee(rtwdev, rtwvif, bfee, false);
  21. bfee->role = RTW_BFEE_NONE;
  22. }
  23. void rtw_bf_assoc(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
  24. struct ieee80211_bss_conf *bss_conf)
  25. {
  26. const struct rtw_chip_info *chip = rtwdev->chip;
  27. struct ieee80211_hw *hw = rtwdev->hw;
  28. struct rtw_vif *rtwvif = (struct rtw_vif *)vif->drv_priv;
  29. struct rtw_bfee *bfee = &rtwvif->bfee;
  30. struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
  31. struct ieee80211_sta *sta;
  32. struct ieee80211_sta_vht_cap *vht_cap;
  33. struct ieee80211_sta_vht_cap *ic_vht_cap;
  34. const u8 *bssid = bss_conf->bssid;
  35. u32 sound_dim;
  36. u8 i;
  37. if (!(chip->band & RTW_BAND_5G))
  38. return;
  39. rcu_read_lock();
  40. sta = ieee80211_find_sta(vif, bssid);
  41. if (!sta) {
  42. rtw_warn(rtwdev, "failed to find station entry for bss %pM\n",
  43. bssid);
  44. goto out_unlock;
  45. }
  46. ic_vht_cap = &hw->wiphy->bands[NL80211_BAND_5GHZ]->vht_cap;
  47. vht_cap = &sta->deflink.vht_cap;
  48. if ((ic_vht_cap->cap & IEEE80211_VHT_CAP_MU_BEAMFORMEE_CAPABLE) &&
  49. (vht_cap->cap & IEEE80211_VHT_CAP_MU_BEAMFORMER_CAPABLE)) {
  50. if (bfinfo->bfer_mu_cnt >= chip->bfer_mu_max_num) {
  51. rtw_dbg(rtwdev, RTW_DBG_BF, "mu bfer number over limit\n");
  52. goto out_unlock;
  53. }
  54. ether_addr_copy(bfee->mac_addr, bssid);
  55. bfee->role = RTW_BFEE_MU;
  56. bfee->p_aid = (bssid[5] << 1) | (bssid[4] >> 7);
  57. bfee->aid = vif->cfg.aid;
  58. bfinfo->bfer_mu_cnt++;
  59. rtw_chip_config_bfee(rtwdev, rtwvif, bfee, true);
  60. } else if ((ic_vht_cap->cap & IEEE80211_VHT_CAP_SU_BEAMFORMEE_CAPABLE) &&
  61. (vht_cap->cap & IEEE80211_VHT_CAP_SU_BEAMFORMER_CAPABLE)) {
  62. if (bfinfo->bfer_su_cnt >= chip->bfer_su_max_num) {
  63. rtw_dbg(rtwdev, RTW_DBG_BF, "su bfer number over limit\n");
  64. goto out_unlock;
  65. }
  66. sound_dim = vht_cap->cap &
  67. IEEE80211_VHT_CAP_SOUNDING_DIMENSIONS_MASK;
  68. sound_dim >>= IEEE80211_VHT_CAP_SOUNDING_DIMENSIONS_SHIFT;
  69. ether_addr_copy(bfee->mac_addr, bssid);
  70. bfee->role = RTW_BFEE_SU;
  71. bfee->sound_dim = (u8)sound_dim;
  72. bfee->g_id = 0;
  73. bfee->p_aid = (bssid[5] << 1) | (bssid[4] >> 7);
  74. bfinfo->bfer_su_cnt++;
  75. for (i = 0; i < chip->bfer_su_max_num; i++) {
  76. if (!test_bit(i, bfinfo->bfer_su_reg_maping)) {
  77. set_bit(i, bfinfo->bfer_su_reg_maping);
  78. bfee->su_reg_index = i;
  79. break;
  80. }
  81. }
  82. rtw_chip_config_bfee(rtwdev, rtwvif, bfee, true);
  83. }
  84. out_unlock:
  85. rcu_read_unlock();
  86. }
  87. void rtw_bf_init_bfer_entry_mu(struct rtw_dev *rtwdev,
  88. struct mu_bfer_init_para *param)
  89. {
  90. u16 mu_bf_ctl = 0;
  91. u8 *addr = param->bfer_address;
  92. int i;
  93. for (i = 0; i < ETH_ALEN; i++)
  94. rtw_write8(rtwdev, REG_ASSOCIATED_BFMER0_INFO + i, addr[i]);
  95. rtw_write16(rtwdev, REG_ASSOCIATED_BFMER0_INFO + 6, param->paid);
  96. rtw_write16(rtwdev, REG_TX_CSI_RPT_PARAM_BW20, param->csi_para);
  97. mu_bf_ctl = rtw_read16(rtwdev, REG_WMAC_MU_BF_CTL) & 0xC000;
  98. mu_bf_ctl |= param->my_aid | (param->csi_length_sel << 12);
  99. rtw_write16(rtwdev, REG_WMAC_MU_BF_CTL, mu_bf_ctl);
  100. }
  101. void rtw_bf_cfg_sounding(struct rtw_dev *rtwdev, struct rtw_vif *vif,
  102. enum rtw_trx_desc_rate rate)
  103. {
  104. u32 psf_ctl = 0;
  105. u8 csi_rsc = 0x1;
  106. psf_ctl = rtw_read32(rtwdev, REG_BBPSF_CTRL) |
  107. BIT_WMAC_USE_NDPARATE |
  108. (csi_rsc << 13);
  109. rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
  110. RTW_SND_CTRL_SOUNDING);
  111. rtw_write8(rtwdev, REG_SND_PTCL_CTRL + 3, 0x26);
  112. rtw_write8_clr(rtwdev, REG_RXFLTMAP1, BIT_RXFLTMAP1_BF_REPORT_POLL);
  113. rtw_write8_clr(rtwdev, REG_RXFLTMAP4, BIT_RXFLTMAP4_BF_REPORT_POLL);
  114. if (vif->net_type == RTW_NET_AP_MODE)
  115. rtw_write32(rtwdev, REG_BBPSF_CTRL, psf_ctl | BIT(12));
  116. else
  117. rtw_write32(rtwdev, REG_BBPSF_CTRL, psf_ctl & ~BIT(12));
  118. }
  119. void rtw_bf_cfg_mu_bfee(struct rtw_dev *rtwdev, struct cfg_mumimo_para *param)
  120. {
  121. u8 mu_tbl_sel;
  122. u8 mu_valid;
  123. mu_valid = rtw_read8(rtwdev, REG_MU_TX_CTL) &
  124. ~BIT_MASK_R_MU_TABLE_VALID;
  125. rtw_write8(rtwdev, REG_MU_TX_CTL,
  126. (mu_valid | BIT(0) | BIT(1)) & ~(BIT(7)));
  127. mu_tbl_sel = rtw_read8(rtwdev, REG_MU_TX_CTL + 1) & 0xF8;
  128. rtw_write8(rtwdev, REG_MU_TX_CTL + 1, mu_tbl_sel);
  129. rtw_write32(rtwdev, REG_MU_STA_GID_VLD, param->given_gid_tab[0]);
  130. rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO, param->given_user_pos[0]);
  131. rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO + 4,
  132. param->given_user_pos[1]);
  133. rtw_write8(rtwdev, REG_MU_TX_CTL + 1, mu_tbl_sel | 1);
  134. rtw_write32(rtwdev, REG_MU_STA_GID_VLD, param->given_gid_tab[1]);
  135. rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO, param->given_user_pos[2]);
  136. rtw_write32(rtwdev, REG_MU_STA_USER_POS_INFO + 4,
  137. param->given_user_pos[3]);
  138. }
  139. void rtw_bf_del_bfer_entry_mu(struct rtw_dev *rtwdev)
  140. {
  141. rtw_write32(rtwdev, REG_ASSOCIATED_BFMER0_INFO, 0);
  142. rtw_write32(rtwdev, REG_ASSOCIATED_BFMER0_INFO + 4, 0);
  143. rtw_write16(rtwdev, REG_WMAC_MU_BF_CTL, 0);
  144. rtw_write8(rtwdev, REG_MU_TX_CTL, 0);
  145. }
  146. void rtw_bf_del_sounding(struct rtw_dev *rtwdev)
  147. {
  148. rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM, 0);
  149. }
  150. void rtw_bf_enable_bfee_su(struct rtw_dev *rtwdev, struct rtw_vif *vif,
  151. struct rtw_bfee *bfee)
  152. {
  153. u8 nc_index = hweight8(rtwdev->hal.antenna_rx) - 1;
  154. u8 nr_index = bfee->sound_dim;
  155. u8 grouping = 0, codebookinfo = 1, coefficientsize = 3;
  156. u32 addr_bfer_info, addr_csi_rpt, csi_param;
  157. u8 i;
  158. rtw_dbg(rtwdev, RTW_DBG_BF, "config as an su bfee\n");
  159. switch (bfee->su_reg_index) {
  160. case 1:
  161. addr_bfer_info = REG_ASSOCIATED_BFMER1_INFO;
  162. addr_csi_rpt = REG_TX_CSI_RPT_PARAM_BW20 + 2;
  163. break;
  164. case 0:
  165. default:
  166. addr_bfer_info = REG_ASSOCIATED_BFMER0_INFO;
  167. addr_csi_rpt = REG_TX_CSI_RPT_PARAM_BW20;
  168. break;
  169. }
  170. /* Sounding protocol control */
  171. rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
  172. RTW_SND_CTRL_SOUNDING);
  173. /* MAC address/Partial AID of Beamformer */
  174. for (i = 0; i < ETH_ALEN; i++)
  175. rtw_write8(rtwdev, addr_bfer_info + i, bfee->mac_addr[i]);
  176. csi_param = (u16)((coefficientsize << 10) |
  177. (codebookinfo << 8) |
  178. (grouping << 6) |
  179. (nr_index << 3) |
  180. nc_index);
  181. rtw_write16(rtwdev, addr_csi_rpt, csi_param);
  182. /* ndp rx standby timer */
  183. rtw_write8(rtwdev, REG_SND_PTCL_CTRL + 3, RTW_NDP_RX_STANDBY_TIME);
  184. }
  185. EXPORT_SYMBOL(rtw_bf_enable_bfee_su);
  186. /* nc index: 1 2T2R 0 1T1R
  187. * nr index: 1 use Nsts 0 use reg setting
  188. * codebookinfo: 1 802.11ac 3 802.11n
  189. */
  190. void rtw_bf_enable_bfee_mu(struct rtw_dev *rtwdev, struct rtw_vif *vif,
  191. struct rtw_bfee *bfee)
  192. {
  193. struct rtw_bf_info *bf_info = &rtwdev->bf_info;
  194. struct mu_bfer_init_para param;
  195. u8 nc_index = hweight8(rtwdev->hal.antenna_rx) - 1;
  196. u8 nr_index = 1;
  197. u8 grouping = 0, codebookinfo = 1, coefficientsize = 0;
  198. u32 csi_param;
  199. rtw_dbg(rtwdev, RTW_DBG_BF, "config as an mu bfee\n");
  200. csi_param = (u16)((coefficientsize << 10) |
  201. (codebookinfo << 8) |
  202. (grouping << 6) |
  203. (nr_index << 3) |
  204. nc_index);
  205. rtw_dbg(rtwdev, RTW_DBG_BF, "nc=%d nr=%d group=%d codebookinfo=%d coefficientsize=%d\n",
  206. nc_index, nr_index, grouping, codebookinfo,
  207. coefficientsize);
  208. param.paid = bfee->p_aid;
  209. param.csi_para = csi_param;
  210. param.my_aid = bfee->aid & 0xfff;
  211. param.csi_length_sel = HAL_CSI_SEG_4K;
  212. ether_addr_copy(param.bfer_address, bfee->mac_addr);
  213. rtw_bf_init_bfer_entry_mu(rtwdev, &param);
  214. bf_info->cur_csi_rpt_rate = DESC_RATE6M;
  215. rtw_bf_cfg_sounding(rtwdev, vif, DESC_RATE6M);
  216. /* accept action_no_ack */
  217. rtw_write16_set(rtwdev, REG_RXFLTMAP0, BIT_RXFLTMAP0_ACTIONNOACK);
  218. /* accept NDPA and BF report poll */
  219. rtw_write16_set(rtwdev, REG_RXFLTMAP1, BIT_RXFLTMAP1_BF);
  220. }
  221. EXPORT_SYMBOL(rtw_bf_enable_bfee_mu);
  222. void rtw_bf_remove_bfee_su(struct rtw_dev *rtwdev,
  223. struct rtw_bfee *bfee)
  224. {
  225. struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
  226. rtw_dbg(rtwdev, RTW_DBG_BF, "remove as a su bfee\n");
  227. rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
  228. RTW_SND_CTRL_REMOVE);
  229. switch (bfee->su_reg_index) {
  230. case 0:
  231. rtw_write32(rtwdev, REG_ASSOCIATED_BFMER0_INFO, 0);
  232. rtw_write16(rtwdev, REG_ASSOCIATED_BFMER0_INFO + 4, 0);
  233. rtw_write16(rtwdev, REG_TX_CSI_RPT_PARAM_BW20, 0);
  234. break;
  235. case 1:
  236. rtw_write32(rtwdev, REG_ASSOCIATED_BFMER1_INFO, 0);
  237. rtw_write16(rtwdev, REG_ASSOCIATED_BFMER1_INFO + 4, 0);
  238. rtw_write16(rtwdev, REG_TX_CSI_RPT_PARAM_BW20 + 2, 0);
  239. break;
  240. }
  241. clear_bit(bfee->su_reg_index, bfinfo->bfer_su_reg_maping);
  242. bfee->su_reg_index = 0xFF;
  243. }
  244. EXPORT_SYMBOL(rtw_bf_remove_bfee_su);
  245. void rtw_bf_remove_bfee_mu(struct rtw_dev *rtwdev,
  246. struct rtw_bfee *bfee)
  247. {
  248. struct rtw_bf_info *bfinfo = &rtwdev->bf_info;
  249. rtw_write8_mask(rtwdev, REG_SND_PTCL_CTRL, BIT_MASK_BEAMFORM,
  250. RTW_SND_CTRL_REMOVE);
  251. rtw_bf_del_bfer_entry_mu(rtwdev);
  252. if (bfinfo->bfer_su_cnt == 0 && bfinfo->bfer_mu_cnt == 0)
  253. rtw_bf_del_sounding(rtwdev);
  254. }
  255. EXPORT_SYMBOL(rtw_bf_remove_bfee_mu);
  256. void rtw_bf_set_gid_table(struct rtw_dev *rtwdev, struct ieee80211_vif *vif,
  257. struct ieee80211_bss_conf *conf)
  258. {
  259. struct rtw_vif *rtwvif = (struct rtw_vif *)vif->drv_priv;
  260. struct rtw_bfee *bfee = &rtwvif->bfee;
  261. struct cfg_mumimo_para param;
  262. if (bfee->role != RTW_BFEE_MU) {
  263. rtw_dbg(rtwdev, RTW_DBG_BF, "this vif is not mu bfee\n");
  264. return;
  265. }
  266. param.grouping_bitmap = 0;
  267. param.mu_tx_en = 0;
  268. memset(param.sounding_sts, 0, 6);
  269. memcpy(param.given_gid_tab, conf->mu_group.membership, 8);
  270. memcpy(param.given_user_pos, conf->mu_group.position, 16);
  271. rtw_dbg(rtwdev, RTW_DBG_BF, "STA0: gid_valid=0x%x, user_position_l=0x%x, user_position_h=0x%x\n",
  272. param.given_gid_tab[0], param.given_user_pos[0],
  273. param.given_user_pos[1]);
  274. rtw_dbg(rtwdev, RTW_DBG_BF, "STA1: gid_valid=0x%x, user_position_l=0x%x, user_position_h=0x%x\n",
  275. param.given_gid_tab[1], param.given_user_pos[2],
  276. param.given_user_pos[3]);
  277. rtw_bf_cfg_mu_bfee(rtwdev, &param);
  278. }
  279. EXPORT_SYMBOL(rtw_bf_set_gid_table);
  280. void rtw_bf_phy_init(struct rtw_dev *rtwdev)
  281. {
  282. u8 tmp8;
  283. u32 tmp32;
  284. u8 retry_limit = 0xA;
  285. u8 ndpa_rate = 0x10;
  286. u8 ack_policy = 3;
  287. tmp32 = rtw_read32(rtwdev, REG_MU_TX_CTL);
  288. /* Enable P1 aggr new packet according to P0 transfer time */
  289. tmp32 |= BIT_MU_P1_WAIT_STATE_EN;
  290. /* MU Retry Limit */
  291. tmp32 &= ~BIT_MASK_R_MU_RL;
  292. tmp32 |= (retry_limit << BIT_SHIFT_R_MU_RL) & BIT_MASK_R_MU_RL;
  293. /* Disable Tx MU-MIMO until sounding done */
  294. tmp32 &= ~BIT_EN_MU_MIMO;
  295. /* Clear validity of MU STAs */
  296. tmp32 &= ~BIT_MASK_R_MU_TABLE_VALID;
  297. rtw_write32(rtwdev, REG_MU_TX_CTL, tmp32);
  298. /* MU-MIMO Option as default value */
  299. tmp8 = ack_policy << BIT_SHIFT_WMAC_TXMU_ACKPOLICY;
  300. tmp8 |= BIT_WMAC_TXMU_ACKPOLICY_EN;
  301. rtw_write8(rtwdev, REG_WMAC_MU_BF_OPTION, tmp8);
  302. /* MU-MIMO Control as default value */
  303. rtw_write16(rtwdev, REG_WMAC_MU_BF_CTL, 0);
  304. /* Set MU NDPA rate & BW source */
  305. rtw_write32_set(rtwdev, REG_TXBF_CTRL, BIT_USE_NDPA_PARAMETER);
  306. /* Set NDPA Rate */
  307. rtw_write8(rtwdev, REG_NDPA_OPT_CTRL, ndpa_rate);
  308. rtw_write32_mask(rtwdev, REG_BBPSF_CTRL, BIT_MASK_CSI_RATE,
  309. DESC_RATE6M);
  310. }
  311. EXPORT_SYMBOL(rtw_bf_phy_init);
  312. void rtw_bf_cfg_csi_rate(struct rtw_dev *rtwdev, u8 rssi, u8 cur_rate,
  313. u8 fixrate_en, u8 *new_rate)
  314. {
  315. u32 csi_cfg;
  316. u16 cur_rrsr;
  317. csi_cfg = rtw_read32(rtwdev, REG_BBPSF_CTRL) & ~BIT_MASK_CSI_RATE;
  318. cur_rrsr = rtw_read16(rtwdev, REG_RRSR);
  319. if (rssi >= 40) {
  320. if (cur_rate != DESC_RATE54M) {
  321. cur_rrsr |= BIT(DESC_RATE54M);
  322. csi_cfg |= (DESC_RATE54M & BIT_MASK_CSI_RATE_VAL) <<
  323. BIT_SHIFT_CSI_RATE;
  324. rtw_write16(rtwdev, REG_RRSR, cur_rrsr);
  325. rtw_write32(rtwdev, REG_BBPSF_CTRL, csi_cfg);
  326. }
  327. *new_rate = DESC_RATE54M;
  328. } else {
  329. if (cur_rate != DESC_RATE24M) {
  330. cur_rrsr &= ~BIT(DESC_RATE54M);
  331. csi_cfg |= (DESC_RATE54M & BIT_MASK_CSI_RATE_VAL) <<
  332. BIT_SHIFT_CSI_RATE;
  333. rtw_write16(rtwdev, REG_RRSR, cur_rrsr);
  334. rtw_write32(rtwdev, REG_BBPSF_CTRL, csi_cfg);
  335. }
  336. *new_rate = DESC_RATE24M;
  337. }
  338. }
  339. EXPORT_SYMBOL(rtw_bf_cfg_csi_rate);