rt2800.h 97 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. Copyright (C) 2004 - 2010 Ivo van Doorn <[email protected]>
  4. Copyright (C) 2010 Willow Garage <http://www.willowgarage.com>
  5. Copyright (C) 2009 Alban Browaeys <[email protected]>
  6. Copyright (C) 2009 Felix Fietkau <[email protected]>
  7. Copyright (C) 2009 Luis Correia <[email protected]>
  8. Copyright (C) 2009 Mattias Nissler <[email protected]>
  9. Copyright (C) 2009 Mark Asselstine <[email protected]>
  10. Copyright (C) 2009 Xose Vazquez Perez <[email protected]>
  11. Copyright (C) 2009 Bart Zolnierkiewicz <[email protected]>
  12. <http://rt2x00.serialmonkey.com>
  13. */
  14. /*
  15. Module: rt2800
  16. Abstract: Data structures and registers for the rt2800 modules.
  17. Supported chipsets: RT2800E, RT2800ED & RT2800U.
  18. */
  19. #ifndef RT2800_H
  20. #define RT2800_H
  21. /*
  22. * RF chip defines.
  23. *
  24. * RF2820 2.4G 2T3R
  25. * RF2850 2.4G/5G 2T3R
  26. * RF2720 2.4G 1T2R
  27. * RF2750 2.4G/5G 1T2R
  28. * RF3020 2.4G 1T1R
  29. * RF2020 2.4G B/G
  30. * RF3021 2.4G 1T2R
  31. * RF3022 2.4G 2T2R
  32. * RF3052 2.4G/5G 2T2R
  33. * RF2853 2.4G/5G 3T3R
  34. * RF3320 2.4G 1T1R(RT3350/RT3370/RT3390)
  35. * RF3322 2.4G 2T2R(RT3352/RT3371/RT3372/RT3391/RT3392)
  36. * RF3053 2.4G/5G 3T3R(RT3563/RT3573/RT3593)
  37. * RF3853 2.4G/5G 3T3R(RT3883/RT3662)
  38. * RF5592 2.4G/5G 2T2R
  39. * RF3070 2.4G 1T1R
  40. * RF5360 2.4G 1T1R
  41. * RF5362 2.4G 1T1R
  42. * RF5370 2.4G 1T1R
  43. * RF5390 2.4G 1T1R
  44. */
  45. #define RF2820 0x0001
  46. #define RF2850 0x0002
  47. #define RF2720 0x0003
  48. #define RF2750 0x0004
  49. #define RF3020 0x0005
  50. #define RF2020 0x0006
  51. #define RF3021 0x0007
  52. #define RF3022 0x0008
  53. #define RF3052 0x0009
  54. #define RF2853 0x000a
  55. #define RF3320 0x000b
  56. #define RF3322 0x000c
  57. #define RF3053 0x000d
  58. #define RF5592 0x000f
  59. #define RF3070 0x3070
  60. #define RF3290 0x3290
  61. #define RF3853 0x3853
  62. #define RF5350 0x5350
  63. #define RF5360 0x5360
  64. #define RF5362 0x5362
  65. #define RF5370 0x5370
  66. #define RF5372 0x5372
  67. #define RF5390 0x5390
  68. #define RF5392 0x5392
  69. #define RF7620 0x7620
  70. /*
  71. * Chipset revisions.
  72. */
  73. #define REV_RT2860C 0x0100
  74. #define REV_RT2860D 0x0101
  75. #define REV_RT2872E 0x0200
  76. #define REV_RT3070E 0x0200
  77. #define REV_RT3070F 0x0201
  78. #define REV_RT3071E 0x0211
  79. #define REV_RT3090E 0x0211
  80. #define REV_RT3390E 0x0211
  81. #define REV_RT3593E 0x0211
  82. #define REV_RT5390F 0x0502
  83. #define REV_RT5370G 0x0503
  84. #define REV_RT5390R 0x1502
  85. #define REV_RT5592C 0x0221
  86. #define DEFAULT_RSSI_OFFSET 120
  87. /*
  88. * Register layout information.
  89. */
  90. #define CSR_REG_BASE 0x1000
  91. #define CSR_REG_SIZE 0x0800
  92. #define EEPROM_BASE 0x0000
  93. #define EEPROM_SIZE 0x0200
  94. #define BBP_BASE 0x0000
  95. #define BBP_SIZE 0x00ff
  96. #define RF_BASE 0x0004
  97. #define RF_SIZE 0x0010
  98. #define RFCSR_BASE 0x0000
  99. #define RFCSR_SIZE 0x0040
  100. /*
  101. * Number of TX queues.
  102. */
  103. #define NUM_TX_QUEUES 4
  104. /*
  105. * Registers.
  106. */
  107. /*
  108. * MAC_CSR0_3290: MAC_CSR0 for RT3290 to identity MAC version number.
  109. */
  110. #define MAC_CSR0_3290 0x0000
  111. /*
  112. * E2PROM_CSR: PCI EEPROM control register.
  113. * RELOAD: Write 1 to reload eeprom content.
  114. * TYPE: 0: 93c46, 1:93c66.
  115. * LOAD_STATUS: 1:loading, 0:done.
  116. */
  117. #define E2PROM_CSR 0x0004
  118. #define E2PROM_CSR_DATA_CLOCK FIELD32(0x00000001)
  119. #define E2PROM_CSR_CHIP_SELECT FIELD32(0x00000002)
  120. #define E2PROM_CSR_DATA_IN FIELD32(0x00000004)
  121. #define E2PROM_CSR_DATA_OUT FIELD32(0x00000008)
  122. #define E2PROM_CSR_TYPE FIELD32(0x00000030)
  123. #define E2PROM_CSR_LOAD_STATUS FIELD32(0x00000040)
  124. #define E2PROM_CSR_RELOAD FIELD32(0x00000080)
  125. /*
  126. * CMB_CTRL_CFG
  127. */
  128. #define CMB_CTRL 0x0020
  129. #define AUX_OPT_BIT0 FIELD32(0x00000001)
  130. #define AUX_OPT_BIT1 FIELD32(0x00000002)
  131. #define AUX_OPT_BIT2 FIELD32(0x00000004)
  132. #define AUX_OPT_BIT3 FIELD32(0x00000008)
  133. #define AUX_OPT_BIT4 FIELD32(0x00000010)
  134. #define AUX_OPT_BIT5 FIELD32(0x00000020)
  135. #define AUX_OPT_BIT6 FIELD32(0x00000040)
  136. #define AUX_OPT_BIT7 FIELD32(0x00000080)
  137. #define AUX_OPT_BIT8 FIELD32(0x00000100)
  138. #define AUX_OPT_BIT9 FIELD32(0x00000200)
  139. #define AUX_OPT_BIT10 FIELD32(0x00000400)
  140. #define AUX_OPT_BIT11 FIELD32(0x00000800)
  141. #define AUX_OPT_BIT12 FIELD32(0x00001000)
  142. #define AUX_OPT_BIT13 FIELD32(0x00002000)
  143. #define AUX_OPT_BIT14 FIELD32(0x00004000)
  144. #define AUX_OPT_BIT15 FIELD32(0x00008000)
  145. #define LDO25_LEVEL FIELD32(0x00030000)
  146. #define LDO25_LARGEA FIELD32(0x00040000)
  147. #define LDO25_FRC_ON FIELD32(0x00080000)
  148. #define CMB_RSV FIELD32(0x00300000)
  149. #define XTAL_RDY FIELD32(0x00400000)
  150. #define PLL_LD FIELD32(0x00800000)
  151. #define LDO_CORE_LEVEL FIELD32(0x0F000000)
  152. #define LDO_BGSEL FIELD32(0x30000000)
  153. #define LDO3_EN FIELD32(0x40000000)
  154. #define LDO0_EN FIELD32(0x80000000)
  155. /*
  156. * EFUSE_CSR_3290: RT3290 EEPROM
  157. */
  158. #define EFUSE_CTRL_3290 0x0024
  159. /*
  160. * EFUSE_DATA3 of 3290
  161. */
  162. #define EFUSE_DATA3_3290 0x0028
  163. /*
  164. * EFUSE_DATA2 of 3290
  165. */
  166. #define EFUSE_DATA2_3290 0x002c
  167. /*
  168. * EFUSE_DATA1 of 3290
  169. */
  170. #define EFUSE_DATA1_3290 0x0030
  171. /*
  172. * EFUSE_DATA0 of 3290
  173. */
  174. #define EFUSE_DATA0_3290 0x0034
  175. /*
  176. * OSC_CTRL_CFG
  177. * Ring oscillator configuration
  178. */
  179. #define OSC_CTRL 0x0038
  180. #define OSC_REF_CYCLE FIELD32(0x00001fff)
  181. #define OSC_RSV FIELD32(0x0000e000)
  182. #define OSC_CAL_CNT FIELD32(0x0fff0000)
  183. #define OSC_CAL_ACK FIELD32(0x10000000)
  184. #define OSC_CLK_32K_VLD FIELD32(0x20000000)
  185. #define OSC_CAL_REQ FIELD32(0x40000000)
  186. #define OSC_ROSC_EN FIELD32(0x80000000)
  187. /*
  188. * COEX_CFG_0
  189. */
  190. #define COEX_CFG0 0x0040
  191. #define COEX_CFG_ANT FIELD32(0xff000000)
  192. /*
  193. * COEX_CFG_1
  194. */
  195. #define COEX_CFG1 0x0044
  196. /*
  197. * COEX_CFG_2
  198. */
  199. #define COEX_CFG2 0x0048
  200. #define BT_COEX_CFG1 FIELD32(0xff000000)
  201. #define BT_COEX_CFG0 FIELD32(0x00ff0000)
  202. #define WL_COEX_CFG1 FIELD32(0x0000ff00)
  203. #define WL_COEX_CFG0 FIELD32(0x000000ff)
  204. /*
  205. * PLL_CTRL_CFG
  206. * PLL configuration register
  207. */
  208. #define PLL_CTRL 0x0050
  209. #define PLL_RESERVED_INPUT1 FIELD32(0x000000ff)
  210. #define PLL_RESERVED_INPUT2 FIELD32(0x0000ff00)
  211. #define PLL_CONTROL FIELD32(0x00070000)
  212. #define PLL_LPF_R1 FIELD32(0x00080000)
  213. #define PLL_LPF_C1_CTRL FIELD32(0x00300000)
  214. #define PLL_LPF_C2_CTRL FIELD32(0x00c00000)
  215. #define PLL_CP_CURRENT_CTRL FIELD32(0x03000000)
  216. #define PLL_PFD_DELAY_CTRL FIELD32(0x0c000000)
  217. #define PLL_LOCK_CTRL FIELD32(0x70000000)
  218. #define PLL_VBGBK_EN FIELD32(0x80000000)
  219. /*
  220. * WLAN_CTRL_CFG
  221. * RT3290 wlan configuration
  222. */
  223. #define WLAN_FUN_CTRL 0x0080
  224. #define WLAN_EN FIELD32(0x00000001)
  225. #define WLAN_CLK_EN FIELD32(0x00000002)
  226. #define WLAN_RSV1 FIELD32(0x00000004)
  227. #define WLAN_RESET FIELD32(0x00000008)
  228. #define PCIE_APP0_CLK_REQ FIELD32(0x00000010)
  229. #define FRC_WL_ANT_SET FIELD32(0x00000020)
  230. #define INV_TR_SW0 FIELD32(0x00000040)
  231. #define WLAN_GPIO_IN_BIT0 FIELD32(0x00000100)
  232. #define WLAN_GPIO_IN_BIT1 FIELD32(0x00000200)
  233. #define WLAN_GPIO_IN_BIT2 FIELD32(0x00000400)
  234. #define WLAN_GPIO_IN_BIT3 FIELD32(0x00000800)
  235. #define WLAN_GPIO_IN_BIT4 FIELD32(0x00001000)
  236. #define WLAN_GPIO_IN_BIT5 FIELD32(0x00002000)
  237. #define WLAN_GPIO_IN_BIT6 FIELD32(0x00004000)
  238. #define WLAN_GPIO_IN_BIT7 FIELD32(0x00008000)
  239. #define WLAN_GPIO_IN_BIT_ALL FIELD32(0x0000ff00)
  240. #define WLAN_GPIO_OUT_BIT0 FIELD32(0x00010000)
  241. #define WLAN_GPIO_OUT_BIT1 FIELD32(0x00020000)
  242. #define WLAN_GPIO_OUT_BIT2 FIELD32(0x00040000)
  243. #define WLAN_GPIO_OUT_BIT3 FIELD32(0x00050000)
  244. #define WLAN_GPIO_OUT_BIT4 FIELD32(0x00100000)
  245. #define WLAN_GPIO_OUT_BIT5 FIELD32(0x00200000)
  246. #define WLAN_GPIO_OUT_BIT6 FIELD32(0x00400000)
  247. #define WLAN_GPIO_OUT_BIT7 FIELD32(0x00800000)
  248. #define WLAN_GPIO_OUT_BIT_ALL FIELD32(0x00ff0000)
  249. #define WLAN_GPIO_OUT_OE_BIT0 FIELD32(0x01000000)
  250. #define WLAN_GPIO_OUT_OE_BIT1 FIELD32(0x02000000)
  251. #define WLAN_GPIO_OUT_OE_BIT2 FIELD32(0x04000000)
  252. #define WLAN_GPIO_OUT_OE_BIT3 FIELD32(0x08000000)
  253. #define WLAN_GPIO_OUT_OE_BIT4 FIELD32(0x10000000)
  254. #define WLAN_GPIO_OUT_OE_BIT5 FIELD32(0x20000000)
  255. #define WLAN_GPIO_OUT_OE_BIT6 FIELD32(0x40000000)
  256. #define WLAN_GPIO_OUT_OE_BIT7 FIELD32(0x80000000)
  257. #define WLAN_GPIO_OUT_OE_BIT_ALL FIELD32(0xff000000)
  258. /*
  259. * AUX_CTRL: Aux/PCI-E related configuration
  260. */
  261. #define AUX_CTRL 0x10c
  262. #define AUX_CTRL_WAKE_PCIE_EN FIELD32(0x00000002)
  263. #define AUX_CTRL_FORCE_PCIE_CLK FIELD32(0x00000400)
  264. /*
  265. * OPT_14: Unknown register used by rt3xxx devices.
  266. */
  267. #define OPT_14_CSR 0x0114
  268. #define OPT_14_CSR_BIT0 FIELD32(0x00000001)
  269. /*
  270. * INT_SOURCE_CSR: Interrupt source register.
  271. * Write one to clear corresponding bit.
  272. * TX_FIFO_STATUS: FIFO Statistics is full, sw should read TX_STA_FIFO
  273. */
  274. #define INT_SOURCE_CSR 0x0200
  275. #define INT_SOURCE_CSR_RXDELAYINT FIELD32(0x00000001)
  276. #define INT_SOURCE_CSR_TXDELAYINT FIELD32(0x00000002)
  277. #define INT_SOURCE_CSR_RX_DONE FIELD32(0x00000004)
  278. #define INT_SOURCE_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  279. #define INT_SOURCE_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  280. #define INT_SOURCE_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  281. #define INT_SOURCE_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  282. #define INT_SOURCE_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  283. #define INT_SOURCE_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  284. #define INT_SOURCE_CSR_MCU_COMMAND FIELD32(0x00000200)
  285. #define INT_SOURCE_CSR_RXTX_COHERENT FIELD32(0x00000400)
  286. #define INT_SOURCE_CSR_TBTT FIELD32(0x00000800)
  287. #define INT_SOURCE_CSR_PRE_TBTT FIELD32(0x00001000)
  288. #define INT_SOURCE_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  289. #define INT_SOURCE_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  290. #define INT_SOURCE_CSR_GPTIMER FIELD32(0x00008000)
  291. #define INT_SOURCE_CSR_RX_COHERENT FIELD32(0x00010000)
  292. #define INT_SOURCE_CSR_TX_COHERENT FIELD32(0x00020000)
  293. /*
  294. * INT_MASK_CSR: Interrupt MASK register. 1: the interrupt is mask OFF.
  295. */
  296. #define INT_MASK_CSR 0x0204
  297. #define INT_MASK_CSR_RXDELAYINT FIELD32(0x00000001)
  298. #define INT_MASK_CSR_TXDELAYINT FIELD32(0x00000002)
  299. #define INT_MASK_CSR_RX_DONE FIELD32(0x00000004)
  300. #define INT_MASK_CSR_AC0_DMA_DONE FIELD32(0x00000008)
  301. #define INT_MASK_CSR_AC1_DMA_DONE FIELD32(0x00000010)
  302. #define INT_MASK_CSR_AC2_DMA_DONE FIELD32(0x00000020)
  303. #define INT_MASK_CSR_AC3_DMA_DONE FIELD32(0x00000040)
  304. #define INT_MASK_CSR_HCCA_DMA_DONE FIELD32(0x00000080)
  305. #define INT_MASK_CSR_MGMT_DMA_DONE FIELD32(0x00000100)
  306. #define INT_MASK_CSR_MCU_COMMAND FIELD32(0x00000200)
  307. #define INT_MASK_CSR_RXTX_COHERENT FIELD32(0x00000400)
  308. #define INT_MASK_CSR_TBTT FIELD32(0x00000800)
  309. #define INT_MASK_CSR_PRE_TBTT FIELD32(0x00001000)
  310. #define INT_MASK_CSR_TX_FIFO_STATUS FIELD32(0x00002000)
  311. #define INT_MASK_CSR_AUTO_WAKEUP FIELD32(0x00004000)
  312. #define INT_MASK_CSR_GPTIMER FIELD32(0x00008000)
  313. #define INT_MASK_CSR_RX_COHERENT FIELD32(0x00010000)
  314. #define INT_MASK_CSR_TX_COHERENT FIELD32(0x00020000)
  315. /*
  316. * WPDMA_GLO_CFG
  317. */
  318. #define WPDMA_GLO_CFG 0x0208
  319. #define WPDMA_GLO_CFG_ENABLE_TX_DMA FIELD32(0x00000001)
  320. #define WPDMA_GLO_CFG_TX_DMA_BUSY FIELD32(0x00000002)
  321. #define WPDMA_GLO_CFG_ENABLE_RX_DMA FIELD32(0x00000004)
  322. #define WPDMA_GLO_CFG_RX_DMA_BUSY FIELD32(0x00000008)
  323. #define WPDMA_GLO_CFG_WP_DMA_BURST_SIZE FIELD32(0x00000030)
  324. #define WPDMA_GLO_CFG_TX_WRITEBACK_DONE FIELD32(0x00000040)
  325. #define WPDMA_GLO_CFG_BIG_ENDIAN FIELD32(0x00000080)
  326. #define WPDMA_GLO_CFG_RX_HDR_SCATTER FIELD32(0x0000ff00)
  327. #define WPDMA_GLO_CFG_HDR_SEG_LEN FIELD32(0xffff0000)
  328. /*
  329. * WPDMA_RST_IDX
  330. */
  331. #define WPDMA_RST_IDX 0x020c
  332. #define WPDMA_RST_IDX_DTX_IDX0 FIELD32(0x00000001)
  333. #define WPDMA_RST_IDX_DTX_IDX1 FIELD32(0x00000002)
  334. #define WPDMA_RST_IDX_DTX_IDX2 FIELD32(0x00000004)
  335. #define WPDMA_RST_IDX_DTX_IDX3 FIELD32(0x00000008)
  336. #define WPDMA_RST_IDX_DTX_IDX4 FIELD32(0x00000010)
  337. #define WPDMA_RST_IDX_DTX_IDX5 FIELD32(0x00000020)
  338. #define WPDMA_RST_IDX_DRX_IDX0 FIELD32(0x00010000)
  339. /*
  340. * DELAY_INT_CFG
  341. */
  342. #define DELAY_INT_CFG 0x0210
  343. #define DELAY_INT_CFG_RXMAX_PTIME FIELD32(0x000000ff)
  344. #define DELAY_INT_CFG_RXMAX_PINT FIELD32(0x00007f00)
  345. #define DELAY_INT_CFG_RXDLY_INT_EN FIELD32(0x00008000)
  346. #define DELAY_INT_CFG_TXMAX_PTIME FIELD32(0x00ff0000)
  347. #define DELAY_INT_CFG_TXMAX_PINT FIELD32(0x7f000000)
  348. #define DELAY_INT_CFG_TXDLY_INT_EN FIELD32(0x80000000)
  349. /*
  350. * WMM_AIFSN_CFG: Aifsn for each EDCA AC
  351. * AIFSN0: AC_VO
  352. * AIFSN1: AC_VI
  353. * AIFSN2: AC_BE
  354. * AIFSN3: AC_BK
  355. */
  356. #define WMM_AIFSN_CFG 0x0214
  357. #define WMM_AIFSN_CFG_AIFSN0 FIELD32(0x0000000f)
  358. #define WMM_AIFSN_CFG_AIFSN1 FIELD32(0x000000f0)
  359. #define WMM_AIFSN_CFG_AIFSN2 FIELD32(0x00000f00)
  360. #define WMM_AIFSN_CFG_AIFSN3 FIELD32(0x0000f000)
  361. /*
  362. * WMM_CWMIN_CSR: CWmin for each EDCA AC
  363. * CWMIN0: AC_VO
  364. * CWMIN1: AC_VI
  365. * CWMIN2: AC_BE
  366. * CWMIN3: AC_BK
  367. */
  368. #define WMM_CWMIN_CFG 0x0218
  369. #define WMM_CWMIN_CFG_CWMIN0 FIELD32(0x0000000f)
  370. #define WMM_CWMIN_CFG_CWMIN1 FIELD32(0x000000f0)
  371. #define WMM_CWMIN_CFG_CWMIN2 FIELD32(0x00000f00)
  372. #define WMM_CWMIN_CFG_CWMIN3 FIELD32(0x0000f000)
  373. /*
  374. * WMM_CWMAX_CSR: CWmax for each EDCA AC
  375. * CWMAX0: AC_VO
  376. * CWMAX1: AC_VI
  377. * CWMAX2: AC_BE
  378. * CWMAX3: AC_BK
  379. */
  380. #define WMM_CWMAX_CFG 0x021c
  381. #define WMM_CWMAX_CFG_CWMAX0 FIELD32(0x0000000f)
  382. #define WMM_CWMAX_CFG_CWMAX1 FIELD32(0x000000f0)
  383. #define WMM_CWMAX_CFG_CWMAX2 FIELD32(0x00000f00)
  384. #define WMM_CWMAX_CFG_CWMAX3 FIELD32(0x0000f000)
  385. /*
  386. * AC_TXOP0: AC_VO/AC_VI TXOP register
  387. * AC0TXOP: AC_VO in unit of 32us
  388. * AC1TXOP: AC_VI in unit of 32us
  389. */
  390. #define WMM_TXOP0_CFG 0x0220
  391. #define WMM_TXOP0_CFG_AC0TXOP FIELD32(0x0000ffff)
  392. #define WMM_TXOP0_CFG_AC1TXOP FIELD32(0xffff0000)
  393. /*
  394. * AC_TXOP1: AC_BE/AC_BK TXOP register
  395. * AC2TXOP: AC_BE in unit of 32us
  396. * AC3TXOP: AC_BK in unit of 32us
  397. */
  398. #define WMM_TXOP1_CFG 0x0224
  399. #define WMM_TXOP1_CFG_AC2TXOP FIELD32(0x0000ffff)
  400. #define WMM_TXOP1_CFG_AC3TXOP FIELD32(0xffff0000)
  401. /*
  402. * GPIO_CTRL:
  403. * GPIO_CTRL_VALx: GPIO value
  404. * GPIO_CTRL_DIRx: GPIO direction: 0 = output; 1 = input
  405. */
  406. #define GPIO_CTRL 0x0228
  407. #define GPIO_CTRL_VAL0 FIELD32(0x00000001)
  408. #define GPIO_CTRL_VAL1 FIELD32(0x00000002)
  409. #define GPIO_CTRL_VAL2 FIELD32(0x00000004)
  410. #define GPIO_CTRL_VAL3 FIELD32(0x00000008)
  411. #define GPIO_CTRL_VAL4 FIELD32(0x00000010)
  412. #define GPIO_CTRL_VAL5 FIELD32(0x00000020)
  413. #define GPIO_CTRL_VAL6 FIELD32(0x00000040)
  414. #define GPIO_CTRL_VAL7 FIELD32(0x00000080)
  415. #define GPIO_CTRL_DIR0 FIELD32(0x00000100)
  416. #define GPIO_CTRL_DIR1 FIELD32(0x00000200)
  417. #define GPIO_CTRL_DIR2 FIELD32(0x00000400)
  418. #define GPIO_CTRL_DIR3 FIELD32(0x00000800)
  419. #define GPIO_CTRL_DIR4 FIELD32(0x00001000)
  420. #define GPIO_CTRL_DIR5 FIELD32(0x00002000)
  421. #define GPIO_CTRL_DIR6 FIELD32(0x00004000)
  422. #define GPIO_CTRL_DIR7 FIELD32(0x00008000)
  423. #define GPIO_CTRL_VAL8 FIELD32(0x00010000)
  424. #define GPIO_CTRL_VAL9 FIELD32(0x00020000)
  425. #define GPIO_CTRL_VAL10 FIELD32(0x00040000)
  426. #define GPIO_CTRL_DIR8 FIELD32(0x01000000)
  427. #define GPIO_CTRL_DIR9 FIELD32(0x02000000)
  428. #define GPIO_CTRL_DIR10 FIELD32(0x04000000)
  429. /*
  430. * MCU_CMD_CFG
  431. */
  432. #define MCU_CMD_CFG 0x022c
  433. /*
  434. * AC_VO register offsets
  435. */
  436. #define TX_BASE_PTR0 0x0230
  437. #define TX_MAX_CNT0 0x0234
  438. #define TX_CTX_IDX0 0x0238
  439. #define TX_DTX_IDX0 0x023c
  440. /*
  441. * AC_VI register offsets
  442. */
  443. #define TX_BASE_PTR1 0x0240
  444. #define TX_MAX_CNT1 0x0244
  445. #define TX_CTX_IDX1 0x0248
  446. #define TX_DTX_IDX1 0x024c
  447. /*
  448. * AC_BE register offsets
  449. */
  450. #define TX_BASE_PTR2 0x0250
  451. #define TX_MAX_CNT2 0x0254
  452. #define TX_CTX_IDX2 0x0258
  453. #define TX_DTX_IDX2 0x025c
  454. /*
  455. * AC_BK register offsets
  456. */
  457. #define TX_BASE_PTR3 0x0260
  458. #define TX_MAX_CNT3 0x0264
  459. #define TX_CTX_IDX3 0x0268
  460. #define TX_DTX_IDX3 0x026c
  461. /*
  462. * HCCA register offsets
  463. */
  464. #define TX_BASE_PTR4 0x0270
  465. #define TX_MAX_CNT4 0x0274
  466. #define TX_CTX_IDX4 0x0278
  467. #define TX_DTX_IDX4 0x027c
  468. /*
  469. * MGMT register offsets
  470. */
  471. #define TX_BASE_PTR5 0x0280
  472. #define TX_MAX_CNT5 0x0284
  473. #define TX_CTX_IDX5 0x0288
  474. #define TX_DTX_IDX5 0x028c
  475. /*
  476. * RX register offsets
  477. */
  478. #define RX_BASE_PTR 0x0290
  479. #define RX_MAX_CNT 0x0294
  480. #define RX_CRX_IDX 0x0298
  481. #define RX_DRX_IDX 0x029c
  482. /*
  483. * USB_DMA_CFG
  484. * RX_BULK_AGG_TIMEOUT: Rx Bulk Aggregation TimeOut in unit of 33ns.
  485. * RX_BULK_AGG_LIMIT: Rx Bulk Aggregation Limit in unit of 256 bytes.
  486. * PHY_CLEAR: phy watch dog enable.
  487. * TX_CLEAR: Clear USB DMA TX path.
  488. * TXOP_HALT: Halt TXOP count down when TX buffer is full.
  489. * RX_BULK_AGG_EN: Enable Rx Bulk Aggregation.
  490. * RX_BULK_EN: Enable USB DMA Rx.
  491. * TX_BULK_EN: Enable USB DMA Tx.
  492. * EP_OUT_VALID: OUT endpoint data valid.
  493. * RX_BUSY: USB DMA RX FSM busy.
  494. * TX_BUSY: USB DMA TX FSM busy.
  495. */
  496. #define USB_DMA_CFG 0x02a0
  497. #define USB_DMA_CFG_RX_BULK_AGG_TIMEOUT FIELD32(0x000000ff)
  498. #define USB_DMA_CFG_RX_BULK_AGG_LIMIT FIELD32(0x0000ff00)
  499. #define USB_DMA_CFG_PHY_CLEAR FIELD32(0x00010000)
  500. #define USB_DMA_CFG_TX_CLEAR FIELD32(0x00080000)
  501. #define USB_DMA_CFG_TXOP_HALT FIELD32(0x00100000)
  502. #define USB_DMA_CFG_RX_BULK_AGG_EN FIELD32(0x00200000)
  503. #define USB_DMA_CFG_RX_BULK_EN FIELD32(0x00400000)
  504. #define USB_DMA_CFG_TX_BULK_EN FIELD32(0x00800000)
  505. #define USB_DMA_CFG_EP_OUT_VALID FIELD32(0x3f000000)
  506. #define USB_DMA_CFG_RX_BUSY FIELD32(0x40000000)
  507. #define USB_DMA_CFG_TX_BUSY FIELD32(0x80000000)
  508. /*
  509. * US_CYC_CNT
  510. * BT_MODE_EN: Bluetooth mode enable
  511. * CLOCK CYCLE: Clock cycle count in 1us.
  512. * PCI:0x21, PCIE:0x7d, USB:0x1e
  513. */
  514. #define US_CYC_CNT 0x02a4
  515. #define US_CYC_CNT_BT_MODE_EN FIELD32(0x00000100)
  516. #define US_CYC_CNT_CLOCK_CYCLE FIELD32(0x000000ff)
  517. /*
  518. * PBF_SYS_CTRL
  519. * HOST_RAM_WRITE: enable Host program ram write selection
  520. */
  521. #define PBF_SYS_CTRL 0x0400
  522. #define PBF_SYS_CTRL_READY FIELD32(0x00000080)
  523. #define PBF_SYS_CTRL_HOST_RAM_WRITE FIELD32(0x00010000)
  524. /*
  525. * HOST-MCU shared memory
  526. */
  527. #define HOST_CMD_CSR 0x0404
  528. #define HOST_CMD_CSR_HOST_COMMAND FIELD32(0x000000ff)
  529. /*
  530. * PBF registers
  531. * Most are for debug. Driver doesn't touch PBF register.
  532. */
  533. #define PBF_CFG 0x0408
  534. #define PBF_MAX_PCNT 0x040c
  535. #define PBF_CTRL 0x0410
  536. #define PBF_INT_STA 0x0414
  537. #define PBF_INT_ENA 0x0418
  538. /*
  539. * BCN_OFFSET0:
  540. */
  541. #define BCN_OFFSET0 0x042c
  542. #define BCN_OFFSET0_BCN0 FIELD32(0x000000ff)
  543. #define BCN_OFFSET0_BCN1 FIELD32(0x0000ff00)
  544. #define BCN_OFFSET0_BCN2 FIELD32(0x00ff0000)
  545. #define BCN_OFFSET0_BCN3 FIELD32(0xff000000)
  546. /*
  547. * BCN_OFFSET1:
  548. */
  549. #define BCN_OFFSET1 0x0430
  550. #define BCN_OFFSET1_BCN4 FIELD32(0x000000ff)
  551. #define BCN_OFFSET1_BCN5 FIELD32(0x0000ff00)
  552. #define BCN_OFFSET1_BCN6 FIELD32(0x00ff0000)
  553. #define BCN_OFFSET1_BCN7 FIELD32(0xff000000)
  554. /*
  555. * TXRXQ_PCNT: PBF register
  556. * PCNT_TX0Q: Page count for TX hardware queue 0
  557. * PCNT_TX1Q: Page count for TX hardware queue 1
  558. * PCNT_TX2Q: Page count for TX hardware queue 2
  559. * PCNT_RX0Q: Page count for RX hardware queue
  560. */
  561. #define TXRXQ_PCNT 0x0438
  562. #define TXRXQ_PCNT_TX0Q FIELD32(0x000000ff)
  563. #define TXRXQ_PCNT_TX1Q FIELD32(0x0000ff00)
  564. #define TXRXQ_PCNT_TX2Q FIELD32(0x00ff0000)
  565. #define TXRXQ_PCNT_RX0Q FIELD32(0xff000000)
  566. /*
  567. * PBF register
  568. * Debug. Driver doesn't touch PBF register.
  569. */
  570. #define PBF_DBG 0x043c
  571. /*
  572. * RF registers
  573. */
  574. #define RF_CSR_CFG 0x0500
  575. #define RF_CSR_CFG_DATA FIELD32(0x000000ff)
  576. #define RF_CSR_CFG_REGNUM FIELD32(0x00003f00)
  577. #define RF_CSR_CFG_WRITE FIELD32(0x00010000)
  578. #define RF_CSR_CFG_BUSY FIELD32(0x00020000)
  579. /*
  580. * MT7620 RF registers (reversed order)
  581. */
  582. #define RF_CSR_CFG_DATA_MT7620 FIELD32(0x0000ff00)
  583. #define RF_CSR_CFG_REGNUM_MT7620 FIELD32(0x03ff0000)
  584. #define RF_CSR_CFG_WRITE_MT7620 FIELD32(0x00000010)
  585. #define RF_CSR_CFG_BUSY_MT7620 FIELD32(0x00000001)
  586. /* undocumented registers for calibration of new MAC */
  587. #define RF_CONTROL0 0x0518
  588. #define RF_BYPASS0 0x051c
  589. #define RF_CONTROL1 0x0520
  590. #define RF_BYPASS1 0x0524
  591. #define RF_CONTROL2 0x0528
  592. #define RF_BYPASS2 0x052c
  593. #define RF_CONTROL3 0x0530
  594. #define RF_BYPASS3 0x0534
  595. /*
  596. * EFUSE_CSR: RT30x0 EEPROM
  597. */
  598. #define EFUSE_CTRL 0x0580
  599. #define EFUSE_CTRL_ADDRESS_IN FIELD32(0x03fe0000)
  600. #define EFUSE_CTRL_MODE FIELD32(0x000000c0)
  601. #define EFUSE_CTRL_KICK FIELD32(0x40000000)
  602. #define EFUSE_CTRL_PRESENT FIELD32(0x80000000)
  603. /*
  604. * EFUSE_DATA0
  605. */
  606. #define EFUSE_DATA0 0x0590
  607. /*
  608. * EFUSE_DATA1
  609. */
  610. #define EFUSE_DATA1 0x0594
  611. /*
  612. * EFUSE_DATA2
  613. */
  614. #define EFUSE_DATA2 0x0598
  615. /*
  616. * EFUSE_DATA3
  617. */
  618. #define EFUSE_DATA3 0x059c
  619. /*
  620. * LDO_CFG0
  621. */
  622. #define LDO_CFG0 0x05d4
  623. #define LDO_CFG0_DELAY3 FIELD32(0x000000ff)
  624. #define LDO_CFG0_DELAY2 FIELD32(0x0000ff00)
  625. #define LDO_CFG0_DELAY1 FIELD32(0x00ff0000)
  626. #define LDO_CFG0_BGSEL FIELD32(0x03000000)
  627. #define LDO_CFG0_LDO_CORE_VLEVEL FIELD32(0x1c000000)
  628. #define LD0_CFG0_LDO25_LEVEL FIELD32(0x60000000)
  629. #define LDO_CFG0_LDO25_LARGEA FIELD32(0x80000000)
  630. /*
  631. * GPIO_SWITCH
  632. */
  633. #define GPIO_SWITCH 0x05dc
  634. #define GPIO_SWITCH_0 FIELD32(0x00000001)
  635. #define GPIO_SWITCH_1 FIELD32(0x00000002)
  636. #define GPIO_SWITCH_2 FIELD32(0x00000004)
  637. #define GPIO_SWITCH_3 FIELD32(0x00000008)
  638. #define GPIO_SWITCH_4 FIELD32(0x00000010)
  639. #define GPIO_SWITCH_5 FIELD32(0x00000020)
  640. #define GPIO_SWITCH_6 FIELD32(0x00000040)
  641. #define GPIO_SWITCH_7 FIELD32(0x00000080)
  642. /*
  643. * FIXME: where the DEBUG_INDEX name come from?
  644. */
  645. #define MAC_DEBUG_INDEX 0x05e8
  646. #define MAC_DEBUG_INDEX_XTAL FIELD32(0x80000000)
  647. /*
  648. * MAC Control/Status Registers(CSR).
  649. * Some values are set in TU, whereas 1 TU == 1024 us.
  650. */
  651. /*
  652. * MAC_CSR0: ASIC revision number.
  653. * ASIC_REV: 0
  654. * ASIC_VER: 2860 or 2870
  655. */
  656. #define MAC_CSR0 0x1000
  657. #define MAC_CSR0_REVISION FIELD32(0x0000ffff)
  658. #define MAC_CSR0_CHIPSET FIELD32(0xffff0000)
  659. /*
  660. * MAC_SYS_CTRL:
  661. */
  662. #define MAC_SYS_CTRL 0x1004
  663. #define MAC_SYS_CTRL_RESET_CSR FIELD32(0x00000001)
  664. #define MAC_SYS_CTRL_RESET_BBP FIELD32(0x00000002)
  665. #define MAC_SYS_CTRL_ENABLE_TX FIELD32(0x00000004)
  666. #define MAC_SYS_CTRL_ENABLE_RX FIELD32(0x00000008)
  667. #define MAC_SYS_CTRL_CONTINUOUS_TX FIELD32(0x00000010)
  668. #define MAC_SYS_CTRL_LOOPBACK FIELD32(0x00000020)
  669. #define MAC_SYS_CTRL_WLAN_HALT FIELD32(0x00000040)
  670. #define MAC_SYS_CTRL_RX_TIMESTAMP FIELD32(0x00000080)
  671. /*
  672. * MAC_ADDR_DW0: STA MAC register 0
  673. */
  674. #define MAC_ADDR_DW0 0x1008
  675. #define MAC_ADDR_DW0_BYTE0 FIELD32(0x000000ff)
  676. #define MAC_ADDR_DW0_BYTE1 FIELD32(0x0000ff00)
  677. #define MAC_ADDR_DW0_BYTE2 FIELD32(0x00ff0000)
  678. #define MAC_ADDR_DW0_BYTE3 FIELD32(0xff000000)
  679. /*
  680. * MAC_ADDR_DW1: STA MAC register 1
  681. * UNICAST_TO_ME_MASK:
  682. * Used to mask off bits from byte 5 of the MAC address
  683. * to determine the UNICAST_TO_ME bit for RX frames.
  684. * The full mask is complemented by BSS_ID_MASK:
  685. * MASK = BSS_ID_MASK & UNICAST_TO_ME_MASK
  686. */
  687. #define MAC_ADDR_DW1 0x100c
  688. #define MAC_ADDR_DW1_BYTE4 FIELD32(0x000000ff)
  689. #define MAC_ADDR_DW1_BYTE5 FIELD32(0x0000ff00)
  690. #define MAC_ADDR_DW1_UNICAST_TO_ME_MASK FIELD32(0x00ff0000)
  691. /*
  692. * MAC_BSSID_DW0: BSSID register 0
  693. */
  694. #define MAC_BSSID_DW0 0x1010
  695. #define MAC_BSSID_DW0_BYTE0 FIELD32(0x000000ff)
  696. #define MAC_BSSID_DW0_BYTE1 FIELD32(0x0000ff00)
  697. #define MAC_BSSID_DW0_BYTE2 FIELD32(0x00ff0000)
  698. #define MAC_BSSID_DW0_BYTE3 FIELD32(0xff000000)
  699. /*
  700. * MAC_BSSID_DW1: BSSID register 1
  701. * BSS_ID_MASK:
  702. * 0: 1-BSSID mode (BSS index = 0)
  703. * 1: 2-BSSID mode (BSS index: Byte5, bit 0)
  704. * 2: 4-BSSID mode (BSS index: byte5, bit 0 - 1)
  705. * 3: 8-BSSID mode (BSS index: byte5, bit 0 - 2)
  706. * This mask is used to mask off bits 0, 1 and 2 of byte 5 of the
  707. * BSSID. This will make sure that those bits will be ignored
  708. * when determining the MY_BSS of RX frames.
  709. */
  710. #define MAC_BSSID_DW1 0x1014
  711. #define MAC_BSSID_DW1_BYTE4 FIELD32(0x000000ff)
  712. #define MAC_BSSID_DW1_BYTE5 FIELD32(0x0000ff00)
  713. #define MAC_BSSID_DW1_BSS_ID_MASK FIELD32(0x00030000)
  714. #define MAC_BSSID_DW1_BSS_BCN_NUM FIELD32(0x001c0000)
  715. /*
  716. * MAX_LEN_CFG: Maximum frame length register.
  717. * MAX_MPDU: rt2860b max 16k bytes
  718. * MAX_PSDU: Maximum PSDU length
  719. * (power factor) 0:2^13, 1:2^14, 2:2^15, 3:2^16
  720. */
  721. #define MAX_LEN_CFG 0x1018
  722. #define MAX_LEN_CFG_MAX_MPDU FIELD32(0x00000fff)
  723. #define MAX_LEN_CFG_MAX_PSDU FIELD32(0x00003000)
  724. #define MAX_LEN_CFG_MIN_PSDU FIELD32(0x0000c000)
  725. #define MAX_LEN_CFG_MIN_MPDU FIELD32(0x000f0000)
  726. /*
  727. * BBP_CSR_CFG: BBP serial control register
  728. * VALUE: Register value to program into BBP
  729. * REG_NUM: Selected BBP register
  730. * READ_CONTROL: 0 write BBP, 1 read BBP
  731. * BUSY: ASIC is busy executing BBP commands
  732. * BBP_PAR_DUR: 0 4 MAC clocks, 1 8 MAC clocks
  733. * BBP_RW_MODE: 0 serial, 1 parallel
  734. */
  735. #define BBP_CSR_CFG 0x101c
  736. #define BBP_CSR_CFG_VALUE FIELD32(0x000000ff)
  737. #define BBP_CSR_CFG_REGNUM FIELD32(0x0000ff00)
  738. #define BBP_CSR_CFG_READ_CONTROL FIELD32(0x00010000)
  739. #define BBP_CSR_CFG_BUSY FIELD32(0x00020000)
  740. #define BBP_CSR_CFG_BBP_PAR_DUR FIELD32(0x00040000)
  741. #define BBP_CSR_CFG_BBP_RW_MODE FIELD32(0x00080000)
  742. /*
  743. * RF_CSR_CFG0: RF control register
  744. * REGID_AND_VALUE: Register value to program into RF
  745. * BITWIDTH: Selected RF register
  746. * STANDBYMODE: 0 high when standby, 1 low when standby
  747. * SEL: 0 RF_LE0 activate, 1 RF_LE1 activate
  748. * BUSY: ASIC is busy executing RF commands
  749. */
  750. #define RF_CSR_CFG0 0x1020
  751. #define RF_CSR_CFG0_REGID_AND_VALUE FIELD32(0x00ffffff)
  752. #define RF_CSR_CFG0_BITWIDTH FIELD32(0x1f000000)
  753. #define RF_CSR_CFG0_REG_VALUE_BW FIELD32(0x1fffffff)
  754. #define RF_CSR_CFG0_STANDBYMODE FIELD32(0x20000000)
  755. #define RF_CSR_CFG0_SEL FIELD32(0x40000000)
  756. #define RF_CSR_CFG0_BUSY FIELD32(0x80000000)
  757. /*
  758. * RF_CSR_CFG1: RF control register
  759. * REGID_AND_VALUE: Register value to program into RF
  760. * RFGAP: Gap between BB_CONTROL_RF and RF_LE
  761. * 0: 3 system clock cycle (37.5usec)
  762. * 1: 5 system clock cycle (62.5usec)
  763. */
  764. #define RF_CSR_CFG1 0x1024
  765. #define RF_CSR_CFG1_REGID_AND_VALUE FIELD32(0x00ffffff)
  766. #define RF_CSR_CFG1_RFGAP FIELD32(0x1f000000)
  767. /*
  768. * RF_CSR_CFG2: RF control register
  769. * VALUE: Register value to program into RF
  770. */
  771. #define RF_CSR_CFG2 0x1028
  772. #define RF_CSR_CFG2_VALUE FIELD32(0x00ffffff)
  773. /*
  774. * LED_CFG: LED control
  775. * ON_PERIOD: LED active time (ms) during TX (only used for LED mode 1)
  776. * OFF_PERIOD: LED inactive time (ms) during TX (only used for LED mode 1)
  777. * SLOW_BLINK_PERIOD: LED blink interval in seconds (only used for LED mode 2)
  778. * color LED's:
  779. * 0: off
  780. * 1: blinking upon TX2
  781. * 2: periodic slow blinking
  782. * 3: always on
  783. * LED polarity:
  784. * 0: active low
  785. * 1: active high
  786. */
  787. #define LED_CFG 0x102c
  788. #define LED_CFG_ON_PERIOD FIELD32(0x000000ff)
  789. #define LED_CFG_OFF_PERIOD FIELD32(0x0000ff00)
  790. #define LED_CFG_SLOW_BLINK_PERIOD FIELD32(0x003f0000)
  791. #define LED_CFG_R_LED_MODE FIELD32(0x03000000)
  792. #define LED_CFG_G_LED_MODE FIELD32(0x0c000000)
  793. #define LED_CFG_Y_LED_MODE FIELD32(0x30000000)
  794. #define LED_CFG_LED_POLAR FIELD32(0x40000000)
  795. /*
  796. * AMPDU_BA_WINSIZE: Force BlockAck window size
  797. * FORCE_WINSIZE_ENABLE:
  798. * 0: Disable forcing of BlockAck window size
  799. * 1: Enable forcing of BlockAck window size, overwrites values BlockAck
  800. * window size values in the TXWI
  801. * FORCE_WINSIZE: BlockAck window size
  802. */
  803. #define AMPDU_BA_WINSIZE 0x1040
  804. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE_ENABLE FIELD32(0x00000020)
  805. #define AMPDU_BA_WINSIZE_FORCE_WINSIZE FIELD32(0x0000001f)
  806. /*
  807. * XIFS_TIME_CFG: MAC timing
  808. * CCKM_SIFS_TIME: unit 1us. Applied after CCK RX/TX
  809. * OFDM_SIFS_TIME: unit 1us. Applied after OFDM RX/TX
  810. * OFDM_XIFS_TIME: unit 1us. Applied after OFDM RX
  811. * when MAC doesn't reference BBP signal BBRXEND
  812. * EIFS: unit 1us
  813. * BB_RXEND_ENABLE: reference RXEND signal to begin XIFS defer
  814. *
  815. */
  816. #define XIFS_TIME_CFG 0x1100
  817. #define XIFS_TIME_CFG_CCKM_SIFS_TIME FIELD32(0x000000ff)
  818. #define XIFS_TIME_CFG_OFDM_SIFS_TIME FIELD32(0x0000ff00)
  819. #define XIFS_TIME_CFG_OFDM_XIFS_TIME FIELD32(0x000f0000)
  820. #define XIFS_TIME_CFG_EIFS FIELD32(0x1ff00000)
  821. #define XIFS_TIME_CFG_BB_RXEND_ENABLE FIELD32(0x20000000)
  822. /*
  823. * BKOFF_SLOT_CFG:
  824. */
  825. #define BKOFF_SLOT_CFG 0x1104
  826. #define BKOFF_SLOT_CFG_SLOT_TIME FIELD32(0x000000ff)
  827. #define BKOFF_SLOT_CFG_CC_DELAY_TIME FIELD32(0x0000ff00)
  828. /*
  829. * NAV_TIME_CFG:
  830. */
  831. #define NAV_TIME_CFG 0x1108
  832. #define NAV_TIME_CFG_SIFS FIELD32(0x000000ff)
  833. #define NAV_TIME_CFG_SLOT_TIME FIELD32(0x0000ff00)
  834. #define NAV_TIME_CFG_EIFS FIELD32(0x01ff0000)
  835. #define NAV_TIME_ZERO_SIFS FIELD32(0x02000000)
  836. /*
  837. * CH_TIME_CFG: count as channel busy
  838. * EIFS_BUSY: Count EIFS as channel busy
  839. * NAV_BUSY: Count NAS as channel busy
  840. * RX_BUSY: Count RX as channel busy
  841. * TX_BUSY: Count TX as channel busy
  842. * TMR_EN: Enable channel statistics timer
  843. */
  844. #define CH_TIME_CFG 0x110c
  845. #define CH_TIME_CFG_EIFS_BUSY FIELD32(0x00000010)
  846. #define CH_TIME_CFG_NAV_BUSY FIELD32(0x00000008)
  847. #define CH_TIME_CFG_RX_BUSY FIELD32(0x00000004)
  848. #define CH_TIME_CFG_TX_BUSY FIELD32(0x00000002)
  849. #define CH_TIME_CFG_TMR_EN FIELD32(0x00000001)
  850. /*
  851. * PBF_LIFE_TIMER: TX/RX MPDU timestamp timer (free run) Unit: 1us
  852. */
  853. #define PBF_LIFE_TIMER 0x1110
  854. /*
  855. * BCN_TIME_CFG:
  856. * BEACON_INTERVAL: in unit of 1/16 TU
  857. * TSF_TICKING: Enable TSF auto counting
  858. * TSF_SYNC: Enable TSF sync, 00: disable, 01: infra mode, 10: ad-hoc mode
  859. * BEACON_GEN: Enable beacon generator
  860. */
  861. #define BCN_TIME_CFG 0x1114
  862. #define BCN_TIME_CFG_BEACON_INTERVAL FIELD32(0x0000ffff)
  863. #define BCN_TIME_CFG_TSF_TICKING FIELD32(0x00010000)
  864. #define BCN_TIME_CFG_TSF_SYNC FIELD32(0x00060000)
  865. #define BCN_TIME_CFG_TBTT_ENABLE FIELD32(0x00080000)
  866. #define BCN_TIME_CFG_BEACON_GEN FIELD32(0x00100000)
  867. #define BCN_TIME_CFG_TX_TIME_COMPENSATE FIELD32(0xf0000000)
  868. /*
  869. * TBTT_SYNC_CFG:
  870. * BCN_AIFSN: Beacon AIFSN after TBTT interrupt in slots
  871. * BCN_CWMIN: Beacon CWMin after TBTT interrupt in slots
  872. */
  873. #define TBTT_SYNC_CFG 0x1118
  874. #define TBTT_SYNC_CFG_TBTT_ADJUST FIELD32(0x000000ff)
  875. #define TBTT_SYNC_CFG_BCN_EXP_WIN FIELD32(0x0000ff00)
  876. #define TBTT_SYNC_CFG_BCN_AIFSN FIELD32(0x000f0000)
  877. #define TBTT_SYNC_CFG_BCN_CWMIN FIELD32(0x00f00000)
  878. /*
  879. * TSF_TIMER_DW0: Local lsb TSF timer, read-only
  880. */
  881. #define TSF_TIMER_DW0 0x111c
  882. #define TSF_TIMER_DW0_LOW_WORD FIELD32(0xffffffff)
  883. /*
  884. * TSF_TIMER_DW1: Local msb TSF timer, read-only
  885. */
  886. #define TSF_TIMER_DW1 0x1120
  887. #define TSF_TIMER_DW1_HIGH_WORD FIELD32(0xffffffff)
  888. /*
  889. * TBTT_TIMER: TImer remains till next TBTT, read-only
  890. */
  891. #define TBTT_TIMER 0x1124
  892. /*
  893. * INT_TIMER_CFG: timer configuration
  894. * PRE_TBTT_TIMER: leadtime to tbtt for pretbtt interrupt in units of 1/16 TU
  895. * GP_TIMER: period of general purpose timer in units of 1/16 TU
  896. */
  897. #define INT_TIMER_CFG 0x1128
  898. #define INT_TIMER_CFG_PRE_TBTT_TIMER FIELD32(0x0000ffff)
  899. #define INT_TIMER_CFG_GP_TIMER FIELD32(0xffff0000)
  900. /*
  901. * INT_TIMER_EN: GP-timer and pre-tbtt Int enable
  902. */
  903. #define INT_TIMER_EN 0x112c
  904. #define INT_TIMER_EN_PRE_TBTT_TIMER FIELD32(0x00000001)
  905. #define INT_TIMER_EN_GP_TIMER FIELD32(0x00000002)
  906. /*
  907. * CH_IDLE_STA: channel idle time (in us)
  908. */
  909. #define CH_IDLE_STA 0x1130
  910. /*
  911. * CH_BUSY_STA: channel busy time on primary channel (in us)
  912. */
  913. #define CH_BUSY_STA 0x1134
  914. /*
  915. * CH_BUSY_STA_SEC: channel busy time on secondary channel in HT40 mode (in us)
  916. */
  917. #define CH_BUSY_STA_SEC 0x1138
  918. /*
  919. * MAC_STATUS_CFG:
  920. * BBP_RF_BUSY: When set to 0, BBP and RF are stable.
  921. * if 1 or higher one of the 2 registers is busy.
  922. */
  923. #define MAC_STATUS_CFG 0x1200
  924. #define MAC_STATUS_CFG_BBP_RF_BUSY FIELD32(0x00000003)
  925. #define MAC_STATUS_CFG_BBP_RF_BUSY_TX FIELD32(0x00000001)
  926. #define MAC_STATUS_CFG_BBP_RF_BUSY_RX FIELD32(0x00000002)
  927. /*
  928. * PWR_PIN_CFG:
  929. */
  930. #define PWR_PIN_CFG 0x1204
  931. /*
  932. * AUTOWAKEUP_CFG: Manual power control / status register
  933. * TBCN_BEFORE_WAKE: ForceWake has high privilege than PutToSleep when both set
  934. * AUTOWAKE: 0:sleep, 1:awake
  935. */
  936. #define AUTOWAKEUP_CFG 0x1208
  937. #define AUTOWAKEUP_CFG_AUTO_LEAD_TIME FIELD32(0x000000ff)
  938. #define AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE FIELD32(0x00007f00)
  939. #define AUTOWAKEUP_CFG_AUTOWAKE FIELD32(0x00008000)
  940. /*
  941. * MIMO_PS_CFG: MIMO Power-save Configuration
  942. */
  943. #define MIMO_PS_CFG 0x1210
  944. #define MIMO_PS_CFG_MMPS_BB_EN FIELD32(0x00000001)
  945. #define MIMO_PS_CFG_MMPS_RX_ANT_NUM FIELD32(0x00000006)
  946. #define MIMO_PS_CFG_MMPS_RF_EN FIELD32(0x00000008)
  947. #define MIMO_PS_CFG_RX_STBY_POL FIELD32(0x00000010)
  948. #define MIMO_PS_CFG_RX_RX_STBY0 FIELD32(0x00000020)
  949. /*
  950. * EDCA_AC0_CFG:
  951. */
  952. #define EDCA_AC0_CFG 0x1300
  953. #define EDCA_AC0_CFG_TX_OP FIELD32(0x000000ff)
  954. #define EDCA_AC0_CFG_AIFSN FIELD32(0x00000f00)
  955. #define EDCA_AC0_CFG_CWMIN FIELD32(0x0000f000)
  956. #define EDCA_AC0_CFG_CWMAX FIELD32(0x000f0000)
  957. /*
  958. * EDCA_AC1_CFG:
  959. */
  960. #define EDCA_AC1_CFG 0x1304
  961. #define EDCA_AC1_CFG_TX_OP FIELD32(0x000000ff)
  962. #define EDCA_AC1_CFG_AIFSN FIELD32(0x00000f00)
  963. #define EDCA_AC1_CFG_CWMIN FIELD32(0x0000f000)
  964. #define EDCA_AC1_CFG_CWMAX FIELD32(0x000f0000)
  965. /*
  966. * EDCA_AC2_CFG:
  967. */
  968. #define EDCA_AC2_CFG 0x1308
  969. #define EDCA_AC2_CFG_TX_OP FIELD32(0x000000ff)
  970. #define EDCA_AC2_CFG_AIFSN FIELD32(0x00000f00)
  971. #define EDCA_AC2_CFG_CWMIN FIELD32(0x0000f000)
  972. #define EDCA_AC2_CFG_CWMAX FIELD32(0x000f0000)
  973. /*
  974. * EDCA_AC3_CFG:
  975. */
  976. #define EDCA_AC3_CFG 0x130c
  977. #define EDCA_AC3_CFG_TX_OP FIELD32(0x000000ff)
  978. #define EDCA_AC3_CFG_AIFSN FIELD32(0x00000f00)
  979. #define EDCA_AC3_CFG_CWMIN FIELD32(0x0000f000)
  980. #define EDCA_AC3_CFG_CWMAX FIELD32(0x000f0000)
  981. /*
  982. * EDCA_TID_AC_MAP:
  983. */
  984. #define EDCA_TID_AC_MAP 0x1310
  985. /*
  986. * TX_PWR_CFG:
  987. */
  988. #define TX_PWR_CFG_RATE0 FIELD32(0x0000000f)
  989. #define TX_PWR_CFG_RATE1 FIELD32(0x000000f0)
  990. #define TX_PWR_CFG_RATE2 FIELD32(0x00000f00)
  991. #define TX_PWR_CFG_RATE3 FIELD32(0x0000f000)
  992. #define TX_PWR_CFG_RATE4 FIELD32(0x000f0000)
  993. #define TX_PWR_CFG_RATE5 FIELD32(0x00f00000)
  994. #define TX_PWR_CFG_RATE6 FIELD32(0x0f000000)
  995. #define TX_PWR_CFG_RATE7 FIELD32(0xf0000000)
  996. /*
  997. * TX_PWR_CFG_0:
  998. */
  999. #define TX_PWR_CFG_0 0x1314
  1000. #define TX_PWR_CFG_0_1MBS FIELD32(0x0000000f)
  1001. #define TX_PWR_CFG_0_2MBS FIELD32(0x000000f0)
  1002. #define TX_PWR_CFG_0_55MBS FIELD32(0x00000f00)
  1003. #define TX_PWR_CFG_0_11MBS FIELD32(0x0000f000)
  1004. #define TX_PWR_CFG_0_6MBS FIELD32(0x000f0000)
  1005. #define TX_PWR_CFG_0_9MBS FIELD32(0x00f00000)
  1006. #define TX_PWR_CFG_0_12MBS FIELD32(0x0f000000)
  1007. #define TX_PWR_CFG_0_18MBS FIELD32(0xf0000000)
  1008. /* bits for 3T devices */
  1009. #define TX_PWR_CFG_0_CCK1_CH0 FIELD32(0x0000000f)
  1010. #define TX_PWR_CFG_0_CCK1_CH1 FIELD32(0x000000f0)
  1011. #define TX_PWR_CFG_0_CCK5_CH0 FIELD32(0x00000f00)
  1012. #define TX_PWR_CFG_0_CCK5_CH1 FIELD32(0x0000f000)
  1013. #define TX_PWR_CFG_0_OFDM6_CH0 FIELD32(0x000f0000)
  1014. #define TX_PWR_CFG_0_OFDM6_CH1 FIELD32(0x00f00000)
  1015. #define TX_PWR_CFG_0_OFDM12_CH0 FIELD32(0x0f000000)
  1016. #define TX_PWR_CFG_0_OFDM12_CH1 FIELD32(0xf0000000)
  1017. /* bits for new 2T devices */
  1018. #define TX_PWR_CFG_0B_1MBS_2MBS FIELD32(0x000000ff)
  1019. #define TX_PWR_CFG_0B_5MBS_11MBS FIELD32(0x0000ff00)
  1020. #define TX_PWR_CFG_0B_6MBS_9MBS FIELD32(0x00ff0000)
  1021. #define TX_PWR_CFG_0B_12MBS_18MBS FIELD32(0xff000000)
  1022. /*
  1023. * TX_PWR_CFG_1:
  1024. */
  1025. #define TX_PWR_CFG_1 0x1318
  1026. #define TX_PWR_CFG_1_24MBS FIELD32(0x0000000f)
  1027. #define TX_PWR_CFG_1_36MBS FIELD32(0x000000f0)
  1028. #define TX_PWR_CFG_1_48MBS FIELD32(0x00000f00)
  1029. #define TX_PWR_CFG_1_54MBS FIELD32(0x0000f000)
  1030. #define TX_PWR_CFG_1_MCS0 FIELD32(0x000f0000)
  1031. #define TX_PWR_CFG_1_MCS1 FIELD32(0x00f00000)
  1032. #define TX_PWR_CFG_1_MCS2 FIELD32(0x0f000000)
  1033. #define TX_PWR_CFG_1_MCS3 FIELD32(0xf0000000)
  1034. /* bits for 3T devices */
  1035. #define TX_PWR_CFG_1_OFDM24_CH0 FIELD32(0x0000000f)
  1036. #define TX_PWR_CFG_1_OFDM24_CH1 FIELD32(0x000000f0)
  1037. #define TX_PWR_CFG_1_OFDM48_CH0 FIELD32(0x00000f00)
  1038. #define TX_PWR_CFG_1_OFDM48_CH1 FIELD32(0x0000f000)
  1039. #define TX_PWR_CFG_1_MCS0_CH0 FIELD32(0x000f0000)
  1040. #define TX_PWR_CFG_1_MCS0_CH1 FIELD32(0x00f00000)
  1041. #define TX_PWR_CFG_1_MCS2_CH0 FIELD32(0x0f000000)
  1042. #define TX_PWR_CFG_1_MCS2_CH1 FIELD32(0xf0000000)
  1043. /* bits for new 2T devices */
  1044. #define TX_PWR_CFG_1B_24MBS_36MBS FIELD32(0x000000ff)
  1045. #define TX_PWR_CFG_1B_48MBS FIELD32(0x0000ff00)
  1046. #define TX_PWR_CFG_1B_MCS0_MCS1 FIELD32(0x00ff0000)
  1047. #define TX_PWR_CFG_1B_MCS2_MCS3 FIELD32(0xff000000)
  1048. /*
  1049. * TX_PWR_CFG_2:
  1050. */
  1051. #define TX_PWR_CFG_2 0x131c
  1052. #define TX_PWR_CFG_2_MCS4 FIELD32(0x0000000f)
  1053. #define TX_PWR_CFG_2_MCS5 FIELD32(0x000000f0)
  1054. #define TX_PWR_CFG_2_MCS6 FIELD32(0x00000f00)
  1055. #define TX_PWR_CFG_2_MCS7 FIELD32(0x0000f000)
  1056. #define TX_PWR_CFG_2_MCS8 FIELD32(0x000f0000)
  1057. #define TX_PWR_CFG_2_MCS9 FIELD32(0x00f00000)
  1058. #define TX_PWR_CFG_2_MCS10 FIELD32(0x0f000000)
  1059. #define TX_PWR_CFG_2_MCS11 FIELD32(0xf0000000)
  1060. /* bits for 3T devices */
  1061. #define TX_PWR_CFG_2_MCS4_CH0 FIELD32(0x0000000f)
  1062. #define TX_PWR_CFG_2_MCS4_CH1 FIELD32(0x000000f0)
  1063. #define TX_PWR_CFG_2_MCS6_CH0 FIELD32(0x00000f00)
  1064. #define TX_PWR_CFG_2_MCS6_CH1 FIELD32(0x0000f000)
  1065. #define TX_PWR_CFG_2_MCS8_CH0 FIELD32(0x000f0000)
  1066. #define TX_PWR_CFG_2_MCS8_CH1 FIELD32(0x00f00000)
  1067. #define TX_PWR_CFG_2_MCS10_CH0 FIELD32(0x0f000000)
  1068. #define TX_PWR_CFG_2_MCS10_CH1 FIELD32(0xf0000000)
  1069. /* bits for new 2T devices */
  1070. #define TX_PWR_CFG_2B_MCS4_MCS5 FIELD32(0x000000ff)
  1071. #define TX_PWR_CFG_2B_MCS6_MCS7 FIELD32(0x0000ff00)
  1072. #define TX_PWR_CFG_2B_MCS8_MCS9 FIELD32(0x00ff0000)
  1073. #define TX_PWR_CFG_2B_MCS10_MCS11 FIELD32(0xff000000)
  1074. /*
  1075. * TX_PWR_CFG_3:
  1076. */
  1077. #define TX_PWR_CFG_3 0x1320
  1078. #define TX_PWR_CFG_3_MCS12 FIELD32(0x0000000f)
  1079. #define TX_PWR_CFG_3_MCS13 FIELD32(0x000000f0)
  1080. #define TX_PWR_CFG_3_MCS14 FIELD32(0x00000f00)
  1081. #define TX_PWR_CFG_3_MCS15 FIELD32(0x0000f000)
  1082. #define TX_PWR_CFG_3_UNKNOWN1 FIELD32(0x000f0000)
  1083. #define TX_PWR_CFG_3_UNKNOWN2 FIELD32(0x00f00000)
  1084. #define TX_PWR_CFG_3_UNKNOWN3 FIELD32(0x0f000000)
  1085. #define TX_PWR_CFG_3_UNKNOWN4 FIELD32(0xf0000000)
  1086. /* bits for 3T devices */
  1087. #define TX_PWR_CFG_3_MCS12_CH0 FIELD32(0x0000000f)
  1088. #define TX_PWR_CFG_3_MCS12_CH1 FIELD32(0x000000f0)
  1089. #define TX_PWR_CFG_3_MCS14_CH0 FIELD32(0x00000f00)
  1090. #define TX_PWR_CFG_3_MCS14_CH1 FIELD32(0x0000f000)
  1091. #define TX_PWR_CFG_3_STBC0_CH0 FIELD32(0x000f0000)
  1092. #define TX_PWR_CFG_3_STBC0_CH1 FIELD32(0x00f00000)
  1093. #define TX_PWR_CFG_3_STBC2_CH0 FIELD32(0x0f000000)
  1094. #define TX_PWR_CFG_3_STBC2_CH1 FIELD32(0xf0000000)
  1095. /* bits for new 2T devices */
  1096. #define TX_PWR_CFG_3B_MCS12_MCS13 FIELD32(0x000000ff)
  1097. #define TX_PWR_CFG_3B_MCS14 FIELD32(0x0000ff00)
  1098. #define TX_PWR_CFG_3B_STBC_MCS0_MCS1 FIELD32(0x00ff0000)
  1099. #define TX_PWR_CFG_3B_STBC_MCS2_MSC3 FIELD32(0xff000000)
  1100. /*
  1101. * TX_PWR_CFG_4:
  1102. */
  1103. #define TX_PWR_CFG_4 0x1324
  1104. #define TX_PWR_CFG_4_UNKNOWN5 FIELD32(0x0000000f)
  1105. #define TX_PWR_CFG_4_UNKNOWN6 FIELD32(0x000000f0)
  1106. #define TX_PWR_CFG_4_UNKNOWN7 FIELD32(0x00000f00)
  1107. #define TX_PWR_CFG_4_UNKNOWN8 FIELD32(0x0000f000)
  1108. /* bits for 3T devices */
  1109. #define TX_PWR_CFG_4_STBC4_CH0 FIELD32(0x0000000f)
  1110. #define TX_PWR_CFG_4_STBC4_CH1 FIELD32(0x000000f0)
  1111. #define TX_PWR_CFG_4_STBC6_CH0 FIELD32(0x00000f00)
  1112. #define TX_PWR_CFG_4_STBC6_CH1 FIELD32(0x0000f000)
  1113. /* bits for new 2T devices */
  1114. #define TX_PWR_CFG_4B_STBC_MCS4_MCS5 FIELD32(0x000000ff)
  1115. #define TX_PWR_CFG_4B_STBC_MCS6 FIELD32(0x0000ff00)
  1116. /*
  1117. * TX_PIN_CFG:
  1118. */
  1119. #define TX_PIN_CFG 0x1328
  1120. #define TX_PIN_CFG_PA_PE_DISABLE 0xfcfffff0
  1121. #define TX_PIN_CFG_PA_PE_A0_EN FIELD32(0x00000001)
  1122. #define TX_PIN_CFG_PA_PE_G0_EN FIELD32(0x00000002)
  1123. #define TX_PIN_CFG_PA_PE_A1_EN FIELD32(0x00000004)
  1124. #define TX_PIN_CFG_PA_PE_G1_EN FIELD32(0x00000008)
  1125. #define TX_PIN_CFG_PA_PE_A0_POL FIELD32(0x00000010)
  1126. #define TX_PIN_CFG_PA_PE_G0_POL FIELD32(0x00000020)
  1127. #define TX_PIN_CFG_PA_PE_A1_POL FIELD32(0x00000040)
  1128. #define TX_PIN_CFG_PA_PE_G1_POL FIELD32(0x00000080)
  1129. #define TX_PIN_CFG_LNA_PE_A0_EN FIELD32(0x00000100)
  1130. #define TX_PIN_CFG_LNA_PE_G0_EN FIELD32(0x00000200)
  1131. #define TX_PIN_CFG_LNA_PE_A1_EN FIELD32(0x00000400)
  1132. #define TX_PIN_CFG_LNA_PE_G1_EN FIELD32(0x00000800)
  1133. #define TX_PIN_CFG_LNA_PE_A0_POL FIELD32(0x00001000)
  1134. #define TX_PIN_CFG_LNA_PE_G0_POL FIELD32(0x00002000)
  1135. #define TX_PIN_CFG_LNA_PE_A1_POL FIELD32(0x00004000)
  1136. #define TX_PIN_CFG_LNA_PE_G1_POL FIELD32(0x00008000)
  1137. #define TX_PIN_CFG_RFTR_EN FIELD32(0x00010000)
  1138. #define TX_PIN_CFG_RFTR_POL FIELD32(0x00020000)
  1139. #define TX_PIN_CFG_TRSW_EN FIELD32(0x00040000)
  1140. #define TX_PIN_CFG_TRSW_POL FIELD32(0x00080000)
  1141. #define TX_PIN_CFG_RFRX_EN FIELD32(0x00100000)
  1142. #define TX_PIN_CFG_RFRX_POL FIELD32(0x00200000)
  1143. #define TX_PIN_CFG_PA_PE_A2_EN FIELD32(0x01000000)
  1144. #define TX_PIN_CFG_PA_PE_G2_EN FIELD32(0x02000000)
  1145. #define TX_PIN_CFG_PA_PE_A2_POL FIELD32(0x04000000)
  1146. #define TX_PIN_CFG_PA_PE_G2_POL FIELD32(0x08000000)
  1147. #define TX_PIN_CFG_LNA_PE_A2_EN FIELD32(0x10000000)
  1148. #define TX_PIN_CFG_LNA_PE_G2_EN FIELD32(0x20000000)
  1149. #define TX_PIN_CFG_LNA_PE_A2_POL FIELD32(0x40000000)
  1150. #define TX_PIN_CFG_LNA_PE_G2_POL FIELD32(0x80000000)
  1151. /*
  1152. * TX_BAND_CFG: 0x1 use upper 20MHz, 0x0 use lower 20MHz
  1153. */
  1154. #define TX_BAND_CFG 0x132c
  1155. #define TX_BAND_CFG_HT40_MINUS FIELD32(0x00000001)
  1156. #define TX_BAND_CFG_A FIELD32(0x00000002)
  1157. #define TX_BAND_CFG_BG FIELD32(0x00000004)
  1158. /*
  1159. * TX_SW_CFG0:
  1160. */
  1161. #define TX_SW_CFG0 0x1330
  1162. /*
  1163. * TX_SW_CFG1:
  1164. */
  1165. #define TX_SW_CFG1 0x1334
  1166. /*
  1167. * TX_SW_CFG2:
  1168. */
  1169. #define TX_SW_CFG2 0x1338
  1170. /*
  1171. * TXOP_THRES_CFG:
  1172. */
  1173. #define TXOP_THRES_CFG 0x133c
  1174. /*
  1175. * TXOP_CTRL_CFG:
  1176. * TIMEOUT_TRUN_EN: Enable/Disable TXOP timeout truncation
  1177. * AC_TRUN_EN: Enable/Disable truncation for AC change
  1178. * TXRATEGRP_TRUN_EN: Enable/Disable truncation for TX rate group change
  1179. * USER_MODE_TRUN_EN: Enable/Disable truncation for user TXOP mode
  1180. * MIMO_PS_TRUN_EN: Enable/Disable truncation for MIMO PS RTS/CTS
  1181. * RESERVED_TRUN_EN: Reserved
  1182. * LSIG_TXOP_EN: Enable/Disable L-SIG TXOP protection
  1183. * EXT_CCA_EN: Enable/Disable extension channel CCA reference (Defer 40Mhz
  1184. * transmissions if extension CCA is clear).
  1185. * EXT_CCA_DLY: Extension CCA signal delay time (unit: us)
  1186. * EXT_CWMIN: CwMin for extension channel backoff
  1187. * 0: Disabled
  1188. *
  1189. */
  1190. #define TXOP_CTRL_CFG 0x1340
  1191. #define TXOP_CTRL_CFG_TIMEOUT_TRUN_EN FIELD32(0x00000001)
  1192. #define TXOP_CTRL_CFG_AC_TRUN_EN FIELD32(0x00000002)
  1193. #define TXOP_CTRL_CFG_TXRATEGRP_TRUN_EN FIELD32(0x00000004)
  1194. #define TXOP_CTRL_CFG_USER_MODE_TRUN_EN FIELD32(0x00000008)
  1195. #define TXOP_CTRL_CFG_MIMO_PS_TRUN_EN FIELD32(0x00000010)
  1196. #define TXOP_CTRL_CFG_RESERVED_TRUN_EN FIELD32(0x00000020)
  1197. #define TXOP_CTRL_CFG_LSIG_TXOP_EN FIELD32(0x00000040)
  1198. #define TXOP_CTRL_CFG_EXT_CCA_EN FIELD32(0x00000080)
  1199. #define TXOP_CTRL_CFG_EXT_CCA_DLY FIELD32(0x0000ff00)
  1200. #define TXOP_CTRL_CFG_EXT_CWMIN FIELD32(0x000f0000)
  1201. /*
  1202. * TX_RTS_CFG:
  1203. * RTS_THRES: unit:byte
  1204. * RTS_FBK_EN: enable rts rate fallback
  1205. */
  1206. #define TX_RTS_CFG 0x1344
  1207. #define TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT FIELD32(0x000000ff)
  1208. #define TX_RTS_CFG_RTS_THRES FIELD32(0x00ffff00)
  1209. #define TX_RTS_CFG_RTS_FBK_EN FIELD32(0x01000000)
  1210. /*
  1211. * TX_TIMEOUT_CFG:
  1212. * MPDU_LIFETIME: expiration time = 2^(9+MPDU LIFE TIME) us
  1213. * RX_ACK_TIMEOUT: unit:slot. Used for TX procedure
  1214. * TX_OP_TIMEOUT: TXOP timeout value for TXOP truncation.
  1215. * it is recommended that:
  1216. * (SLOT_TIME) > (TX_OP_TIMEOUT) > (RX_ACK_TIMEOUT)
  1217. */
  1218. #define TX_TIMEOUT_CFG 0x1348
  1219. #define TX_TIMEOUT_CFG_MPDU_LIFETIME FIELD32(0x000000f0)
  1220. #define TX_TIMEOUT_CFG_RX_ACK_TIMEOUT FIELD32(0x0000ff00)
  1221. #define TX_TIMEOUT_CFG_TX_OP_TIMEOUT FIELD32(0x00ff0000)
  1222. /*
  1223. * TX_RTY_CFG:
  1224. * SHORT_RTY_LIMIT: short retry limit
  1225. * LONG_RTY_LIMIT: long retry limit
  1226. * LONG_RTY_THRE: Long retry threshoold
  1227. * NON_AGG_RTY_MODE: Non-Aggregate MPDU retry mode
  1228. * 0:expired by retry limit, 1: expired by mpdu life timer
  1229. * AGG_RTY_MODE: Aggregate MPDU retry mode
  1230. * 0:expired by retry limit, 1: expired by mpdu life timer
  1231. * TX_AUTO_FB_ENABLE: Tx retry PHY rate auto fallback enable
  1232. */
  1233. #define TX_RTY_CFG 0x134c
  1234. #define TX_RTY_CFG_SHORT_RTY_LIMIT FIELD32(0x000000ff)
  1235. #define TX_RTY_CFG_LONG_RTY_LIMIT FIELD32(0x0000ff00)
  1236. #define TX_RTY_CFG_LONG_RTY_THRE FIELD32(0x0fff0000)
  1237. #define TX_RTY_CFG_NON_AGG_RTY_MODE FIELD32(0x10000000)
  1238. #define TX_RTY_CFG_AGG_RTY_MODE FIELD32(0x20000000)
  1239. #define TX_RTY_CFG_TX_AUTO_FB_ENABLE FIELD32(0x40000000)
  1240. /*
  1241. * TX_LINK_CFG:
  1242. * REMOTE_MFB_LIFETIME: remote MFB life time. unit: 32us
  1243. * MFB_ENABLE: TX apply remote MFB 1:enable
  1244. * REMOTE_UMFS_ENABLE: remote unsolicit MFB enable
  1245. * 0: not apply remote remote unsolicit (MFS=7)
  1246. * TX_MRQ_EN: MCS request TX enable
  1247. * TX_RDG_EN: RDG TX enable
  1248. * TX_CF_ACK_EN: Piggyback CF-ACK enable
  1249. * REMOTE_MFB: remote MCS feedback
  1250. * REMOTE_MFS: remote MCS feedback sequence number
  1251. */
  1252. #define TX_LINK_CFG 0x1350
  1253. #define TX_LINK_CFG_REMOTE_MFB_LIFETIME FIELD32(0x000000ff)
  1254. #define TX_LINK_CFG_MFB_ENABLE FIELD32(0x00000100)
  1255. #define TX_LINK_CFG_REMOTE_UMFS_ENABLE FIELD32(0x00000200)
  1256. #define TX_LINK_CFG_TX_MRQ_EN FIELD32(0x00000400)
  1257. #define TX_LINK_CFG_TX_RDG_EN FIELD32(0x00000800)
  1258. #define TX_LINK_CFG_TX_CF_ACK_EN FIELD32(0x00001000)
  1259. #define TX_LINK_CFG_REMOTE_MFB FIELD32(0x00ff0000)
  1260. #define TX_LINK_CFG_REMOTE_MFS FIELD32(0xff000000)
  1261. /*
  1262. * HT_FBK_CFG0:
  1263. */
  1264. #define HT_FBK_CFG0 0x1354
  1265. #define HT_FBK_CFG0_HTMCS0FBK FIELD32(0x0000000f)
  1266. #define HT_FBK_CFG0_HTMCS1FBK FIELD32(0x000000f0)
  1267. #define HT_FBK_CFG0_HTMCS2FBK FIELD32(0x00000f00)
  1268. #define HT_FBK_CFG0_HTMCS3FBK FIELD32(0x0000f000)
  1269. #define HT_FBK_CFG0_HTMCS4FBK FIELD32(0x000f0000)
  1270. #define HT_FBK_CFG0_HTMCS5FBK FIELD32(0x00f00000)
  1271. #define HT_FBK_CFG0_HTMCS6FBK FIELD32(0x0f000000)
  1272. #define HT_FBK_CFG0_HTMCS7FBK FIELD32(0xf0000000)
  1273. /*
  1274. * HT_FBK_CFG1:
  1275. */
  1276. #define HT_FBK_CFG1 0x1358
  1277. #define HT_FBK_CFG1_HTMCS8FBK FIELD32(0x0000000f)
  1278. #define HT_FBK_CFG1_HTMCS9FBK FIELD32(0x000000f0)
  1279. #define HT_FBK_CFG1_HTMCS10FBK FIELD32(0x00000f00)
  1280. #define HT_FBK_CFG1_HTMCS11FBK FIELD32(0x0000f000)
  1281. #define HT_FBK_CFG1_HTMCS12FBK FIELD32(0x000f0000)
  1282. #define HT_FBK_CFG1_HTMCS13FBK FIELD32(0x00f00000)
  1283. #define HT_FBK_CFG1_HTMCS14FBK FIELD32(0x0f000000)
  1284. #define HT_FBK_CFG1_HTMCS15FBK FIELD32(0xf0000000)
  1285. /*
  1286. * LG_FBK_CFG0:
  1287. */
  1288. #define LG_FBK_CFG0 0x135c
  1289. #define LG_FBK_CFG0_OFDMMCS0FBK FIELD32(0x0000000f)
  1290. #define LG_FBK_CFG0_OFDMMCS1FBK FIELD32(0x000000f0)
  1291. #define LG_FBK_CFG0_OFDMMCS2FBK FIELD32(0x00000f00)
  1292. #define LG_FBK_CFG0_OFDMMCS3FBK FIELD32(0x0000f000)
  1293. #define LG_FBK_CFG0_OFDMMCS4FBK FIELD32(0x000f0000)
  1294. #define LG_FBK_CFG0_OFDMMCS5FBK FIELD32(0x00f00000)
  1295. #define LG_FBK_CFG0_OFDMMCS6FBK FIELD32(0x0f000000)
  1296. #define LG_FBK_CFG0_OFDMMCS7FBK FIELD32(0xf0000000)
  1297. /*
  1298. * LG_FBK_CFG1:
  1299. */
  1300. #define LG_FBK_CFG1 0x1360
  1301. #define LG_FBK_CFG0_CCKMCS0FBK FIELD32(0x0000000f)
  1302. #define LG_FBK_CFG0_CCKMCS1FBK FIELD32(0x000000f0)
  1303. #define LG_FBK_CFG0_CCKMCS2FBK FIELD32(0x00000f00)
  1304. #define LG_FBK_CFG0_CCKMCS3FBK FIELD32(0x0000f000)
  1305. /*
  1306. * CCK_PROT_CFG: CCK Protection
  1307. * PROTECT_RATE: Protection control frame rate for CCK TX(RTS/CTS/CFEnd)
  1308. * PROTECT_CTRL: Protection control frame type for CCK TX
  1309. * 0:none, 1:RTS/CTS, 2:CTS-to-self
  1310. * PROTECT_NAV_SHORT: TXOP protection type for CCK TX with short NAV
  1311. * PROTECT_NAV_LONG: TXOP protection type for CCK TX with long NAV
  1312. * TX_OP_ALLOW_CCK: CCK TXOP allowance, 0:disallow
  1313. * TX_OP_ALLOW_OFDM: CCK TXOP allowance, 0:disallow
  1314. * TX_OP_ALLOW_MM20: CCK TXOP allowance, 0:disallow
  1315. * TX_OP_ALLOW_MM40: CCK TXOP allowance, 0:disallow
  1316. * TX_OP_ALLOW_GF20: CCK TXOP allowance, 0:disallow
  1317. * TX_OP_ALLOW_GF40: CCK TXOP allowance, 0:disallow
  1318. * RTS_TH_EN: RTS threshold enable on CCK TX
  1319. */
  1320. #define CCK_PROT_CFG 0x1364
  1321. #define CCK_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1322. #define CCK_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1323. #define CCK_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1324. #define CCK_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1325. #define CCK_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1326. #define CCK_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1327. #define CCK_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1328. #define CCK_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1329. #define CCK_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1330. #define CCK_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1331. #define CCK_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1332. /*
  1333. * OFDM_PROT_CFG: OFDM Protection
  1334. */
  1335. #define OFDM_PROT_CFG 0x1368
  1336. #define OFDM_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1337. #define OFDM_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1338. #define OFDM_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1339. #define OFDM_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1340. #define OFDM_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1341. #define OFDM_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1342. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1343. #define OFDM_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1344. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1345. #define OFDM_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1346. #define OFDM_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1347. /*
  1348. * MM20_PROT_CFG: MM20 Protection
  1349. */
  1350. #define MM20_PROT_CFG 0x136c
  1351. #define MM20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1352. #define MM20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1353. #define MM20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1354. #define MM20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1355. #define MM20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1356. #define MM20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1357. #define MM20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1358. #define MM20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1359. #define MM20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1360. #define MM20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1361. #define MM20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1362. /*
  1363. * MM40_PROT_CFG: MM40 Protection
  1364. */
  1365. #define MM40_PROT_CFG 0x1370
  1366. #define MM40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1367. #define MM40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1368. #define MM40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1369. #define MM40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1370. #define MM40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1371. #define MM40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1372. #define MM40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1373. #define MM40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1374. #define MM40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1375. #define MM40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1376. #define MM40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1377. /*
  1378. * GF20_PROT_CFG: GF20 Protection
  1379. */
  1380. #define GF20_PROT_CFG 0x1374
  1381. #define GF20_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1382. #define GF20_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1383. #define GF20_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1384. #define GF20_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1385. #define GF20_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1386. #define GF20_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1387. #define GF20_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1388. #define GF20_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1389. #define GF20_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1390. #define GF20_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1391. #define GF20_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1392. /*
  1393. * GF40_PROT_CFG: GF40 Protection
  1394. */
  1395. #define GF40_PROT_CFG 0x1378
  1396. #define GF40_PROT_CFG_PROTECT_RATE FIELD32(0x0000ffff)
  1397. #define GF40_PROT_CFG_PROTECT_CTRL FIELD32(0x00030000)
  1398. #define GF40_PROT_CFG_PROTECT_NAV_SHORT FIELD32(0x00040000)
  1399. #define GF40_PROT_CFG_PROTECT_NAV_LONG FIELD32(0x00080000)
  1400. #define GF40_PROT_CFG_TX_OP_ALLOW_CCK FIELD32(0x00100000)
  1401. #define GF40_PROT_CFG_TX_OP_ALLOW_OFDM FIELD32(0x00200000)
  1402. #define GF40_PROT_CFG_TX_OP_ALLOW_MM20 FIELD32(0x00400000)
  1403. #define GF40_PROT_CFG_TX_OP_ALLOW_MM40 FIELD32(0x00800000)
  1404. #define GF40_PROT_CFG_TX_OP_ALLOW_GF20 FIELD32(0x01000000)
  1405. #define GF40_PROT_CFG_TX_OP_ALLOW_GF40 FIELD32(0x02000000)
  1406. #define GF40_PROT_CFG_RTS_TH_EN FIELD32(0x04000000)
  1407. /*
  1408. * EXP_CTS_TIME:
  1409. */
  1410. #define EXP_CTS_TIME 0x137c
  1411. /*
  1412. * EXP_ACK_TIME:
  1413. */
  1414. #define EXP_ACK_TIME 0x1380
  1415. /* TX_PWR_CFG_5 */
  1416. #define TX_PWR_CFG_5 0x1384
  1417. #define TX_PWR_CFG_5_MCS16_CH0 FIELD32(0x0000000f)
  1418. #define TX_PWR_CFG_5_MCS16_CH1 FIELD32(0x000000f0)
  1419. #define TX_PWR_CFG_5_MCS16_CH2 FIELD32(0x00000f00)
  1420. #define TX_PWR_CFG_5_MCS18_CH0 FIELD32(0x000f0000)
  1421. #define TX_PWR_CFG_5_MCS18_CH1 FIELD32(0x00f00000)
  1422. #define TX_PWR_CFG_5_MCS18_CH2 FIELD32(0x0f000000)
  1423. /* TX_PWR_CFG_6 */
  1424. #define TX_PWR_CFG_6 0x1388
  1425. #define TX_PWR_CFG_6_MCS20_CH0 FIELD32(0x0000000f)
  1426. #define TX_PWR_CFG_6_MCS20_CH1 FIELD32(0x000000f0)
  1427. #define TX_PWR_CFG_6_MCS20_CH2 FIELD32(0x00000f00)
  1428. #define TX_PWR_CFG_6_MCS22_CH0 FIELD32(0x000f0000)
  1429. #define TX_PWR_CFG_6_MCS22_CH1 FIELD32(0x00f00000)
  1430. #define TX_PWR_CFG_6_MCS22_CH2 FIELD32(0x0f000000)
  1431. /* TX_PWR_CFG_0_EXT */
  1432. #define TX_PWR_CFG_0_EXT 0x1390
  1433. #define TX_PWR_CFG_0_EXT_CCK1_CH2 FIELD32(0x0000000f)
  1434. #define TX_PWR_CFG_0_EXT_CCK5_CH2 FIELD32(0x00000f00)
  1435. #define TX_PWR_CFG_0_EXT_OFDM6_CH2 FIELD32(0x000f0000)
  1436. #define TX_PWR_CFG_0_EXT_OFDM12_CH2 FIELD32(0x0f000000)
  1437. /* TX_PWR_CFG_1_EXT */
  1438. #define TX_PWR_CFG_1_EXT 0x1394
  1439. #define TX_PWR_CFG_1_EXT_OFDM24_CH2 FIELD32(0x0000000f)
  1440. #define TX_PWR_CFG_1_EXT_OFDM48_CH2 FIELD32(0x00000f00)
  1441. #define TX_PWR_CFG_1_EXT_MCS0_CH2 FIELD32(0x000f0000)
  1442. #define TX_PWR_CFG_1_EXT_MCS2_CH2 FIELD32(0x0f000000)
  1443. /* TX_PWR_CFG_2_EXT */
  1444. #define TX_PWR_CFG_2_EXT 0x1398
  1445. #define TX_PWR_CFG_2_EXT_MCS4_CH2 FIELD32(0x0000000f)
  1446. #define TX_PWR_CFG_2_EXT_MCS6_CH2 FIELD32(0x00000f00)
  1447. #define TX_PWR_CFG_2_EXT_MCS8_CH2 FIELD32(0x000f0000)
  1448. #define TX_PWR_CFG_2_EXT_MCS10_CH2 FIELD32(0x0f000000)
  1449. /* TX_PWR_CFG_3_EXT */
  1450. #define TX_PWR_CFG_3_EXT 0x139c
  1451. #define TX_PWR_CFG_3_EXT_MCS12_CH2 FIELD32(0x0000000f)
  1452. #define TX_PWR_CFG_3_EXT_MCS14_CH2 FIELD32(0x00000f00)
  1453. #define TX_PWR_CFG_3_EXT_STBC0_CH2 FIELD32(0x000f0000)
  1454. #define TX_PWR_CFG_3_EXT_STBC2_CH2 FIELD32(0x0f000000)
  1455. /* TX_PWR_CFG_4_EXT */
  1456. #define TX_PWR_CFG_4_EXT 0x13a0
  1457. #define TX_PWR_CFG_4_EXT_STBC4_CH2 FIELD32(0x0000000f)
  1458. #define TX_PWR_CFG_4_EXT_STBC6_CH2 FIELD32(0x00000f00)
  1459. /* TXn_RF_GAIN_CORRECT: RF Gain Correction for each RF_ALC[3:2]
  1460. * Unit: 0.1 dB, Range: -3.2 dB to 3.1 dB
  1461. */
  1462. #define TX0_RF_GAIN_CORRECT 0x13a0
  1463. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f)
  1464. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00)
  1465. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000)
  1466. #define TX0_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000)
  1467. #define TX1_RF_GAIN_CORRECT 0x13a4
  1468. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_0 FIELD32(0x0000003f)
  1469. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_1 FIELD32(0x00003f00)
  1470. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_2 FIELD32(0x003f0000)
  1471. #define TX1_RF_GAIN_CORRECT_GAIN_CORR_3 FIELD32(0x3f000000)
  1472. /* TXn_RF_GAIN_ATTEN: TXn RF Gain Attenuation Level
  1473. * Format: 7-bit, signed value
  1474. * Unit: 0.5 dB, Range: -20 dB to -5 dB
  1475. */
  1476. #define TX0_RF_GAIN_ATTEN 0x13a8
  1477. #define TX0_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f)
  1478. #define TX0_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00)
  1479. #define TX0_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000)
  1480. #define TX0_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000)
  1481. #define TX1_RF_GAIN_ATTEN 0x13ac
  1482. #define TX1_RF_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000007f)
  1483. #define TX1_RF_GAIN_ATTEN_LEVEL_1 FIELD32(0x00007f00)
  1484. #define TX1_RF_GAIN_ATTEN_LEVEL_2 FIELD32(0x007f0000)
  1485. #define TX1_RF_GAIN_ATTEN_LEVEL_3 FIELD32(0x7f000000)
  1486. /* TX_ALC_CFG_0: TX Automatic Level Control Configuration 0
  1487. * TX_ALC_LIMIT_n: TXn upper limit
  1488. * TX_ALC_CH_INIT_n: TXn channel initial transmission gain
  1489. * Unit: 0.5 dB, Range: 0 to 23.5 dB
  1490. */
  1491. #define TX_ALC_CFG_0 0x13b0
  1492. #define TX_ALC_CFG_0_CH_INIT_0 FIELD32(0x0000003f)
  1493. #define TX_ALC_CFG_0_CH_INIT_1 FIELD32(0x00003f00)
  1494. #define TX_ALC_CFG_0_LIMIT_0 FIELD32(0x003f0000)
  1495. #define TX_ALC_CFG_0_LIMIT_1 FIELD32(0x3f000000)
  1496. /* TX_ALC_CFG_1: TX Automatic Level Control Configuration 1
  1497. * TX_TEMP_COMP: TX Power Temperature Compensation
  1498. * Unit: 0.5 dB, Range: -10 dB to 10 dB
  1499. * TXn_GAIN_FINE: TXn Gain Fine Adjustment
  1500. * Unit: 0.1 dB, Range: -0.8 dB to 0.7 dB
  1501. * RF_TOS_DLY: Sets the RF_TOS_EN assertion delay after
  1502. * deassertion of PA_PE.
  1503. * Unit: 0.25 usec
  1504. * TXn_RF_GAIN_ATTEN: TXn RF gain attentuation selector
  1505. * RF_TOS_TIMEOUT: time-out value for RF_TOS_ENABLE
  1506. * deassertion if RF_TOS_DONE is missing.
  1507. * Unit: 0.25 usec
  1508. * RF_TOS_ENABLE: TX offset calibration enable
  1509. * ROS_BUSY_EN: RX offset calibration busy enable
  1510. */
  1511. #define TX_ALC_CFG_1 0x13b4
  1512. #define TX_ALC_CFG_1_TX_TEMP_COMP FIELD32(0x0000003f)
  1513. #define TX_ALC_CFG_1_TX0_GAIN_FINE FIELD32(0x00000f00)
  1514. #define TX_ALC_CFG_1_TX1_GAIN_FINE FIELD32(0x0000f000)
  1515. #define TX_ALC_CFG_1_RF_TOS_DLY FIELD32(0x00070000)
  1516. #define TX_ALC_CFG_1_TX0_RF_GAIN_ATTEN FIELD32(0x00300000)
  1517. #define TX_ALC_CFG_1_TX1_RF_GAIN_ATTEN FIELD32(0x00c00000)
  1518. #define TX_ALC_CFG_1_RF_TOS_TIMEOUT FIELD32(0x3f000000)
  1519. #define TX_ALC_CFG_1_RF_TOS_ENABLE FIELD32(0x40000000)
  1520. #define TX_ALC_CFG_1_ROS_BUSY_EN FIELD32(0x80000000)
  1521. /* TXn_BB_GAIN_ATTEN: TXn RF Gain Attenuation Level
  1522. * Format: 5-bit signed values
  1523. * Unit: 0.5 dB, Range: -8 dB to 7 dB
  1524. */
  1525. #define TX0_BB_GAIN_ATTEN 0x13c0
  1526. #define TX0_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f)
  1527. #define TX0_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00)
  1528. #define TX0_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000)
  1529. #define TX0_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000)
  1530. #define TX1_BB_GAIN_ATTEN 0x13c4
  1531. #define TX1_BB_GAIN_ATTEN_LEVEL_0 FIELD32(0x0000001f)
  1532. #define TX1_BB_GAIN_ATTEN_LEVEL_1 FIELD32(0x00001f00)
  1533. #define TX1_BB_GAIN_ATTEN_LEVEL_2 FIELD32(0x001f0000)
  1534. #define TX1_BB_GAIN_ATTEN_LEVEL_3 FIELD32(0x1f000000)
  1535. /* TX_ALC_VGA3: TX Automatic Level Correction Variable Gain Amplifier 3 */
  1536. #define TX_ALC_VGA3 0x13c8
  1537. #define TX_ALC_VGA3_TX0_ALC_VGA3 FIELD32(0x0000001f)
  1538. #define TX_ALC_VGA3_TX1_ALC_VGA3 FIELD32(0x00001f00)
  1539. #define TX_ALC_VGA3_TX0_ALC_VGA2 FIELD32(0x001f0000)
  1540. #define TX_ALC_VGA3_TX1_ALC_VGA2 FIELD32(0x1f000000)
  1541. /* TX_PWR_CFG_7 */
  1542. #define TX_PWR_CFG_7 0x13d4
  1543. #define TX_PWR_CFG_7_OFDM54_CH0 FIELD32(0x0000000f)
  1544. #define TX_PWR_CFG_7_OFDM54_CH1 FIELD32(0x000000f0)
  1545. #define TX_PWR_CFG_7_OFDM54_CH2 FIELD32(0x00000f00)
  1546. #define TX_PWR_CFG_7_MCS7_CH0 FIELD32(0x000f0000)
  1547. #define TX_PWR_CFG_7_MCS7_CH1 FIELD32(0x00f00000)
  1548. #define TX_PWR_CFG_7_MCS7_CH2 FIELD32(0x0f000000)
  1549. /* bits for new 2T devices */
  1550. #define TX_PWR_CFG_7B_54MBS FIELD32(0x000000ff)
  1551. #define TX_PWR_CFG_7B_MCS7 FIELD32(0x00ff0000)
  1552. /* TX_PWR_CFG_8 */
  1553. #define TX_PWR_CFG_8 0x13d8
  1554. #define TX_PWR_CFG_8_MCS15_CH0 FIELD32(0x0000000f)
  1555. #define TX_PWR_CFG_8_MCS15_CH1 FIELD32(0x000000f0)
  1556. #define TX_PWR_CFG_8_MCS15_CH2 FIELD32(0x00000f00)
  1557. #define TX_PWR_CFG_8_MCS23_CH0 FIELD32(0x000f0000)
  1558. #define TX_PWR_CFG_8_MCS23_CH1 FIELD32(0x00f00000)
  1559. #define TX_PWR_CFG_8_MCS23_CH2 FIELD32(0x0f000000)
  1560. /* bits for new 2T devices */
  1561. #define TX_PWR_CFG_8B_MCS15 FIELD32(0x000000ff)
  1562. /* TX_PWR_CFG_9 */
  1563. #define TX_PWR_CFG_9 0x13dc
  1564. #define TX_PWR_CFG_9_STBC7_CH0 FIELD32(0x0000000f)
  1565. #define TX_PWR_CFG_9_STBC7_CH1 FIELD32(0x000000f0)
  1566. #define TX_PWR_CFG_9_STBC7_CH2 FIELD32(0x00000f00)
  1567. /* bits for new 2T devices */
  1568. #define TX_PWR_CFG_9B_STBC_MCS7 FIELD32(0x000000ff)
  1569. /*
  1570. * TX_TXBF_CFG:
  1571. */
  1572. #define TX_TXBF_CFG_0 0x138c
  1573. #define TX_TXBF_CFG_1 0x13a4
  1574. #define TX_TXBF_CFG_2 0x13a8
  1575. #define TX_TXBF_CFG_3 0x13ac
  1576. /*
  1577. * TX_FBK_CFG_3S:
  1578. */
  1579. #define TX_FBK_CFG_3S_0 0x13c4
  1580. #define TX_FBK_CFG_3S_1 0x13c8
  1581. /*
  1582. * RX_FILTER_CFG: RX configuration register.
  1583. */
  1584. #define RX_FILTER_CFG 0x1400
  1585. #define RX_FILTER_CFG_DROP_CRC_ERROR FIELD32(0x00000001)
  1586. #define RX_FILTER_CFG_DROP_PHY_ERROR FIELD32(0x00000002)
  1587. #define RX_FILTER_CFG_DROP_NOT_TO_ME FIELD32(0x00000004)
  1588. #define RX_FILTER_CFG_DROP_NOT_MY_BSSD FIELD32(0x00000008)
  1589. #define RX_FILTER_CFG_DROP_VER_ERROR FIELD32(0x00000010)
  1590. #define RX_FILTER_CFG_DROP_MULTICAST FIELD32(0x00000020)
  1591. #define RX_FILTER_CFG_DROP_BROADCAST FIELD32(0x00000040)
  1592. #define RX_FILTER_CFG_DROP_DUPLICATE FIELD32(0x00000080)
  1593. #define RX_FILTER_CFG_DROP_CF_END_ACK FIELD32(0x00000100)
  1594. #define RX_FILTER_CFG_DROP_CF_END FIELD32(0x00000200)
  1595. #define RX_FILTER_CFG_DROP_ACK FIELD32(0x00000400)
  1596. #define RX_FILTER_CFG_DROP_CTS FIELD32(0x00000800)
  1597. #define RX_FILTER_CFG_DROP_RTS FIELD32(0x00001000)
  1598. #define RX_FILTER_CFG_DROP_PSPOLL FIELD32(0x00002000)
  1599. #define RX_FILTER_CFG_DROP_BA FIELD32(0x00004000)
  1600. #define RX_FILTER_CFG_DROP_BAR FIELD32(0x00008000)
  1601. #define RX_FILTER_CFG_DROP_CNTL FIELD32(0x00010000)
  1602. /*
  1603. * AUTO_RSP_CFG:
  1604. * AUTORESPONDER: 0: disable, 1: enable
  1605. * BAC_ACK_POLICY: 0:long, 1:short preamble
  1606. * CTS_40_MMODE: Response CTS 40MHz duplicate mode
  1607. * CTS_40_MREF: Response CTS 40MHz duplicate mode
  1608. * AR_PREAMBLE: Auto responder preamble 0:long, 1:short preamble
  1609. * DUAL_CTS_EN: Power bit value in control frame
  1610. * ACK_CTS_PSM_BIT:Power bit value in control frame
  1611. */
  1612. #define AUTO_RSP_CFG 0x1404
  1613. #define AUTO_RSP_CFG_AUTORESPONDER FIELD32(0x00000001)
  1614. #define AUTO_RSP_CFG_BAC_ACK_POLICY FIELD32(0x00000002)
  1615. #define AUTO_RSP_CFG_CTS_40_MMODE FIELD32(0x00000004)
  1616. #define AUTO_RSP_CFG_CTS_40_MREF FIELD32(0x00000008)
  1617. #define AUTO_RSP_CFG_AR_PREAMBLE FIELD32(0x00000010)
  1618. #define AUTO_RSP_CFG_DUAL_CTS_EN FIELD32(0x00000040)
  1619. #define AUTO_RSP_CFG_ACK_CTS_PSM_BIT FIELD32(0x00000080)
  1620. /*
  1621. * LEGACY_BASIC_RATE:
  1622. */
  1623. #define LEGACY_BASIC_RATE 0x1408
  1624. /*
  1625. * HT_BASIC_RATE:
  1626. */
  1627. #define HT_BASIC_RATE 0x140c
  1628. /*
  1629. * HT_CTRL_CFG:
  1630. */
  1631. #define HT_CTRL_CFG 0x1410
  1632. /*
  1633. * SIFS_COST_CFG:
  1634. */
  1635. #define SIFS_COST_CFG 0x1414
  1636. /*
  1637. * RX_PARSER_CFG:
  1638. * Set NAV for all received frames
  1639. */
  1640. #define RX_PARSER_CFG 0x1418
  1641. /*
  1642. * TX_SEC_CNT0:
  1643. */
  1644. #define TX_SEC_CNT0 0x1500
  1645. /*
  1646. * RX_SEC_CNT0:
  1647. */
  1648. #define RX_SEC_CNT0 0x1504
  1649. /*
  1650. * CCMP_FC_MUTE:
  1651. */
  1652. #define CCMP_FC_MUTE 0x1508
  1653. /*
  1654. * TXOP_HLDR_ADDR0:
  1655. */
  1656. #define TXOP_HLDR_ADDR0 0x1600
  1657. /*
  1658. * TXOP_HLDR_ADDR1:
  1659. */
  1660. #define TXOP_HLDR_ADDR1 0x1604
  1661. /*
  1662. * TXOP_HLDR_ET:
  1663. */
  1664. #define TXOP_HLDR_ET 0x1608
  1665. /*
  1666. * QOS_CFPOLL_RA_DW0:
  1667. */
  1668. #define QOS_CFPOLL_RA_DW0 0x160c
  1669. /*
  1670. * QOS_CFPOLL_RA_DW1:
  1671. */
  1672. #define QOS_CFPOLL_RA_DW1 0x1610
  1673. /*
  1674. * QOS_CFPOLL_QC:
  1675. */
  1676. #define QOS_CFPOLL_QC 0x1614
  1677. /*
  1678. * RX_STA_CNT0: RX PLCP error count & RX CRC error count
  1679. */
  1680. #define RX_STA_CNT0 0x1700
  1681. #define RX_STA_CNT0_CRC_ERR FIELD32(0x0000ffff)
  1682. #define RX_STA_CNT0_PHY_ERR FIELD32(0xffff0000)
  1683. /*
  1684. * RX_STA_CNT1: RX False CCA count & RX LONG frame count
  1685. */
  1686. #define RX_STA_CNT1 0x1704
  1687. #define RX_STA_CNT1_FALSE_CCA FIELD32(0x0000ffff)
  1688. #define RX_STA_CNT1_PLCP_ERR FIELD32(0xffff0000)
  1689. /*
  1690. * RX_STA_CNT2:
  1691. */
  1692. #define RX_STA_CNT2 0x1708
  1693. #define RX_STA_CNT2_RX_DUPLI_COUNT FIELD32(0x0000ffff)
  1694. #define RX_STA_CNT2_RX_FIFO_OVERFLOW FIELD32(0xffff0000)
  1695. /*
  1696. * TX_STA_CNT0: TX Beacon count
  1697. */
  1698. #define TX_STA_CNT0 0x170c
  1699. #define TX_STA_CNT0_TX_FAIL_COUNT FIELD32(0x0000ffff)
  1700. #define TX_STA_CNT0_TX_BEACON_COUNT FIELD32(0xffff0000)
  1701. /*
  1702. * TX_STA_CNT1: TX tx count
  1703. */
  1704. #define TX_STA_CNT1 0x1710
  1705. #define TX_STA_CNT1_TX_SUCCESS FIELD32(0x0000ffff)
  1706. #define TX_STA_CNT1_TX_RETRANSMIT FIELD32(0xffff0000)
  1707. /*
  1708. * TX_STA_CNT2: TX tx count
  1709. */
  1710. #define TX_STA_CNT2 0x1714
  1711. #define TX_STA_CNT2_TX_ZERO_LEN_COUNT FIELD32(0x0000ffff)
  1712. #define TX_STA_CNT2_TX_UNDER_FLOW_COUNT FIELD32(0xffff0000)
  1713. /*
  1714. * TX_STA_FIFO: TX Result for specific PID status fifo register.
  1715. *
  1716. * This register is implemented as FIFO with 16 entries in the HW. Each
  1717. * register read fetches the next tx result. If the FIFO is full because
  1718. * it wasn't read fast enough after the according interrupt (TX_FIFO_STATUS)
  1719. * triggered, the hw seems to simply drop further tx results.
  1720. *
  1721. * VALID: 1: this tx result is valid
  1722. * 0: no valid tx result -> driver should stop reading
  1723. * PID_TYPE: The PID latched from the PID field in the TXWI, can be used
  1724. * to match a frame with its tx result (even though the PID is
  1725. * only 4 bits wide).
  1726. * PID_QUEUE: Part of PID_TYPE, this is the queue index number (0-3)
  1727. * PID_ENTRY: Part of PID_TYPE, this is the queue entry index number (1-3)
  1728. * This identification number is calculated by ((idx % 3) + 1).
  1729. * TX_SUCCESS: Indicates tx success (1) or failure (0)
  1730. * TX_AGGRE: Indicates if the frame was part of an aggregate (1) or not (0)
  1731. * TX_ACK_REQUIRED: Indicates if the frame needed to get ack'ed (1) or not (0)
  1732. * WCID: The wireless client ID.
  1733. * MCS: The tx rate used during the last transmission of this frame, be it
  1734. * successful or not.
  1735. * PHYMODE: The phymode used for the transmission.
  1736. */
  1737. #define TX_STA_FIFO 0x1718
  1738. #define TX_STA_FIFO_VALID FIELD32(0x00000001)
  1739. #define TX_STA_FIFO_PID_TYPE FIELD32(0x0000001e)
  1740. #define TX_STA_FIFO_PID_QUEUE FIELD32(0x00000006)
  1741. #define TX_STA_FIFO_PID_ENTRY FIELD32(0x00000018)
  1742. #define TX_STA_FIFO_TX_SUCCESS FIELD32(0x00000020)
  1743. #define TX_STA_FIFO_TX_AGGRE FIELD32(0x00000040)
  1744. #define TX_STA_FIFO_TX_ACK_REQUIRED FIELD32(0x00000080)
  1745. #define TX_STA_FIFO_WCID FIELD32(0x0000ff00)
  1746. #define TX_STA_FIFO_SUCCESS_RATE FIELD32(0xffff0000)
  1747. #define TX_STA_FIFO_MCS FIELD32(0x007f0000)
  1748. #define TX_STA_FIFO_BW FIELD32(0x00800000)
  1749. #define TX_STA_FIFO_SGI FIELD32(0x01000000)
  1750. #define TX_STA_FIFO_PHYMODE FIELD32(0xc0000000)
  1751. /*
  1752. * TX_AGG_CNT: Debug counter
  1753. */
  1754. #define TX_AGG_CNT 0x171c
  1755. #define TX_AGG_CNT_NON_AGG_TX_COUNT FIELD32(0x0000ffff)
  1756. #define TX_AGG_CNT_AGG_TX_COUNT FIELD32(0xffff0000)
  1757. /*
  1758. * TX_AGG_CNT0:
  1759. */
  1760. #define TX_AGG_CNT0 0x1720
  1761. #define TX_AGG_CNT0_AGG_SIZE_1_COUNT FIELD32(0x0000ffff)
  1762. #define TX_AGG_CNT0_AGG_SIZE_2_COUNT FIELD32(0xffff0000)
  1763. /*
  1764. * TX_AGG_CNT1:
  1765. */
  1766. #define TX_AGG_CNT1 0x1724
  1767. #define TX_AGG_CNT1_AGG_SIZE_3_COUNT FIELD32(0x0000ffff)
  1768. #define TX_AGG_CNT1_AGG_SIZE_4_COUNT FIELD32(0xffff0000)
  1769. /*
  1770. * TX_AGG_CNT2:
  1771. */
  1772. #define TX_AGG_CNT2 0x1728
  1773. #define TX_AGG_CNT2_AGG_SIZE_5_COUNT FIELD32(0x0000ffff)
  1774. #define TX_AGG_CNT2_AGG_SIZE_6_COUNT FIELD32(0xffff0000)
  1775. /*
  1776. * TX_AGG_CNT3:
  1777. */
  1778. #define TX_AGG_CNT3 0x172c
  1779. #define TX_AGG_CNT3_AGG_SIZE_7_COUNT FIELD32(0x0000ffff)
  1780. #define TX_AGG_CNT3_AGG_SIZE_8_COUNT FIELD32(0xffff0000)
  1781. /*
  1782. * TX_AGG_CNT4:
  1783. */
  1784. #define TX_AGG_CNT4 0x1730
  1785. #define TX_AGG_CNT4_AGG_SIZE_9_COUNT FIELD32(0x0000ffff)
  1786. #define TX_AGG_CNT4_AGG_SIZE_10_COUNT FIELD32(0xffff0000)
  1787. /*
  1788. * TX_AGG_CNT5:
  1789. */
  1790. #define TX_AGG_CNT5 0x1734
  1791. #define TX_AGG_CNT5_AGG_SIZE_11_COUNT FIELD32(0x0000ffff)
  1792. #define TX_AGG_CNT5_AGG_SIZE_12_COUNT FIELD32(0xffff0000)
  1793. /*
  1794. * TX_AGG_CNT6:
  1795. */
  1796. #define TX_AGG_CNT6 0x1738
  1797. #define TX_AGG_CNT6_AGG_SIZE_13_COUNT FIELD32(0x0000ffff)
  1798. #define TX_AGG_CNT6_AGG_SIZE_14_COUNT FIELD32(0xffff0000)
  1799. /*
  1800. * TX_AGG_CNT7:
  1801. */
  1802. #define TX_AGG_CNT7 0x173c
  1803. #define TX_AGG_CNT7_AGG_SIZE_15_COUNT FIELD32(0x0000ffff)
  1804. #define TX_AGG_CNT7_AGG_SIZE_16_COUNT FIELD32(0xffff0000)
  1805. /*
  1806. * MPDU_DENSITY_CNT:
  1807. * TX_ZERO_DEL: TX zero length delimiter count
  1808. * RX_ZERO_DEL: RX zero length delimiter count
  1809. */
  1810. #define MPDU_DENSITY_CNT 0x1740
  1811. #define MPDU_DENSITY_CNT_TX_ZERO_DEL FIELD32(0x0000ffff)
  1812. #define MPDU_DENSITY_CNT_RX_ZERO_DEL FIELD32(0xffff0000)
  1813. /*
  1814. * Security key table memory.
  1815. *
  1816. * The pairwise key table shares some memory with the beacon frame
  1817. * buffers 6 and 7. That basically means that when beacon 6 & 7
  1818. * are used we should only use the reduced pairwise key table which
  1819. * has a maximum of 222 entries.
  1820. *
  1821. * ---------------------------------------------
  1822. * |0x4000 | Pairwise Key | Reduced Pairwise |
  1823. * | | Table | Key Table |
  1824. * | | Size: 256 * 32 | Size: 222 * 32 |
  1825. * |0x5BC0 | |-------------------
  1826. * | | | Beacon 6 |
  1827. * |0x5DC0 | |-------------------
  1828. * | | | Beacon 7 |
  1829. * |0x5FC0 | |-------------------
  1830. * |0x5FFF | |
  1831. * --------------------------
  1832. *
  1833. * MAC_WCID_BASE: 8-bytes (use only 6 bytes) * 256 entry
  1834. * PAIRWISE_KEY_TABLE_BASE: 32-byte * 256 entry
  1835. * MAC_IVEIV_TABLE_BASE: 8-byte * 256-entry
  1836. * MAC_WCID_ATTRIBUTE_BASE: 4-byte * 256-entry
  1837. * SHARED_KEY_TABLE_BASE: 32-byte * 16-entry
  1838. * SHARED_KEY_MODE_BASE: 4-byte * 16-entry
  1839. */
  1840. #define MAC_WCID_BASE 0x1800
  1841. #define PAIRWISE_KEY_TABLE_BASE 0x4000
  1842. #define MAC_IVEIV_TABLE_BASE 0x6000
  1843. #define MAC_WCID_ATTRIBUTE_BASE 0x6800
  1844. #define SHARED_KEY_TABLE_BASE 0x6c00
  1845. #define SHARED_KEY_MODE_BASE 0x7000
  1846. #define MAC_WCID_ENTRY(__idx) \
  1847. (MAC_WCID_BASE + ((__idx) * sizeof(struct mac_wcid_entry)))
  1848. #define PAIRWISE_KEY_ENTRY(__idx) \
  1849. (PAIRWISE_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1850. #define MAC_IVEIV_ENTRY(__idx) \
  1851. (MAC_IVEIV_TABLE_BASE + ((__idx) * sizeof(struct mac_iveiv_entry)))
  1852. #define MAC_WCID_ATTR_ENTRY(__idx) \
  1853. (MAC_WCID_ATTRIBUTE_BASE + ((__idx) * sizeof(u32)))
  1854. #define SHARED_KEY_ENTRY(__idx) \
  1855. (SHARED_KEY_TABLE_BASE + ((__idx) * sizeof(struct hw_key_entry)))
  1856. #define SHARED_KEY_MODE_ENTRY(__idx) \
  1857. (SHARED_KEY_MODE_BASE + ((__idx) * sizeof(u32)))
  1858. struct mac_wcid_entry {
  1859. u8 mac[6];
  1860. u8 reserved[2];
  1861. } __packed;
  1862. struct hw_key_entry {
  1863. u8 key[16];
  1864. u8 tx_mic[8];
  1865. u8 rx_mic[8];
  1866. } __packed;
  1867. struct mac_iveiv_entry {
  1868. u8 iv[8];
  1869. } __packed;
  1870. /*
  1871. * MAC_WCID_ATTRIBUTE:
  1872. */
  1873. #define MAC_WCID_ATTRIBUTE_KEYTAB FIELD32(0x00000001)
  1874. #define MAC_WCID_ATTRIBUTE_CIPHER FIELD32(0x0000000e)
  1875. #define MAC_WCID_ATTRIBUTE_BSS_IDX FIELD32(0x00000070)
  1876. #define MAC_WCID_ATTRIBUTE_RX_WIUDF FIELD32(0x00000380)
  1877. #define MAC_WCID_ATTRIBUTE_CIPHER_EXT FIELD32(0x00000400)
  1878. #define MAC_WCID_ATTRIBUTE_BSS_IDX_EXT FIELD32(0x00000800)
  1879. #define MAC_WCID_ATTRIBUTE_WAPI_MCBC FIELD32(0x00008000)
  1880. #define MAC_WCID_ATTRIBUTE_WAPI_KEY_IDX FIELD32(0xff000000)
  1881. /*
  1882. * SHARED_KEY_MODE:
  1883. */
  1884. #define SHARED_KEY_MODE_BSS0_KEY0 FIELD32(0x00000007)
  1885. #define SHARED_KEY_MODE_BSS0_KEY1 FIELD32(0x00000070)
  1886. #define SHARED_KEY_MODE_BSS0_KEY2 FIELD32(0x00000700)
  1887. #define SHARED_KEY_MODE_BSS0_KEY3 FIELD32(0x00007000)
  1888. #define SHARED_KEY_MODE_BSS1_KEY0 FIELD32(0x00070000)
  1889. #define SHARED_KEY_MODE_BSS1_KEY1 FIELD32(0x00700000)
  1890. #define SHARED_KEY_MODE_BSS1_KEY2 FIELD32(0x07000000)
  1891. #define SHARED_KEY_MODE_BSS1_KEY3 FIELD32(0x70000000)
  1892. /*
  1893. * HOST-MCU communication
  1894. */
  1895. /*
  1896. * H2M_MAILBOX_CSR: Host-to-MCU Mailbox.
  1897. * CMD_TOKEN: Command id, 0xff disable status reporting.
  1898. */
  1899. #define H2M_MAILBOX_CSR 0x7010
  1900. #define H2M_MAILBOX_CSR_ARG0 FIELD32(0x000000ff)
  1901. #define H2M_MAILBOX_CSR_ARG1 FIELD32(0x0000ff00)
  1902. #define H2M_MAILBOX_CSR_CMD_TOKEN FIELD32(0x00ff0000)
  1903. #define H2M_MAILBOX_CSR_OWNER FIELD32(0xff000000)
  1904. /*
  1905. * H2M_MAILBOX_CID:
  1906. * Free slots contain 0xff. MCU will store command's token to lowest free slot.
  1907. * If all slots are occupied status will be dropped.
  1908. */
  1909. #define H2M_MAILBOX_CID 0x7014
  1910. #define H2M_MAILBOX_CID_CMD0 FIELD32(0x000000ff)
  1911. #define H2M_MAILBOX_CID_CMD1 FIELD32(0x0000ff00)
  1912. #define H2M_MAILBOX_CID_CMD2 FIELD32(0x00ff0000)
  1913. #define H2M_MAILBOX_CID_CMD3 FIELD32(0xff000000)
  1914. /*
  1915. * H2M_MAILBOX_STATUS:
  1916. * Command status will be saved to same slot as command id.
  1917. */
  1918. #define H2M_MAILBOX_STATUS 0x701c
  1919. /*
  1920. * H2M_INT_SRC:
  1921. */
  1922. #define H2M_INT_SRC 0x7024
  1923. /*
  1924. * H2M_BBP_AGENT:
  1925. */
  1926. #define H2M_BBP_AGENT 0x7028
  1927. /*
  1928. * MCU_LEDCS: LED control for MCU Mailbox.
  1929. */
  1930. #define MCU_LEDCS_LED_MODE FIELD8(0x1f)
  1931. #define MCU_LEDCS_POLARITY FIELD8(0x01)
  1932. /*
  1933. * HW_CS_CTS_BASE:
  1934. * Carrier-sense CTS frame base address.
  1935. * It's where mac stores carrier-sense frame for carrier-sense function.
  1936. */
  1937. #define HW_CS_CTS_BASE 0x7700
  1938. /*
  1939. * HW_DFS_CTS_BASE:
  1940. * DFS CTS frame base address. It's where mac stores CTS frame for DFS.
  1941. */
  1942. #define HW_DFS_CTS_BASE 0x7780
  1943. /*
  1944. * TXRX control registers - base address 0x3000
  1945. */
  1946. /*
  1947. * TXRX_CSR1:
  1948. * rt2860b UNKNOWN reg use R/O Reg Addr 0x77d0 first..
  1949. */
  1950. #define TXRX_CSR1 0x77d0
  1951. /*
  1952. * HW_DEBUG_SETTING_BASE:
  1953. * since NULL frame won't be that long (256 byte)
  1954. * We steal 16 tail bytes to save debugging settings
  1955. */
  1956. #define HW_DEBUG_SETTING_BASE 0x77f0
  1957. #define HW_DEBUG_SETTING_BASE2 0x7770
  1958. /*
  1959. * HW_BEACON_BASE
  1960. * In order to support maximum 8 MBSS and its maximum length
  1961. * is 512 bytes for each beacon
  1962. * Three section discontinue memory segments will be used.
  1963. * 1. The original region for BCN 0~3
  1964. * 2. Extract memory from FCE table for BCN 4~5
  1965. * 3. Extract memory from Pair-wise key table for BCN 6~7
  1966. * It occupied those memory of wcid 238~253 for BCN 6
  1967. * and wcid 222~237 for BCN 7 (see Security key table memory
  1968. * for more info).
  1969. *
  1970. * IMPORTANT NOTE: Not sure why legacy driver does this,
  1971. * but HW_BEACON_BASE7 is 0x0200 bytes below HW_BEACON_BASE6.
  1972. */
  1973. #define HW_BEACON_BASE0 0x7800
  1974. #define HW_BEACON_BASE1 0x7a00
  1975. #define HW_BEACON_BASE2 0x7c00
  1976. #define HW_BEACON_BASE3 0x7e00
  1977. #define HW_BEACON_BASE4 0x7200
  1978. #define HW_BEACON_BASE5 0x7400
  1979. #define HW_BEACON_BASE6 0x5dc0
  1980. #define HW_BEACON_BASE7 0x5bc0
  1981. #define HW_BEACON_BASE(__index) \
  1982. (((__index) < 4) ? (HW_BEACON_BASE0 + (__index * 0x0200)) : \
  1983. (((__index) < 6) ? (HW_BEACON_BASE4 + ((__index - 4) * 0x0200)) : \
  1984. (HW_BEACON_BASE6 - ((__index - 6) * 0x0200))))
  1985. #define BEACON_BASE_TO_OFFSET(_base) (((_base) - 0x4000) / 64)
  1986. /*
  1987. * BBP registers.
  1988. * The wordsize of the BBP is 8 bits.
  1989. */
  1990. /*
  1991. * BBP 1: TX Antenna & Power Control
  1992. * POWER_CTRL:
  1993. * 0 - normal,
  1994. * 1 - drop tx power by 6dBm,
  1995. * 2 - drop tx power by 12dBm,
  1996. * 3 - increase tx power by 6dBm
  1997. */
  1998. #define BBP1_TX_POWER_CTRL FIELD8(0x03)
  1999. #define BBP1_TX_ANTENNA FIELD8(0x18)
  2000. /*
  2001. * BBP 3: RX Antenna
  2002. */
  2003. #define BBP3_RX_ADC FIELD8(0x03)
  2004. #define BBP3_RX_ANTENNA FIELD8(0x18)
  2005. #define BBP3_HT40_MINUS FIELD8(0x20)
  2006. #define BBP3_ADC_MODE_SWITCH FIELD8(0x40)
  2007. #define BBP3_ADC_INIT_MODE FIELD8(0x80)
  2008. /*
  2009. * BBP 4: Bandwidth
  2010. */
  2011. #define BBP4_TX_BF FIELD8(0x01)
  2012. #define BBP4_BANDWIDTH FIELD8(0x18)
  2013. #define BBP4_MAC_IF_CTRL FIELD8(0x40)
  2014. /* BBP27 */
  2015. #define BBP27_RX_CHAIN_SEL FIELD8(0x60)
  2016. /*
  2017. * BBP 47: Bandwidth
  2018. */
  2019. #define BBP47_TSSI_REPORT_SEL FIELD8(0x03)
  2020. #define BBP47_TSSI_UPDATE_REQ FIELD8(0x04)
  2021. #define BBP47_TSSI_TSSI_MODE FIELD8(0x18)
  2022. #define BBP47_TSSI_ADC6 FIELD8(0x80)
  2023. /*
  2024. * BBP 49
  2025. */
  2026. #define BBP49_UPDATE_FLAG FIELD8(0x01)
  2027. /*
  2028. * BBP 105:
  2029. * - bit0: detect SIG on primary channel only (on 40MHz bandwidth)
  2030. * - bit1: FEQ (Feed Forward Compensation) for independend streams
  2031. * - bit2: MLD (Maximum Likehood Detection) for 2 streams (reserved on single
  2032. * stream)
  2033. * - bit4: channel estimation updates based on remodulation of
  2034. * L-SIG and HT-SIG symbols
  2035. */
  2036. #define BBP105_DETECT_SIG_ON_PRIMARY FIELD8(0x01)
  2037. #define BBP105_FEQ FIELD8(0x02)
  2038. #define BBP105_MLD FIELD8(0x04)
  2039. #define BBP105_SIG_REMODULATION FIELD8(0x08)
  2040. /*
  2041. * BBP 109
  2042. */
  2043. #define BBP109_TX0_POWER FIELD8(0x0f)
  2044. #define BBP109_TX1_POWER FIELD8(0xf0)
  2045. /* BBP 110 */
  2046. #define BBP110_TX2_POWER FIELD8(0x0f)
  2047. /*
  2048. * BBP 138: Unknown
  2049. */
  2050. #define BBP138_RX_ADC1 FIELD8(0x02)
  2051. #define BBP138_RX_ADC2 FIELD8(0x04)
  2052. #define BBP138_TX_DAC1 FIELD8(0x20)
  2053. #define BBP138_TX_DAC2 FIELD8(0x40)
  2054. /*
  2055. * BBP 152: Rx Ant
  2056. */
  2057. #define BBP152_RX_DEFAULT_ANT FIELD8(0x80)
  2058. /*
  2059. * BBP 254: unknown
  2060. */
  2061. #define BBP254_BIT7 FIELD8(0x80)
  2062. /*
  2063. * RFCSR registers
  2064. * The wordsize of the RFCSR is 8 bits.
  2065. */
  2066. /*
  2067. * RFCSR 1:
  2068. */
  2069. #define RFCSR1_RF_BLOCK_EN FIELD8(0x01)
  2070. #define RFCSR1_PLL_PD FIELD8(0x02)
  2071. #define RFCSR1_RX0_PD FIELD8(0x04)
  2072. #define RFCSR1_TX0_PD FIELD8(0x08)
  2073. #define RFCSR1_RX1_PD FIELD8(0x10)
  2074. #define RFCSR1_TX1_PD FIELD8(0x20)
  2075. #define RFCSR1_RX2_PD FIELD8(0x40)
  2076. #define RFCSR1_TX2_PD FIELD8(0x80)
  2077. #define RFCSR1_TX2_EN_MT7620 FIELD8(0x02)
  2078. /*
  2079. * RFCSR 2:
  2080. */
  2081. #define RFCSR2_RESCAL_BP FIELD8(0x40)
  2082. #define RFCSR2_RESCAL_EN FIELD8(0x80)
  2083. #define RFCSR2_RX2_EN_MT7620 FIELD8(0x02)
  2084. #define RFCSR2_TX2_EN_MT7620 FIELD8(0x20)
  2085. /*
  2086. * RFCSR 3:
  2087. */
  2088. #define RFCSR3_K FIELD8(0x0f)
  2089. /* Bits [7-4] for RF3320 (RT3370/RT3390), on other chipsets reserved */
  2090. #define RFCSR3_PA1_BIAS_CCK FIELD8(0x70)
  2091. #define RFCSR3_PA2_CASCODE_BIAS_CCKK FIELD8(0x80)
  2092. /* Bits for RF3290/RF5360/RF5362/RF5370/RF5372/RF5390/RF5392 */
  2093. #define RFCSR3_VCOCAL_EN FIELD8(0x80)
  2094. /* Bits for RF3050 */
  2095. #define RFCSR3_BIT1 FIELD8(0x02)
  2096. #define RFCSR3_BIT2 FIELD8(0x04)
  2097. #define RFCSR3_BIT3 FIELD8(0x08)
  2098. #define RFCSR3_BIT4 FIELD8(0x10)
  2099. #define RFCSR3_BIT5 FIELD8(0x20)
  2100. /*
  2101. * RFCSR 4:
  2102. * VCOCAL_EN used by MT7620
  2103. */
  2104. #define RFCSR4_VCOCAL_EN FIELD8(0x80)
  2105. /*
  2106. * FRCSR 5:
  2107. */
  2108. #define RFCSR5_R1 FIELD8(0x0c)
  2109. /*
  2110. * RFCSR 6:
  2111. */
  2112. #define RFCSR6_R1 FIELD8(0x03)
  2113. #define RFCSR6_R2 FIELD8(0x40)
  2114. #define RFCSR6_TXDIV FIELD8(0x0c)
  2115. /* bits for RF3053 */
  2116. #define RFCSR6_VCO_IC FIELD8(0xc0)
  2117. /*
  2118. * RFCSR 7:
  2119. */
  2120. #define RFCSR7_RF_TUNING FIELD8(0x01)
  2121. #define RFCSR7_BIT1 FIELD8(0x02)
  2122. #define RFCSR7_BIT2 FIELD8(0x04)
  2123. #define RFCSR7_BIT3 FIELD8(0x08)
  2124. #define RFCSR7_BIT4 FIELD8(0x10)
  2125. #define RFCSR7_BIT5 FIELD8(0x20)
  2126. #define RFCSR7_BITS67 FIELD8(0xc0)
  2127. /*
  2128. * RFCSR 9:
  2129. */
  2130. #define RFCSR9_K FIELD8(0x0f)
  2131. #define RFCSR9_N FIELD8(0x10)
  2132. #define RFCSR9_UNKNOWN FIELD8(0x60)
  2133. #define RFCSR9_MOD FIELD8(0x80)
  2134. /*
  2135. * RFCSR 11:
  2136. */
  2137. #define RFCSR11_R FIELD8(0x03)
  2138. #define RFCSR11_PLL_MOD FIELD8(0x0c)
  2139. #define RFCSR11_MOD FIELD8(0xc0)
  2140. /* bits for RF3053 */
  2141. /* TODO: verify RFCSR11_MOD usage on other chips */
  2142. #define RFCSR11_PLL_IDOH FIELD8(0x40)
  2143. /*
  2144. * RFCSR 12:
  2145. */
  2146. #define RFCSR12_TX_POWER FIELD8(0x1f)
  2147. #define RFCSR12_DR0 FIELD8(0xe0)
  2148. /*
  2149. * RFCSR 13:
  2150. */
  2151. #define RFCSR13_TX_POWER FIELD8(0x1f)
  2152. #define RFCSR13_DR0 FIELD8(0xe0)
  2153. #define RFCSR13_RDIV_MT7620 FIELD8(0x03)
  2154. /*
  2155. * RFCSR 15:
  2156. */
  2157. #define RFCSR15_TX_LO2_EN FIELD8(0x08)
  2158. /*
  2159. * RFCSR 16:
  2160. */
  2161. #define RFCSR16_TXMIXER_GAIN FIELD8(0x07)
  2162. #define RFCSR16_RF_PLL_FREQ_SEL_MT7620 FIELD8(0x0F)
  2163. #define RFCSR16_SDM_MODE_MT7620 FIELD8(0xE0)
  2164. /*
  2165. * RFCSR 17:
  2166. */
  2167. #define RFCSR17_TXMIXER_GAIN FIELD8(0x07)
  2168. #define RFCSR17_TX_LO1_EN FIELD8(0x08)
  2169. #define RFCSR17_R FIELD8(0x20)
  2170. #define RFCSR17_CODE FIELD8(0x7f)
  2171. /* RFCSR 18 */
  2172. #define RFCSR18_XO_TUNE_BYPASS FIELD8(0x40)
  2173. /* RFCSR 19 */
  2174. #define RFCSR19_K FIELD8(0x03)
  2175. /*
  2176. * RFCSR 20:
  2177. */
  2178. #define RFCSR20_RX_LO1_EN FIELD8(0x08)
  2179. /*
  2180. * RFCSR 21:
  2181. */
  2182. #define RFCSR21_RX_LO2_EN FIELD8(0x08)
  2183. #define RFCSR21_BIT1 FIELD8(0x01)
  2184. #define RFCSR21_BIT8 FIELD8(0x80)
  2185. /*
  2186. * RFCSR 22:
  2187. */
  2188. #define RFCSR22_BASEBAND_LOOPBACK FIELD8(0x01)
  2189. #define RFCSR22_FREQPLAN_D_MT7620 FIELD8(0x07)
  2190. /*
  2191. * RFCSR 23:
  2192. */
  2193. #define RFCSR23_FREQ_OFFSET FIELD8(0x7f)
  2194. /*
  2195. * RFCSR 24:
  2196. */
  2197. #define RFCSR24_TX_AGC_FC FIELD8(0x1f)
  2198. #define RFCSR24_TX_H20M FIELD8(0x20)
  2199. #define RFCSR24_TX_CALIB FIELD8(0x7f)
  2200. /*
  2201. * RFCSR 27:
  2202. */
  2203. #define RFCSR27_R1 FIELD8(0x03)
  2204. #define RFCSR27_R2 FIELD8(0x04)
  2205. #define RFCSR27_R3 FIELD8(0x30)
  2206. #define RFCSR27_R4 FIELD8(0x40)
  2207. /*
  2208. * RFCSR 28:
  2209. */
  2210. #define RFCSR28_CH11_HT40 FIELD8(0x04)
  2211. /*
  2212. * RFCSR 29:
  2213. */
  2214. #define RFCSR29_ADC6_TEST FIELD8(0x01)
  2215. #define RFCSR29_ADC6_INT_TEST FIELD8(0x02)
  2216. #define RFCSR29_RSSI_RESET FIELD8(0x04)
  2217. #define RFCSR29_RSSI_ON FIELD8(0x08)
  2218. #define RFCSR29_RSSI_RIP_CTRL FIELD8(0x30)
  2219. #define RFCSR29_RSSI_GAIN FIELD8(0xc0)
  2220. /*
  2221. * RFCSR 30:
  2222. */
  2223. #define RFCSR30_TX_H20M FIELD8(0x02)
  2224. #define RFCSR30_RX_H20M FIELD8(0x04)
  2225. #define RFCSR30_RX_VCM FIELD8(0x18)
  2226. #define RFCSR30_RF_CALIBRATION FIELD8(0x80)
  2227. #define RF3322_RFCSR30_TX_H20M FIELD8(0x01)
  2228. #define RF3322_RFCSR30_RX_H20M FIELD8(0x02)
  2229. /*
  2230. * RFCSR 31:
  2231. */
  2232. #define RFCSR31_RX_AGC_FC FIELD8(0x1f)
  2233. #define RFCSR31_RX_H20M FIELD8(0x20)
  2234. #define RFCSR31_RX_CALIB FIELD8(0x7f)
  2235. /* RFCSR 32 bits for RF3053 */
  2236. #define RFCSR32_TX_AGC_FC FIELD8(0xf8)
  2237. /* RFCSR 36 bits for RF3053 */
  2238. #define RFCSR36_RF_BS FIELD8(0x80)
  2239. /*
  2240. * RFCSR 34:
  2241. */
  2242. #define RFCSR34_TX0_EXT_PA FIELD8(0x04)
  2243. #define RFCSR34_TX1_EXT_PA FIELD8(0x08)
  2244. /*
  2245. * RFCSR 38:
  2246. */
  2247. #define RFCSR38_RX_LO1_EN FIELD8(0x20)
  2248. /*
  2249. * RFCSR 39:
  2250. */
  2251. #define RFCSR39_RX_DIV FIELD8(0x40)
  2252. #define RFCSR39_RX_LO2_EN FIELD8(0x80)
  2253. /*
  2254. * RFCSR 41:
  2255. */
  2256. #define RFCSR41_BIT1 FIELD8(0x01)
  2257. #define RFCSR41_BIT4 FIELD8(0x08)
  2258. /*
  2259. * RFCSR 42:
  2260. */
  2261. #define RFCSR42_BIT1 FIELD8(0x01)
  2262. #define RFCSR42_BIT4 FIELD8(0x08)
  2263. #define RFCSR42_TX2_EN_MT7620 FIELD8(0x40)
  2264. /*
  2265. * RFCSR 49:
  2266. */
  2267. #define RFCSR49_TX FIELD8(0x3f)
  2268. #define RFCSR49_EP FIELD8(0xc0)
  2269. /* bits for RT3593 */
  2270. #define RFCSR49_TX_LO1_IC FIELD8(0x1c)
  2271. #define RFCSR49_TX_DIV FIELD8(0x20)
  2272. /*
  2273. * RFCSR 50:
  2274. */
  2275. #define RFCSR50_TX FIELD8(0x3f)
  2276. #define RFCSR50_TX0_EXT_PA FIELD8(0x02)
  2277. #define RFCSR50_TX1_EXT_PA FIELD8(0x10)
  2278. #define RFCSR50_EP FIELD8(0xc0)
  2279. /* bits for RT3593 */
  2280. #define RFCSR50_TX_LO1_EN FIELD8(0x20)
  2281. #define RFCSR50_TX_LO2_EN FIELD8(0x10)
  2282. /* RFCSR 51 */
  2283. /* bits for RT3593 */
  2284. #define RFCSR51_BITS01 FIELD8(0x03)
  2285. #define RFCSR51_BITS24 FIELD8(0x1c)
  2286. #define RFCSR51_BITS57 FIELD8(0xe0)
  2287. #define RFCSR53_TX_POWER FIELD8(0x3f)
  2288. #define RFCSR53_UNKNOWN FIELD8(0xc0)
  2289. #define RFCSR54_TX_POWER FIELD8(0x3f)
  2290. #define RFCSR54_UNKNOWN FIELD8(0xc0)
  2291. #define RFCSR55_TX_POWER FIELD8(0x3f)
  2292. #define RFCSR55_UNKNOWN FIELD8(0xc0)
  2293. #define RFCSR57_DRV_CC FIELD8(0xfc)
  2294. /*
  2295. * RF registers
  2296. */
  2297. /*
  2298. * RF 2
  2299. */
  2300. #define RF2_ANTENNA_RX2 FIELD32(0x00000040)
  2301. #define RF2_ANTENNA_TX1 FIELD32(0x00004000)
  2302. #define RF2_ANTENNA_RX1 FIELD32(0x00020000)
  2303. /*
  2304. * RF 3
  2305. */
  2306. #define RF3_TXPOWER_G FIELD32(0x00003e00)
  2307. #define RF3_TXPOWER_A_7DBM_BOOST FIELD32(0x00000200)
  2308. #define RF3_TXPOWER_A FIELD32(0x00003c00)
  2309. /*
  2310. * RF 4
  2311. */
  2312. #define RF4_TXPOWER_G FIELD32(0x000007c0)
  2313. #define RF4_TXPOWER_A_7DBM_BOOST FIELD32(0x00000040)
  2314. #define RF4_TXPOWER_A FIELD32(0x00000780)
  2315. #define RF4_FREQ_OFFSET FIELD32(0x001f8000)
  2316. #define RF4_HT40 FIELD32(0x00200000)
  2317. /*
  2318. * EEPROM content.
  2319. * The wordsize of the EEPROM is 16 bits.
  2320. */
  2321. enum rt2800_eeprom_word {
  2322. EEPROM_CHIP_ID = 0,
  2323. EEPROM_VERSION,
  2324. EEPROM_MAC_ADDR_0,
  2325. EEPROM_MAC_ADDR_1,
  2326. EEPROM_MAC_ADDR_2,
  2327. EEPROM_NIC_CONF0,
  2328. EEPROM_NIC_CONF1,
  2329. EEPROM_FREQ,
  2330. EEPROM_LED_AG_CONF,
  2331. EEPROM_LED_ACT_CONF,
  2332. EEPROM_LED_POLARITY,
  2333. EEPROM_NIC_CONF2,
  2334. EEPROM_LNA,
  2335. EEPROM_RSSI_BG,
  2336. EEPROM_RSSI_BG2,
  2337. EEPROM_TXMIXER_GAIN_BG,
  2338. EEPROM_RSSI_A,
  2339. EEPROM_RSSI_A2,
  2340. EEPROM_TXMIXER_GAIN_A,
  2341. EEPROM_EIRP_MAX_TX_POWER,
  2342. EEPROM_TXPOWER_DELTA,
  2343. EEPROM_TXPOWER_BG1,
  2344. EEPROM_TXPOWER_BG2,
  2345. EEPROM_TSSI_BOUND_BG1,
  2346. EEPROM_TSSI_BOUND_BG2,
  2347. EEPROM_TSSI_BOUND_BG3,
  2348. EEPROM_TSSI_BOUND_BG4,
  2349. EEPROM_TSSI_BOUND_BG5,
  2350. EEPROM_TXPOWER_A1,
  2351. EEPROM_TXPOWER_A2,
  2352. EEPROM_TXPOWER_INIT,
  2353. EEPROM_TSSI_BOUND_A1,
  2354. EEPROM_TSSI_BOUND_A2,
  2355. EEPROM_TSSI_BOUND_A3,
  2356. EEPROM_TSSI_BOUND_A4,
  2357. EEPROM_TSSI_BOUND_A5,
  2358. EEPROM_TXPOWER_BYRATE,
  2359. EEPROM_BBP_START,
  2360. /* IDs for extended EEPROM format used by three-chain devices */
  2361. EEPROM_EXT_LNA2,
  2362. EEPROM_EXT_TXPOWER_BG3,
  2363. EEPROM_EXT_TXPOWER_A3,
  2364. /* New values must be added before this */
  2365. EEPROM_WORD_COUNT
  2366. };
  2367. /*
  2368. * EEPROM Version
  2369. */
  2370. #define EEPROM_VERSION_FAE FIELD16(0x00ff)
  2371. #define EEPROM_VERSION_VERSION FIELD16(0xff00)
  2372. /*
  2373. * HW MAC address.
  2374. */
  2375. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  2376. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  2377. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  2378. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  2379. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  2380. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  2381. /*
  2382. * EEPROM NIC Configuration 0
  2383. * RXPATH: 1: 1R, 2: 2R, 3: 3R
  2384. * TXPATH: 1: 1T, 2: 2T, 3: 3T
  2385. * RF_TYPE: RFIC type
  2386. */
  2387. #define EEPROM_NIC_CONF0_RXPATH FIELD16(0x000f)
  2388. #define EEPROM_NIC_CONF0_TXPATH FIELD16(0x00f0)
  2389. #define EEPROM_NIC_CONF0_RF_TYPE FIELD16(0x0f00)
  2390. /*
  2391. * EEPROM NIC Configuration 1
  2392. * HW_RADIO: 0: disable, 1: enable
  2393. * EXTERNAL_TX_ALC: 0: disable, 1: enable
  2394. * EXTERNAL_LNA_2G: 0: disable, 1: enable
  2395. * EXTERNAL_LNA_5G: 0: disable, 1: enable
  2396. * CARDBUS_ACCEL: 0: enable, 1: disable
  2397. * BW40M_SB_2G: 0: disable, 1: enable
  2398. * BW40M_SB_5G: 0: disable, 1: enable
  2399. * WPS_PBC: 0: disable, 1: enable
  2400. * BW40M_2G: 0: enable, 1: disable
  2401. * BW40M_5G: 0: enable, 1: disable
  2402. * BROADBAND_EXT_LNA: 0: disable, 1: enable
  2403. * ANT_DIVERSITY: 00: Disable, 01: Diversity,
  2404. * 10: Main antenna, 11: Aux antenna
  2405. * INTERNAL_TX_ALC: 0: disable, 1: enable
  2406. * BT_COEXIST: 0: disable, 1: enable
  2407. * DAC_TEST: 0: disable, 1: enable
  2408. * EXTERNAL_TX0_PA: 0: disable, 1: enable (only on RT3352)
  2409. * EXTERNAL_TX1_PA: 0: disable, 1: enable (only on RT3352)
  2410. */
  2411. #define EEPROM_NIC_CONF1_HW_RADIO FIELD16(0x0001)
  2412. #define EEPROM_NIC_CONF1_EXTERNAL_TX_ALC FIELD16(0x0002)
  2413. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_2G FIELD16(0x0004)
  2414. #define EEPROM_NIC_CONF1_EXTERNAL_LNA_5G FIELD16(0x0008)
  2415. #define EEPROM_NIC_CONF1_CARDBUS_ACCEL FIELD16(0x0010)
  2416. #define EEPROM_NIC_CONF1_BW40M_SB_2G FIELD16(0x0020)
  2417. #define EEPROM_NIC_CONF1_BW40M_SB_5G FIELD16(0x0040)
  2418. #define EEPROM_NIC_CONF1_WPS_PBC FIELD16(0x0080)
  2419. #define EEPROM_NIC_CONF1_BW40M_2G FIELD16(0x0100)
  2420. #define EEPROM_NIC_CONF1_BW40M_5G FIELD16(0x0200)
  2421. #define EEPROM_NIC_CONF1_BROADBAND_EXT_LNA FIELD16(0x400)
  2422. #define EEPROM_NIC_CONF1_ANT_DIVERSITY FIELD16(0x1800)
  2423. #define EEPROM_NIC_CONF1_INTERNAL_TX_ALC FIELD16(0x2000)
  2424. #define EEPROM_NIC_CONF1_BT_COEXIST FIELD16(0x4000)
  2425. #define EEPROM_NIC_CONF1_DAC_TEST FIELD16(0x8000)
  2426. #define EEPROM_NIC_CONF1_EXTERNAL_TX0_PA_3352 FIELD16(0x4000)
  2427. #define EEPROM_NIC_CONF1_EXTERNAL_TX1_PA_3352 FIELD16(0x8000)
  2428. /*
  2429. * EEPROM frequency
  2430. */
  2431. #define EEPROM_FREQ_OFFSET FIELD16(0x00ff)
  2432. #define EEPROM_FREQ_LED_MODE FIELD16(0x7f00)
  2433. #define EEPROM_FREQ_LED_POLARITY FIELD16(0x1000)
  2434. /*
  2435. * EEPROM LED
  2436. * POLARITY_RDY_G: Polarity RDY_G setting.
  2437. * POLARITY_RDY_A: Polarity RDY_A setting.
  2438. * POLARITY_ACT: Polarity ACT setting.
  2439. * POLARITY_GPIO_0: Polarity GPIO0 setting.
  2440. * POLARITY_GPIO_1: Polarity GPIO1 setting.
  2441. * POLARITY_GPIO_2: Polarity GPIO2 setting.
  2442. * POLARITY_GPIO_3: Polarity GPIO3 setting.
  2443. * POLARITY_GPIO_4: Polarity GPIO4 setting.
  2444. * LED_MODE: Led mode.
  2445. */
  2446. #define EEPROM_LED_POLARITY_RDY_BG FIELD16(0x0001)
  2447. #define EEPROM_LED_POLARITY_RDY_A FIELD16(0x0002)
  2448. #define EEPROM_LED_POLARITY_ACT FIELD16(0x0004)
  2449. #define EEPROM_LED_POLARITY_GPIO_0 FIELD16(0x0008)
  2450. #define EEPROM_LED_POLARITY_GPIO_1 FIELD16(0x0010)
  2451. #define EEPROM_LED_POLARITY_GPIO_2 FIELD16(0x0020)
  2452. #define EEPROM_LED_POLARITY_GPIO_3 FIELD16(0x0040)
  2453. #define EEPROM_LED_POLARITY_GPIO_4 FIELD16(0x0080)
  2454. #define EEPROM_LED_LED_MODE FIELD16(0x1f00)
  2455. /*
  2456. * EEPROM NIC Configuration 2
  2457. * RX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2458. * TX_STREAM: 0: Reserved, 1: 1 Stream, 2: 2 Stream
  2459. * CRYSTAL: 00: Reserved, 01: One crystal, 10: Two crystal, 11: Reserved
  2460. */
  2461. #define EEPROM_NIC_CONF2_RX_STREAM FIELD16(0x000f)
  2462. #define EEPROM_NIC_CONF2_TX_STREAM FIELD16(0x00f0)
  2463. #define EEPROM_NIC_CONF2_CRYSTAL FIELD16(0x0600)
  2464. #define EEPROM_NIC_CONF2_EXTERNAL_PA FIELD16(0x8000)
  2465. /*
  2466. * EEPROM LNA
  2467. */
  2468. #define EEPROM_LNA_BG FIELD16(0x00ff)
  2469. #define EEPROM_LNA_A0 FIELD16(0xff00)
  2470. /*
  2471. * EEPROM RSSI BG offset
  2472. */
  2473. #define EEPROM_RSSI_BG_OFFSET0 FIELD16(0x00ff)
  2474. #define EEPROM_RSSI_BG_OFFSET1 FIELD16(0xff00)
  2475. /*
  2476. * EEPROM RSSI BG2 offset
  2477. */
  2478. #define EEPROM_RSSI_BG2_OFFSET2 FIELD16(0x00ff)
  2479. #define EEPROM_RSSI_BG2_LNA_A1 FIELD16(0xff00)
  2480. /*
  2481. * EEPROM TXMIXER GAIN BG offset (note overlaps with EEPROM RSSI BG2).
  2482. */
  2483. #define EEPROM_TXMIXER_GAIN_BG_VAL FIELD16(0x0007)
  2484. /*
  2485. * EEPROM RSSI A offset
  2486. */
  2487. #define EEPROM_RSSI_A_OFFSET0 FIELD16(0x00ff)
  2488. #define EEPROM_RSSI_A_OFFSET1 FIELD16(0xff00)
  2489. /*
  2490. * EEPROM RSSI A2 offset
  2491. */
  2492. #define EEPROM_RSSI_A2_OFFSET2 FIELD16(0x00ff)
  2493. #define EEPROM_RSSI_A2_LNA_A2 FIELD16(0xff00)
  2494. /*
  2495. * EEPROM TXMIXER GAIN A offset (note overlaps with EEPROM RSSI A2).
  2496. */
  2497. #define EEPROM_TXMIXER_GAIN_A_VAL FIELD16(0x0007)
  2498. /*
  2499. * EEPROM EIRP Maximum TX power values(unit: dbm)
  2500. */
  2501. #define EEPROM_EIRP_MAX_TX_POWER_2GHZ FIELD16(0x00ff)
  2502. #define EEPROM_EIRP_MAX_TX_POWER_5GHZ FIELD16(0xff00)
  2503. /*
  2504. * EEPROM TXpower delta: 20MHZ AND 40 MHZ use different power.
  2505. * This is delta in 40MHZ.
  2506. * VALUE: Tx Power dalta value, MAX=4(unit: dbm)
  2507. * TYPE: 1: Plus the delta value, 0: minus the delta value
  2508. * ENABLE: enable tx power compensation for 40BW
  2509. */
  2510. #define EEPROM_TXPOWER_DELTA_VALUE_2G FIELD16(0x003f)
  2511. #define EEPROM_TXPOWER_DELTA_TYPE_2G FIELD16(0x0040)
  2512. #define EEPROM_TXPOWER_DELTA_ENABLE_2G FIELD16(0x0080)
  2513. #define EEPROM_TXPOWER_DELTA_VALUE_5G FIELD16(0x3f00)
  2514. #define EEPROM_TXPOWER_DELTA_TYPE_5G FIELD16(0x4000)
  2515. #define EEPROM_TXPOWER_DELTA_ENABLE_5G FIELD16(0x8000)
  2516. /*
  2517. * EEPROM TXPOWER 802.11BG
  2518. */
  2519. #define EEPROM_TXPOWER_BG_SIZE 7
  2520. #define EEPROM_TXPOWER_BG_1 FIELD16(0x00ff)
  2521. #define EEPROM_TXPOWER_BG_2 FIELD16(0xff00)
  2522. /*
  2523. * EEPROM temperature compensation boundaries 802.11BG
  2524. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2525. * reduced by (agc_step * -4)
  2526. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2527. * reduced by (agc_step * -3)
  2528. */
  2529. #define EEPROM_TSSI_BOUND_BG1_MINUS4 FIELD16(0x00ff)
  2530. #define EEPROM_TSSI_BOUND_BG1_MINUS3 FIELD16(0xff00)
  2531. /*
  2532. * EEPROM temperature compensation boundaries 802.11BG
  2533. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2534. * reduced by (agc_step * -2)
  2535. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2536. * reduced by (agc_step * -1)
  2537. */
  2538. #define EEPROM_TSSI_BOUND_BG2_MINUS2 FIELD16(0x00ff)
  2539. #define EEPROM_TSSI_BOUND_BG2_MINUS1 FIELD16(0xff00)
  2540. /*
  2541. * EEPROM temperature compensation boundaries 802.11BG
  2542. * REF: Reference TSSI value, no tx power changes needed
  2543. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2544. * increased by (agc_step * 1)
  2545. */
  2546. #define EEPROM_TSSI_BOUND_BG3_REF FIELD16(0x00ff)
  2547. #define EEPROM_TSSI_BOUND_BG3_PLUS1 FIELD16(0xff00)
  2548. /*
  2549. * EEPROM temperature compensation boundaries 802.11BG
  2550. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2551. * increased by (agc_step * 2)
  2552. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2553. * increased by (agc_step * 3)
  2554. */
  2555. #define EEPROM_TSSI_BOUND_BG4_PLUS2 FIELD16(0x00ff)
  2556. #define EEPROM_TSSI_BOUND_BG4_PLUS3 FIELD16(0xff00)
  2557. /*
  2558. * EEPROM temperature compensation boundaries 802.11BG
  2559. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2560. * increased by (agc_step * 4)
  2561. * AGC_STEP: Temperature compensation step.
  2562. */
  2563. #define EEPROM_TSSI_BOUND_BG5_PLUS4 FIELD16(0x00ff)
  2564. #define EEPROM_TSSI_BOUND_BG5_AGC_STEP FIELD16(0xff00)
  2565. /*
  2566. * EEPROM TXPOWER 802.11A
  2567. */
  2568. #define EEPROM_TXPOWER_A_SIZE 6
  2569. #define EEPROM_TXPOWER_A_1 FIELD16(0x00ff)
  2570. #define EEPROM_TXPOWER_A_2 FIELD16(0xff00)
  2571. /* EEPROM_TXPOWER_{A,G} fields for RT3593 */
  2572. #define EEPROM_TXPOWER_ALC FIELD8(0x1f)
  2573. #define EEPROM_TXPOWER_FINE_CTRL FIELD8(0xe0)
  2574. /*
  2575. * EEPROM temperature compensation boundaries 802.11A
  2576. * MINUS4: If the actual TSSI is below this boundary, tx power needs to be
  2577. * reduced by (agc_step * -4)
  2578. * MINUS3: If the actual TSSI is below this boundary, tx power needs to be
  2579. * reduced by (agc_step * -3)
  2580. */
  2581. #define EEPROM_TSSI_BOUND_A1_MINUS4 FIELD16(0x00ff)
  2582. #define EEPROM_TSSI_BOUND_A1_MINUS3 FIELD16(0xff00)
  2583. /*
  2584. * EEPROM temperature compensation boundaries 802.11A
  2585. * MINUS2: If the actual TSSI is below this boundary, tx power needs to be
  2586. * reduced by (agc_step * -2)
  2587. * MINUS1: If the actual TSSI is below this boundary, tx power needs to be
  2588. * reduced by (agc_step * -1)
  2589. */
  2590. #define EEPROM_TSSI_BOUND_A2_MINUS2 FIELD16(0x00ff)
  2591. #define EEPROM_TSSI_BOUND_A2_MINUS1 FIELD16(0xff00)
  2592. /*
  2593. * EEPROM temperature compensation boundaries 802.11A
  2594. * REF: Reference TSSI value, no tx power changes needed
  2595. * PLUS1: If the actual TSSI is above this boundary, tx power needs to be
  2596. * increased by (agc_step * 1)
  2597. */
  2598. #define EEPROM_TSSI_BOUND_A3_REF FIELD16(0x00ff)
  2599. #define EEPROM_TSSI_BOUND_A3_PLUS1 FIELD16(0xff00)
  2600. /*
  2601. * EEPROM temperature compensation boundaries 802.11A
  2602. * PLUS2: If the actual TSSI is above this boundary, tx power needs to be
  2603. * increased by (agc_step * 2)
  2604. * PLUS3: If the actual TSSI is above this boundary, tx power needs to be
  2605. * increased by (agc_step * 3)
  2606. */
  2607. #define EEPROM_TSSI_BOUND_A4_PLUS2 FIELD16(0x00ff)
  2608. #define EEPROM_TSSI_BOUND_A4_PLUS3 FIELD16(0xff00)
  2609. /*
  2610. * EEPROM temperature compensation boundaries 802.11A
  2611. * PLUS4: If the actual TSSI is above this boundary, tx power needs to be
  2612. * increased by (agc_step * 4)
  2613. * AGC_STEP: Temperature compensation step.
  2614. */
  2615. #define EEPROM_TSSI_BOUND_A5_PLUS4 FIELD16(0x00ff)
  2616. #define EEPROM_TSSI_BOUND_A5_AGC_STEP FIELD16(0xff00)
  2617. /*
  2618. * EEPROM TXPOWER by rate: tx power per tx rate for HT20 mode
  2619. */
  2620. #define EEPROM_TXPOWER_BYRATE_SIZE 9
  2621. #define EEPROM_TXPOWER_BYRATE_RATE0 FIELD16(0x000f)
  2622. #define EEPROM_TXPOWER_BYRATE_RATE1 FIELD16(0x00f0)
  2623. #define EEPROM_TXPOWER_BYRATE_RATE2 FIELD16(0x0f00)
  2624. #define EEPROM_TXPOWER_BYRATE_RATE3 FIELD16(0xf000)
  2625. /*
  2626. * EEPROM BBP.
  2627. */
  2628. #define EEPROM_BBP_SIZE 16
  2629. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  2630. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  2631. /* EEPROM_EXT_LNA2 */
  2632. #define EEPROM_EXT_LNA2_A1 FIELD16(0x00ff)
  2633. #define EEPROM_EXT_LNA2_A2 FIELD16(0xff00)
  2634. /*
  2635. * EEPROM IQ Calibration, unlike other entries those are byte addresses.
  2636. */
  2637. #define EEPROM_IQ_GAIN_CAL_TX0_2G 0x130
  2638. #define EEPROM_IQ_PHASE_CAL_TX0_2G 0x131
  2639. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_2G 0x132
  2640. #define EEPROM_IQ_GAIN_CAL_TX1_2G 0x133
  2641. #define EEPROM_IQ_PHASE_CAL_TX1_2G 0x134
  2642. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_2G 0x135
  2643. #define EEPROM_IQ_GAIN_CAL_RX0_2G 0x136
  2644. #define EEPROM_IQ_PHASE_CAL_RX0_2G 0x137
  2645. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_2G 0x138
  2646. #define EEPROM_IQ_GAIN_CAL_RX1_2G 0x139
  2647. #define EEPROM_IQ_PHASE_CAL_RX1_2G 0x13A
  2648. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_2G 0x13B
  2649. #define EEPROM_RF_IQ_COMPENSATION_CONTROL 0x13C
  2650. #define EEPROM_RF_IQ_IMBALANCE_COMPENSATION_CONTROL 0x13D
  2651. #define EEPROM_IQ_GAIN_CAL_TX0_CH36_TO_CH64_5G 0x144
  2652. #define EEPROM_IQ_PHASE_CAL_TX0_CH36_TO_CH64_5G 0x145
  2653. #define EEPROM_IQ_GAIN_CAL_TX0_CH100_TO_CH138_5G 0X146
  2654. #define EEPROM_IQ_PHASE_CAL_TX0_CH100_TO_CH138_5G 0x147
  2655. #define EEPROM_IQ_GAIN_CAL_TX0_CH140_TO_CH165_5G 0x148
  2656. #define EEPROM_IQ_PHASE_CAL_TX0_CH140_TO_CH165_5G 0x149
  2657. #define EEPROM_IQ_GAIN_CAL_TX1_CH36_TO_CH64_5G 0x14A
  2658. #define EEPROM_IQ_PHASE_CAL_TX1_CH36_TO_CH64_5G 0x14B
  2659. #define EEPROM_IQ_GAIN_CAL_TX1_CH100_TO_CH138_5G 0X14C
  2660. #define EEPROM_IQ_PHASE_CAL_TX1_CH100_TO_CH138_5G 0x14D
  2661. #define EEPROM_IQ_GAIN_CAL_TX1_CH140_TO_CH165_5G 0x14E
  2662. #define EEPROM_IQ_PHASE_CAL_TX1_CH140_TO_CH165_5G 0x14F
  2663. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH36_TO_CH64_5G 0x150
  2664. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH36_TO_CH64_5G 0x151
  2665. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH100_TO_CH138_5G 0x152
  2666. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH100_TO_CH138_5G 0x153
  2667. #define EEPROM_IQ_GROUPDELAY_CAL_TX0_CH140_TO_CH165_5G 0x154
  2668. #define EEPROM_IQ_GROUPDELAY_CAL_TX1_CH140_TO_CH165_5G 0x155
  2669. #define EEPROM_IQ_GAIN_CAL_RX0_CH36_TO_CH64_5G 0x156
  2670. #define EEPROM_IQ_PHASE_CAL_RX0_CH36_TO_CH64_5G 0x157
  2671. #define EEPROM_IQ_GAIN_CAL_RX0_CH100_TO_CH138_5G 0X158
  2672. #define EEPROM_IQ_PHASE_CAL_RX0_CH100_TO_CH138_5G 0x159
  2673. #define EEPROM_IQ_GAIN_CAL_RX0_CH140_TO_CH165_5G 0x15A
  2674. #define EEPROM_IQ_PHASE_CAL_RX0_CH140_TO_CH165_5G 0x15B
  2675. #define EEPROM_IQ_GAIN_CAL_RX1_CH36_TO_CH64_5G 0x15C
  2676. #define EEPROM_IQ_PHASE_CAL_RX1_CH36_TO_CH64_5G 0x15D
  2677. #define EEPROM_IQ_GAIN_CAL_RX1_CH100_TO_CH138_5G 0X15E
  2678. #define EEPROM_IQ_PHASE_CAL_RX1_CH100_TO_CH138_5G 0x15F
  2679. #define EEPROM_IQ_GAIN_CAL_RX1_CH140_TO_CH165_5G 0x160
  2680. #define EEPROM_IQ_PHASE_CAL_RX1_CH140_TO_CH165_5G 0x161
  2681. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH36_TO_CH64_5G 0x162
  2682. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH36_TO_CH64_5G 0x163
  2683. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH100_TO_CH138_5G 0x164
  2684. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH100_TO_CH138_5G 0x165
  2685. #define EEPROM_IQ_GROUPDELAY_CAL_RX0_CH140_TO_CH165_5G 0x166
  2686. #define EEPROM_IQ_GROUPDELAY_CAL_RX1_CH140_TO_CH165_5G 0x167
  2687. /*
  2688. * MCU mailbox commands.
  2689. * MCU_SLEEP - go to power-save mode.
  2690. * arg1: 1: save as much power as possible, 0: save less power.
  2691. * status: 1: success, 2: already asleep,
  2692. * 3: maybe MAC is busy so can't finish this task.
  2693. * MCU_RADIO_OFF
  2694. * arg0: 0: do power-saving, NOT turn off radio.
  2695. */
  2696. #define MCU_SLEEP 0x30
  2697. #define MCU_WAKEUP 0x31
  2698. #define MCU_RADIO_OFF 0x35
  2699. #define MCU_CURRENT 0x36
  2700. #define MCU_LED 0x50
  2701. #define MCU_LED_STRENGTH 0x51
  2702. #define MCU_LED_AG_CONF 0x52
  2703. #define MCU_LED_ACT_CONF 0x53
  2704. #define MCU_LED_LED_POLARITY 0x54
  2705. #define MCU_RADAR 0x60
  2706. #define MCU_BOOT_SIGNAL 0x72
  2707. #define MCU_ANT_SELECT 0X73
  2708. #define MCU_FREQ_OFFSET 0x74
  2709. #define MCU_BBP_SIGNAL 0x80
  2710. #define MCU_POWER_SAVE 0x83
  2711. #define MCU_BAND_SELECT 0x91
  2712. /*
  2713. * MCU mailbox tokens
  2714. */
  2715. #define TOKEN_SLEEP 1
  2716. #define TOKEN_RADIO_OFF 2
  2717. #define TOKEN_WAKEUP 3
  2718. /*
  2719. * DMA descriptor defines.
  2720. */
  2721. #define TXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32))
  2722. #define TXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32))
  2723. #define RXWI_DESC_SIZE_4WORDS (4 * sizeof(__le32))
  2724. #define RXWI_DESC_SIZE_5WORDS (5 * sizeof(__le32))
  2725. #define RXWI_DESC_SIZE_6WORDS (6 * sizeof(__le32))
  2726. /*
  2727. * TX WI structure
  2728. */
  2729. /*
  2730. * Word0
  2731. * FRAG: 1 To inform TKIP engine this is a fragment.
  2732. * MIMO_PS: The remote peer is in dynamic MIMO-PS mode
  2733. * TX_OP: 0:HT TXOP rule , 1:PIFS TX ,2:Backoff, 3:sifs
  2734. * BW: Channel bandwidth 0:20MHz, 1:40 MHz (for legacy rates this will
  2735. * duplicate the frame to both channels).
  2736. * STBC: 1: STBC support MCS =0-7, 2,3 : RESERVED
  2737. * AMPDU: 1: this frame is eligible for AMPDU aggregation, the hw will
  2738. * aggregate consecutive frames with the same RA and QoS TID. If
  2739. * a frame A with the same RA and QoS TID but AMPDU=0 is queued
  2740. * directly after a frame B with AMPDU=1, frame A might still
  2741. * get aggregated into the AMPDU started by frame B. So, setting
  2742. * AMPDU to 0 does _not_ necessarily mean the frame is sent as
  2743. * MPDU, it can still end up in an AMPDU if the previous frame
  2744. * was tagged as AMPDU.
  2745. */
  2746. #define TXWI_W0_FRAG FIELD32(0x00000001)
  2747. #define TXWI_W0_MIMO_PS FIELD32(0x00000002)
  2748. #define TXWI_W0_CF_ACK FIELD32(0x00000004)
  2749. #define TXWI_W0_TS FIELD32(0x00000008)
  2750. #define TXWI_W0_AMPDU FIELD32(0x00000010)
  2751. #define TXWI_W0_MPDU_DENSITY FIELD32(0x000000e0)
  2752. #define TXWI_W0_TX_OP FIELD32(0x00000300)
  2753. #define TXWI_W0_MCS FIELD32(0x007f0000)
  2754. #define TXWI_W0_BW FIELD32(0x00800000)
  2755. #define TXWI_W0_SHORT_GI FIELD32(0x01000000)
  2756. #define TXWI_W0_STBC FIELD32(0x06000000)
  2757. #define TXWI_W0_IFS FIELD32(0x08000000)
  2758. #define TXWI_W0_PHYMODE FIELD32(0xc0000000)
  2759. /*
  2760. * Word1
  2761. * ACK: 0: No Ack needed, 1: Ack needed
  2762. * NSEQ: 0: Don't assign hw sequence number, 1: Assign hw sequence number
  2763. * BW_WIN_SIZE: BA windows size of the recipient
  2764. * WIRELESS_CLI_ID: Client ID for WCID table access
  2765. * MPDU_TOTAL_BYTE_COUNT: Length of 802.11 frame
  2766. * PACKETID: Will be latched into the TX_STA_FIFO register once the according
  2767. * frame was processed. If multiple frames are aggregated together
  2768. * (AMPDU==1) the reported tx status will always contain the packet
  2769. * id of the first frame. 0: Don't report tx status for this frame.
  2770. * PACKETID_QUEUE: Part of PACKETID, This is the queue index (0-3)
  2771. * PACKETID_ENTRY: Part of PACKETID, THis is the queue entry index (1-3)
  2772. * This identification number is calculated by ((idx % 3) + 1).
  2773. * The (+1) is required to prevent PACKETID to become 0.
  2774. */
  2775. #define TXWI_W1_ACK FIELD32(0x00000001)
  2776. #define TXWI_W1_NSEQ FIELD32(0x00000002)
  2777. #define TXWI_W1_BW_WIN_SIZE FIELD32(0x000000fc)
  2778. #define TXWI_W1_WIRELESS_CLI_ID FIELD32(0x0000ff00)
  2779. #define TXWI_W1_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2780. #define TXWI_W1_PACKETID FIELD32(0xf0000000)
  2781. #define TXWI_W1_PACKETID_QUEUE FIELD32(0x30000000)
  2782. #define TXWI_W1_PACKETID_ENTRY FIELD32(0xc0000000)
  2783. /*
  2784. * Word2
  2785. */
  2786. #define TXWI_W2_IV FIELD32(0xffffffff)
  2787. /*
  2788. * Word3
  2789. */
  2790. #define TXWI_W3_EIV FIELD32(0xffffffff)
  2791. /*
  2792. * RX WI structure
  2793. */
  2794. /*
  2795. * Word0
  2796. */
  2797. #define RXWI_W0_WIRELESS_CLI_ID FIELD32(0x000000ff)
  2798. #define RXWI_W0_KEY_INDEX FIELD32(0x00000300)
  2799. #define RXWI_W0_BSSID FIELD32(0x00001c00)
  2800. #define RXWI_W0_UDF FIELD32(0x0000e000)
  2801. #define RXWI_W0_MPDU_TOTAL_BYTE_COUNT FIELD32(0x0fff0000)
  2802. #define RXWI_W0_TID FIELD32(0xf0000000)
  2803. /*
  2804. * Word1
  2805. */
  2806. #define RXWI_W1_FRAG FIELD32(0x0000000f)
  2807. #define RXWI_W1_SEQUENCE FIELD32(0x0000fff0)
  2808. #define RXWI_W1_MCS FIELD32(0x007f0000)
  2809. #define RXWI_W1_BW FIELD32(0x00800000)
  2810. #define RXWI_W1_SHORT_GI FIELD32(0x01000000)
  2811. #define RXWI_W1_STBC FIELD32(0x06000000)
  2812. #define RXWI_W1_PHYMODE FIELD32(0xc0000000)
  2813. /*
  2814. * Word2
  2815. */
  2816. #define RXWI_W2_RSSI0 FIELD32(0x000000ff)
  2817. #define RXWI_W2_RSSI1 FIELD32(0x0000ff00)
  2818. #define RXWI_W2_RSSI2 FIELD32(0x00ff0000)
  2819. /*
  2820. * Word3
  2821. */
  2822. #define RXWI_W3_SNR0 FIELD32(0x000000ff)
  2823. #define RXWI_W3_SNR1 FIELD32(0x0000ff00)
  2824. /*
  2825. * Macros for converting txpower from EEPROM to mac80211 value
  2826. * and from mac80211 value to register value.
  2827. */
  2828. #define MIN_G_TXPOWER 0
  2829. #define MIN_A_TXPOWER -7
  2830. #define MAX_G_TXPOWER 31
  2831. #define MAX_A_TXPOWER 15
  2832. #define DEFAULT_TXPOWER 5
  2833. #define MIN_A_TXPOWER_3593 0
  2834. #define MAX_A_TXPOWER_3593 31
  2835. #define TXPOWER_G_FROM_DEV(__txpower) \
  2836. ((__txpower) > MAX_G_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2837. #define TXPOWER_A_FROM_DEV(__txpower) \
  2838. ((__txpower) > MAX_A_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  2839. /*
  2840. * Board's maximun TX power limitation
  2841. */
  2842. #define EIRP_MAX_TX_POWER_LIMIT 0x50
  2843. /*
  2844. * Number of TBTT intervals after which we have to adjust
  2845. * the hw beacon timer.
  2846. */
  2847. #define BCN_TBTT_OFFSET 64
  2848. #endif /* RT2800_H */