rt2500pci.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. Copyright (C) 2004 - 2009 Ivo van Doorn <[email protected]>
  4. <http://rt2x00.serialmonkey.com>
  5. */
  6. /*
  7. Module: rt2500pci
  8. Abstract: Data structures and registers for the rt2500pci module.
  9. Supported chipsets: RT2560.
  10. */
  11. #ifndef RT2500PCI_H
  12. #define RT2500PCI_H
  13. /*
  14. * RF chip defines.
  15. */
  16. #define RF2522 0x0000
  17. #define RF2523 0x0001
  18. #define RF2524 0x0002
  19. #define RF2525 0x0003
  20. #define RF2525E 0x0004
  21. #define RF5222 0x0010
  22. /*
  23. * RT2560 version
  24. */
  25. #define RT2560_VERSION_B 2
  26. #define RT2560_VERSION_C 3
  27. #define RT2560_VERSION_D 4
  28. /*
  29. * Signal information.
  30. * Default offset is required for RSSI <-> dBm conversion.
  31. */
  32. #define DEFAULT_RSSI_OFFSET 121
  33. /*
  34. * Register layout information.
  35. */
  36. #define CSR_REG_BASE 0x0000
  37. #define CSR_REG_SIZE 0x0174
  38. #define EEPROM_BASE 0x0000
  39. #define EEPROM_SIZE 0x0200
  40. #define BBP_BASE 0x0000
  41. #define BBP_SIZE 0x0040
  42. #define RF_BASE 0x0004
  43. #define RF_SIZE 0x0010
  44. /*
  45. * Number of TX queues.
  46. */
  47. #define NUM_TX_QUEUES 2
  48. /*
  49. * Control/Status Registers(CSR).
  50. * Some values are set in TU, whereas 1 TU == 1024 us.
  51. */
  52. /*
  53. * CSR0: ASIC revision number.
  54. */
  55. #define CSR0 0x0000
  56. #define CSR0_REVISION FIELD32(0x0000ffff)
  57. /*
  58. * CSR1: System control register.
  59. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  60. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  61. * HOST_READY: Host ready after initialization.
  62. */
  63. #define CSR1 0x0004
  64. #define CSR1_SOFT_RESET FIELD32(0x00000001)
  65. #define CSR1_BBP_RESET FIELD32(0x00000002)
  66. #define CSR1_HOST_READY FIELD32(0x00000004)
  67. /*
  68. * CSR2: System admin status register (invalid).
  69. */
  70. #define CSR2 0x0008
  71. /*
  72. * CSR3: STA MAC address register 0.
  73. */
  74. #define CSR3 0x000c
  75. #define CSR3_BYTE0 FIELD32(0x000000ff)
  76. #define CSR3_BYTE1 FIELD32(0x0000ff00)
  77. #define CSR3_BYTE2 FIELD32(0x00ff0000)
  78. #define CSR3_BYTE3 FIELD32(0xff000000)
  79. /*
  80. * CSR4: STA MAC address register 1.
  81. */
  82. #define CSR4 0x0010
  83. #define CSR4_BYTE4 FIELD32(0x000000ff)
  84. #define CSR4_BYTE5 FIELD32(0x0000ff00)
  85. /*
  86. * CSR5: BSSID register 0.
  87. */
  88. #define CSR5 0x0014
  89. #define CSR5_BYTE0 FIELD32(0x000000ff)
  90. #define CSR5_BYTE1 FIELD32(0x0000ff00)
  91. #define CSR5_BYTE2 FIELD32(0x00ff0000)
  92. #define CSR5_BYTE3 FIELD32(0xff000000)
  93. /*
  94. * CSR6: BSSID register 1.
  95. */
  96. #define CSR6 0x0018
  97. #define CSR6_BYTE4 FIELD32(0x000000ff)
  98. #define CSR6_BYTE5 FIELD32(0x0000ff00)
  99. /*
  100. * CSR7: Interrupt source register.
  101. * Write 1 to clear.
  102. * TBCN_EXPIRE: Beacon timer expired interrupt.
  103. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  104. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  105. * TXDONE_TXRING: Tx ring transmit done interrupt.
  106. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  107. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  108. * RXDONE: Receive done interrupt.
  109. * DECRYPTION_DONE: Decryption done interrupt.
  110. * ENCRYPTION_DONE: Encryption done interrupt.
  111. * UART1_TX_TRESHOLD: UART1 TX reaches threshold.
  112. * UART1_RX_TRESHOLD: UART1 RX reaches threshold.
  113. * UART1_IDLE_TRESHOLD: UART1 IDLE over threshold.
  114. * UART1_TX_BUFF_ERROR: UART1 TX buffer error.
  115. * UART1_RX_BUFF_ERROR: UART1 RX buffer error.
  116. * UART2_TX_TRESHOLD: UART2 TX reaches threshold.
  117. * UART2_RX_TRESHOLD: UART2 RX reaches threshold.
  118. * UART2_IDLE_TRESHOLD: UART2 IDLE over threshold.
  119. * UART2_TX_BUFF_ERROR: UART2 TX buffer error.
  120. * UART2_RX_BUFF_ERROR: UART2 RX buffer error.
  121. * TIMER_CSR3_EXPIRE: TIMECSR3 timer expired (802.1H quiet period).
  122. */
  123. #define CSR7 0x001c
  124. #define CSR7_TBCN_EXPIRE FIELD32(0x00000001)
  125. #define CSR7_TWAKE_EXPIRE FIELD32(0x00000002)
  126. #define CSR7_TATIMW_EXPIRE FIELD32(0x00000004)
  127. #define CSR7_TXDONE_TXRING FIELD32(0x00000008)
  128. #define CSR7_TXDONE_ATIMRING FIELD32(0x00000010)
  129. #define CSR7_TXDONE_PRIORING FIELD32(0x00000020)
  130. #define CSR7_RXDONE FIELD32(0x00000040)
  131. #define CSR7_DECRYPTION_DONE FIELD32(0x00000080)
  132. #define CSR7_ENCRYPTION_DONE FIELD32(0x00000100)
  133. #define CSR7_UART1_TX_TRESHOLD FIELD32(0x00000200)
  134. #define CSR7_UART1_RX_TRESHOLD FIELD32(0x00000400)
  135. #define CSR7_UART1_IDLE_TRESHOLD FIELD32(0x00000800)
  136. #define CSR7_UART1_TX_BUFF_ERROR FIELD32(0x00001000)
  137. #define CSR7_UART1_RX_BUFF_ERROR FIELD32(0x00002000)
  138. #define CSR7_UART2_TX_TRESHOLD FIELD32(0x00004000)
  139. #define CSR7_UART2_RX_TRESHOLD FIELD32(0x00008000)
  140. #define CSR7_UART2_IDLE_TRESHOLD FIELD32(0x00010000)
  141. #define CSR7_UART2_TX_BUFF_ERROR FIELD32(0x00020000)
  142. #define CSR7_UART2_RX_BUFF_ERROR FIELD32(0x00040000)
  143. #define CSR7_TIMER_CSR3_EXPIRE FIELD32(0x00080000)
  144. /*
  145. * CSR8: Interrupt mask register.
  146. * Write 1 to mask interrupt.
  147. * TBCN_EXPIRE: Beacon timer expired interrupt.
  148. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  149. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  150. * TXDONE_TXRING: Tx ring transmit done interrupt.
  151. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  152. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  153. * RXDONE: Receive done interrupt.
  154. * DECRYPTION_DONE: Decryption done interrupt.
  155. * ENCRYPTION_DONE: Encryption done interrupt.
  156. * UART1_TX_TRESHOLD: UART1 TX reaches threshold.
  157. * UART1_RX_TRESHOLD: UART1 RX reaches threshold.
  158. * UART1_IDLE_TRESHOLD: UART1 IDLE over threshold.
  159. * UART1_TX_BUFF_ERROR: UART1 TX buffer error.
  160. * UART1_RX_BUFF_ERROR: UART1 RX buffer error.
  161. * UART2_TX_TRESHOLD: UART2 TX reaches threshold.
  162. * UART2_RX_TRESHOLD: UART2 RX reaches threshold.
  163. * UART2_IDLE_TRESHOLD: UART2 IDLE over threshold.
  164. * UART2_TX_BUFF_ERROR: UART2 TX buffer error.
  165. * UART2_RX_BUFF_ERROR: UART2 RX buffer error.
  166. * TIMER_CSR3_EXPIRE: TIMECSR3 timer expired (802.1H quiet period).
  167. */
  168. #define CSR8 0x0020
  169. #define CSR8_TBCN_EXPIRE FIELD32(0x00000001)
  170. #define CSR8_TWAKE_EXPIRE FIELD32(0x00000002)
  171. #define CSR8_TATIMW_EXPIRE FIELD32(0x00000004)
  172. #define CSR8_TXDONE_TXRING FIELD32(0x00000008)
  173. #define CSR8_TXDONE_ATIMRING FIELD32(0x00000010)
  174. #define CSR8_TXDONE_PRIORING FIELD32(0x00000020)
  175. #define CSR8_RXDONE FIELD32(0x00000040)
  176. #define CSR8_DECRYPTION_DONE FIELD32(0x00000080)
  177. #define CSR8_ENCRYPTION_DONE FIELD32(0x00000100)
  178. #define CSR8_UART1_TX_TRESHOLD FIELD32(0x00000200)
  179. #define CSR8_UART1_RX_TRESHOLD FIELD32(0x00000400)
  180. #define CSR8_UART1_IDLE_TRESHOLD FIELD32(0x00000800)
  181. #define CSR8_UART1_TX_BUFF_ERROR FIELD32(0x00001000)
  182. #define CSR8_UART1_RX_BUFF_ERROR FIELD32(0x00002000)
  183. #define CSR8_UART2_TX_TRESHOLD FIELD32(0x00004000)
  184. #define CSR8_UART2_RX_TRESHOLD FIELD32(0x00008000)
  185. #define CSR8_UART2_IDLE_TRESHOLD FIELD32(0x00010000)
  186. #define CSR8_UART2_TX_BUFF_ERROR FIELD32(0x00020000)
  187. #define CSR8_UART2_RX_BUFF_ERROR FIELD32(0x00040000)
  188. #define CSR8_TIMER_CSR3_EXPIRE FIELD32(0x00080000)
  189. /*
  190. * CSR9: Maximum frame length register.
  191. * MAX_FRAME_UNIT: Maximum frame length in 128b unit, default: 12.
  192. */
  193. #define CSR9 0x0024
  194. #define CSR9_MAX_FRAME_UNIT FIELD32(0x00000f80)
  195. /*
  196. * SECCSR0: WEP control register.
  197. * KICK_DECRYPT: Kick decryption engine, self-clear.
  198. * ONE_SHOT: 0: ring mode, 1: One shot only mode.
  199. * DESC_ADDRESS: Descriptor physical address of frame.
  200. */
  201. #define SECCSR0 0x0028
  202. #define SECCSR0_KICK_DECRYPT FIELD32(0x00000001)
  203. #define SECCSR0_ONE_SHOT FIELD32(0x00000002)
  204. #define SECCSR0_DESC_ADDRESS FIELD32(0xfffffffc)
  205. /*
  206. * CSR11: Back-off control register.
  207. * CWMIN: CWmin. Default cwmin is 31 (2^5 - 1).
  208. * CWMAX: CWmax. Default cwmax is 1023 (2^10 - 1).
  209. * SLOT_TIME: Slot time, default is 20us for 802.11b
  210. * CW_SELECT: CWmin/CWmax selection, 1: Register, 0: TXD.
  211. * LONG_RETRY: Long retry count.
  212. * SHORT_RETRY: Short retry count.
  213. */
  214. #define CSR11 0x002c
  215. #define CSR11_CWMIN FIELD32(0x0000000f)
  216. #define CSR11_CWMAX FIELD32(0x000000f0)
  217. #define CSR11_SLOT_TIME FIELD32(0x00001f00)
  218. #define CSR11_CW_SELECT FIELD32(0x00002000)
  219. #define CSR11_LONG_RETRY FIELD32(0x00ff0000)
  220. #define CSR11_SHORT_RETRY FIELD32(0xff000000)
  221. /*
  222. * CSR12: Synchronization configuration register 0.
  223. * All units in 1/16 TU.
  224. * BEACON_INTERVAL: Beacon interval, default is 100 TU.
  225. * CFP_MAX_DURATION: Cfp maximum duration, default is 100 TU.
  226. */
  227. #define CSR12 0x0030
  228. #define CSR12_BEACON_INTERVAL FIELD32(0x0000ffff)
  229. #define CSR12_CFP_MAX_DURATION FIELD32(0xffff0000)
  230. /*
  231. * CSR13: Synchronization configuration register 1.
  232. * All units in 1/16 TU.
  233. * ATIMW_DURATION: Atim window duration.
  234. * CFP_PERIOD: Cfp period, default is 0 TU.
  235. */
  236. #define CSR13 0x0034
  237. #define CSR13_ATIMW_DURATION FIELD32(0x0000ffff)
  238. #define CSR13_CFP_PERIOD FIELD32(0x00ff0000)
  239. /*
  240. * CSR14: Synchronization control register.
  241. * TSF_COUNT: Enable tsf auto counting.
  242. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  243. * TBCN: Enable tbcn with reload value.
  244. * TCFP: Enable tcfp & cfp / cp switching.
  245. * TATIMW: Enable tatimw & atim window switching.
  246. * BEACON_GEN: Enable beacon generator.
  247. * CFP_COUNT_PRELOAD: Cfp count preload value.
  248. * TBCM_PRELOAD: Tbcn preload value in units of 64us.
  249. */
  250. #define CSR14 0x0038
  251. #define CSR14_TSF_COUNT FIELD32(0x00000001)
  252. #define CSR14_TSF_SYNC FIELD32(0x00000006)
  253. #define CSR14_TBCN FIELD32(0x00000008)
  254. #define CSR14_TCFP FIELD32(0x00000010)
  255. #define CSR14_TATIMW FIELD32(0x00000020)
  256. #define CSR14_BEACON_GEN FIELD32(0x00000040)
  257. #define CSR14_CFP_COUNT_PRELOAD FIELD32(0x0000ff00)
  258. #define CSR14_TBCM_PRELOAD FIELD32(0xffff0000)
  259. /*
  260. * CSR15: Synchronization status register.
  261. * CFP: ASIC is in contention-free period.
  262. * ATIMW: ASIC is in ATIM window.
  263. * BEACON_SENT: Beacon is send.
  264. */
  265. #define CSR15 0x003c
  266. #define CSR15_CFP FIELD32(0x00000001)
  267. #define CSR15_ATIMW FIELD32(0x00000002)
  268. #define CSR15_BEACON_SENT FIELD32(0x00000004)
  269. /*
  270. * CSR16: TSF timer register 0.
  271. */
  272. #define CSR16 0x0040
  273. #define CSR16_LOW_TSFTIMER FIELD32(0xffffffff)
  274. /*
  275. * CSR17: TSF timer register 1.
  276. */
  277. #define CSR17 0x0044
  278. #define CSR17_HIGH_TSFTIMER FIELD32(0xffffffff)
  279. /*
  280. * CSR18: IFS timer register 0.
  281. * SIFS: Sifs, default is 10 us.
  282. * PIFS: Pifs, default is 30 us.
  283. */
  284. #define CSR18 0x0048
  285. #define CSR18_SIFS FIELD32(0x000001ff)
  286. #define CSR18_PIFS FIELD32(0x001f0000)
  287. /*
  288. * CSR19: IFS timer register 1.
  289. * DIFS: Difs, default is 50 us.
  290. * EIFS: Eifs, default is 364 us.
  291. */
  292. #define CSR19 0x004c
  293. #define CSR19_DIFS FIELD32(0x0000ffff)
  294. #define CSR19_EIFS FIELD32(0xffff0000)
  295. /*
  296. * CSR20: Wakeup timer register.
  297. * DELAY_AFTER_TBCN: Delay after tbcn expired in units of 1/16 TU.
  298. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  299. * AUTOWAKE: Enable auto wakeup / sleep mechanism.
  300. */
  301. #define CSR20 0x0050
  302. #define CSR20_DELAY_AFTER_TBCN FIELD32(0x0000ffff)
  303. #define CSR20_TBCN_BEFORE_WAKEUP FIELD32(0x00ff0000)
  304. #define CSR20_AUTOWAKE FIELD32(0x01000000)
  305. /*
  306. * CSR21: EEPROM control register.
  307. * RELOAD: Write 1 to reload eeprom content.
  308. * TYPE_93C46: 1: 93c46, 0:93c66.
  309. */
  310. #define CSR21 0x0054
  311. #define CSR21_RELOAD FIELD32(0x00000001)
  312. #define CSR21_EEPROM_DATA_CLOCK FIELD32(0x00000002)
  313. #define CSR21_EEPROM_CHIP_SELECT FIELD32(0x00000004)
  314. #define CSR21_EEPROM_DATA_IN FIELD32(0x00000008)
  315. #define CSR21_EEPROM_DATA_OUT FIELD32(0x00000010)
  316. #define CSR21_TYPE_93C46 FIELD32(0x00000020)
  317. /*
  318. * CSR22: CFP control register.
  319. * CFP_DURATION_REMAIN: Cfp duration remain, in units of TU.
  320. * RELOAD_CFP_DURATION: Write 1 to reload cfp duration remain.
  321. */
  322. #define CSR22 0x0058
  323. #define CSR22_CFP_DURATION_REMAIN FIELD32(0x0000ffff)
  324. #define CSR22_RELOAD_CFP_DURATION FIELD32(0x00010000)
  325. /*
  326. * Transmit related CSRs.
  327. * Some values are set in TU, whereas 1 TU == 1024 us.
  328. */
  329. /*
  330. * TXCSR0: TX Control Register.
  331. * KICK_TX: Kick tx ring.
  332. * KICK_ATIM: Kick atim ring.
  333. * KICK_PRIO: Kick priority ring.
  334. * ABORT: Abort all transmit related ring operation.
  335. */
  336. #define TXCSR0 0x0060
  337. #define TXCSR0_KICK_TX FIELD32(0x00000001)
  338. #define TXCSR0_KICK_ATIM FIELD32(0x00000002)
  339. #define TXCSR0_KICK_PRIO FIELD32(0x00000004)
  340. #define TXCSR0_ABORT FIELD32(0x00000008)
  341. /*
  342. * TXCSR1: TX Configuration Register.
  343. * ACK_TIMEOUT: Ack timeout, default = sifs + 2*slottime + acktime @ 1mbps.
  344. * ACK_CONSUME_TIME: Ack consume time, default = sifs + acktime @ 1mbps.
  345. * TSF_OFFSET: Insert tsf offset.
  346. * AUTORESPONDER: Enable auto responder which include ack & cts.
  347. */
  348. #define TXCSR1 0x0064
  349. #define TXCSR1_ACK_TIMEOUT FIELD32(0x000001ff)
  350. #define TXCSR1_ACK_CONSUME_TIME FIELD32(0x0003fe00)
  351. #define TXCSR1_TSF_OFFSET FIELD32(0x00fc0000)
  352. #define TXCSR1_AUTORESPONDER FIELD32(0x01000000)
  353. /*
  354. * TXCSR2: Tx descriptor configuration register.
  355. * TXD_SIZE: Tx descriptor size, default is 48.
  356. * NUM_TXD: Number of tx entries in ring.
  357. * NUM_ATIM: Number of atim entries in ring.
  358. * NUM_PRIO: Number of priority entries in ring.
  359. */
  360. #define TXCSR2 0x0068
  361. #define TXCSR2_TXD_SIZE FIELD32(0x000000ff)
  362. #define TXCSR2_NUM_TXD FIELD32(0x0000ff00)
  363. #define TXCSR2_NUM_ATIM FIELD32(0x00ff0000)
  364. #define TXCSR2_NUM_PRIO FIELD32(0xff000000)
  365. /*
  366. * TXCSR3: TX Ring Base address register.
  367. */
  368. #define TXCSR3 0x006c
  369. #define TXCSR3_TX_RING_REGISTER FIELD32(0xffffffff)
  370. /*
  371. * TXCSR4: TX Atim Ring Base address register.
  372. */
  373. #define TXCSR4 0x0070
  374. #define TXCSR4_ATIM_RING_REGISTER FIELD32(0xffffffff)
  375. /*
  376. * TXCSR5: TX Prio Ring Base address register.
  377. */
  378. #define TXCSR5 0x0074
  379. #define TXCSR5_PRIO_RING_REGISTER FIELD32(0xffffffff)
  380. /*
  381. * TXCSR6: Beacon Base address register.
  382. */
  383. #define TXCSR6 0x0078
  384. #define TXCSR6_BEACON_RING_REGISTER FIELD32(0xffffffff)
  385. /*
  386. * TXCSR7: Auto responder control register.
  387. * AR_POWERMANAGEMENT: Auto responder power management bit.
  388. */
  389. #define TXCSR7 0x007c
  390. #define TXCSR7_AR_POWERMANAGEMENT FIELD32(0x00000001)
  391. /*
  392. * TXCSR8: CCK Tx BBP register.
  393. */
  394. #define TXCSR8 0x0098
  395. #define TXCSR8_BBP_ID0 FIELD32(0x0000007f)
  396. #define TXCSR8_BBP_ID0_VALID FIELD32(0x00000080)
  397. #define TXCSR8_BBP_ID1 FIELD32(0x00007f00)
  398. #define TXCSR8_BBP_ID1_VALID FIELD32(0x00008000)
  399. #define TXCSR8_BBP_ID2 FIELD32(0x007f0000)
  400. #define TXCSR8_BBP_ID2_VALID FIELD32(0x00800000)
  401. #define TXCSR8_BBP_ID3 FIELD32(0x7f000000)
  402. #define TXCSR8_BBP_ID3_VALID FIELD32(0x80000000)
  403. /*
  404. * TXCSR9: OFDM TX BBP registers
  405. * OFDM_SIGNAL: BBP rate field address for OFDM.
  406. * OFDM_SERVICE: BBP service field address for OFDM.
  407. * OFDM_LENGTH_LOW: BBP length low byte address for OFDM.
  408. * OFDM_LENGTH_HIGH: BBP length high byte address for OFDM.
  409. */
  410. #define TXCSR9 0x0094
  411. #define TXCSR9_OFDM_RATE FIELD32(0x000000ff)
  412. #define TXCSR9_OFDM_SERVICE FIELD32(0x0000ff00)
  413. #define TXCSR9_OFDM_LENGTH_LOW FIELD32(0x00ff0000)
  414. #define TXCSR9_OFDM_LENGTH_HIGH FIELD32(0xff000000)
  415. /*
  416. * Receive related CSRs.
  417. * Some values are set in TU, whereas 1 TU == 1024 us.
  418. */
  419. /*
  420. * RXCSR0: RX Control Register.
  421. * DISABLE_RX: Disable rx engine.
  422. * DROP_CRC: Drop crc error.
  423. * DROP_PHYSICAL: Drop physical error.
  424. * DROP_CONTROL: Drop control frame.
  425. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  426. * DROP_TODS: Drop frame tods bit is true.
  427. * DROP_VERSION_ERROR: Drop version error frame.
  428. * PASS_CRC: Pass all packets with crc attached.
  429. * PASS_CRC: Pass all packets with crc attached.
  430. * PASS_PLCP: Pass all packets with 4 bytes PLCP attached.
  431. * DROP_MCAST: Drop multicast frames.
  432. * DROP_BCAST: Drop broadcast frames.
  433. * ENABLE_QOS: Accept QOS data frame and parse QOS field.
  434. */
  435. #define RXCSR0 0x0080
  436. #define RXCSR0_DISABLE_RX FIELD32(0x00000001)
  437. #define RXCSR0_DROP_CRC FIELD32(0x00000002)
  438. #define RXCSR0_DROP_PHYSICAL FIELD32(0x00000004)
  439. #define RXCSR0_DROP_CONTROL FIELD32(0x00000008)
  440. #define RXCSR0_DROP_NOT_TO_ME FIELD32(0x00000010)
  441. #define RXCSR0_DROP_TODS FIELD32(0x00000020)
  442. #define RXCSR0_DROP_VERSION_ERROR FIELD32(0x00000040)
  443. #define RXCSR0_PASS_CRC FIELD32(0x00000080)
  444. #define RXCSR0_PASS_PLCP FIELD32(0x00000100)
  445. #define RXCSR0_DROP_MCAST FIELD32(0x00000200)
  446. #define RXCSR0_DROP_BCAST FIELD32(0x00000400)
  447. #define RXCSR0_ENABLE_QOS FIELD32(0x00000800)
  448. /*
  449. * RXCSR1: RX descriptor configuration register.
  450. * RXD_SIZE: Rx descriptor size, default is 32b.
  451. * NUM_RXD: Number of rx entries in ring.
  452. */
  453. #define RXCSR1 0x0084
  454. #define RXCSR1_RXD_SIZE FIELD32(0x000000ff)
  455. #define RXCSR1_NUM_RXD FIELD32(0x0000ff00)
  456. /*
  457. * RXCSR2: RX Ring base address register.
  458. */
  459. #define RXCSR2 0x0088
  460. #define RXCSR2_RX_RING_REGISTER FIELD32(0xffffffff)
  461. /*
  462. * RXCSR3: BBP ID register for Rx operation.
  463. * BBP_ID#: BBP register # id.
  464. * BBP_ID#_VALID: BBP register # id is valid or not.
  465. */
  466. #define RXCSR3 0x0090
  467. #define RXCSR3_BBP_ID0 FIELD32(0x0000007f)
  468. #define RXCSR3_BBP_ID0_VALID FIELD32(0x00000080)
  469. #define RXCSR3_BBP_ID1 FIELD32(0x00007f00)
  470. #define RXCSR3_BBP_ID1_VALID FIELD32(0x00008000)
  471. #define RXCSR3_BBP_ID2 FIELD32(0x007f0000)
  472. #define RXCSR3_BBP_ID2_VALID FIELD32(0x00800000)
  473. #define RXCSR3_BBP_ID3 FIELD32(0x7f000000)
  474. #define RXCSR3_BBP_ID3_VALID FIELD32(0x80000000)
  475. /*
  476. * ARCSR1: Auto Responder PLCP config register 1.
  477. * AR_BBP_DATA#: Auto responder BBP register # data.
  478. * AR_BBP_ID#: Auto responder BBP register # Id.
  479. */
  480. #define ARCSR1 0x009c
  481. #define ARCSR1_AR_BBP_DATA2 FIELD32(0x000000ff)
  482. #define ARCSR1_AR_BBP_ID2 FIELD32(0x0000ff00)
  483. #define ARCSR1_AR_BBP_DATA3 FIELD32(0x00ff0000)
  484. #define ARCSR1_AR_BBP_ID3 FIELD32(0xff000000)
  485. /*
  486. * Miscellaneous Registers.
  487. * Some values are set in TU, whereas 1 TU == 1024 us.
  488. */
  489. /*
  490. * PCICSR: PCI control register.
  491. * BIG_ENDIAN: 1: big endian, 0: little endian.
  492. * RX_TRESHOLD: Rx threshold in dw to start pci access
  493. * 0: 16dw (default), 1: 8dw, 2: 4dw, 3: 32dw.
  494. * TX_TRESHOLD: Tx threshold in dw to start pci access
  495. * 0: 0dw (default), 1: 1dw, 2: 4dw, 3: forward.
  496. * BURST_LENTH: Pci burst length 0: 4dw (default, 1: 8dw, 2: 16dw, 3:32dw.
  497. * ENABLE_CLK: Enable clk_run, pci clock can't going down to non-operational.
  498. * READ_MULTIPLE: Enable memory read multiple.
  499. * WRITE_INVALID: Enable memory write & invalid.
  500. */
  501. #define PCICSR 0x008c
  502. #define PCICSR_BIG_ENDIAN FIELD32(0x00000001)
  503. #define PCICSR_RX_TRESHOLD FIELD32(0x00000006)
  504. #define PCICSR_TX_TRESHOLD FIELD32(0x00000018)
  505. #define PCICSR_BURST_LENTH FIELD32(0x00000060)
  506. #define PCICSR_ENABLE_CLK FIELD32(0x00000080)
  507. #define PCICSR_READ_MULTIPLE FIELD32(0x00000100)
  508. #define PCICSR_WRITE_INVALID FIELD32(0x00000200)
  509. /*
  510. * CNT0: FCS error count.
  511. * FCS_ERROR: FCS error count, cleared when read.
  512. */
  513. #define CNT0 0x00a0
  514. #define CNT0_FCS_ERROR FIELD32(0x0000ffff)
  515. /*
  516. * Statistic Register.
  517. * CNT1: PLCP error count.
  518. * CNT2: Long error count.
  519. */
  520. #define TIMECSR2 0x00a8
  521. #define CNT1 0x00ac
  522. #define CNT2 0x00b0
  523. #define TIMECSR3 0x00b4
  524. /*
  525. * CNT3: CCA false alarm count.
  526. */
  527. #define CNT3 0x00b8
  528. #define CNT3_FALSE_CCA FIELD32(0x0000ffff)
  529. /*
  530. * Statistic Register.
  531. * CNT4: Rx FIFO overflow count.
  532. * CNT5: Tx FIFO underrun count.
  533. */
  534. #define CNT4 0x00bc
  535. #define CNT5 0x00c0
  536. /*
  537. * Baseband Control Register.
  538. */
  539. /*
  540. * PWRCSR0: Power mode configuration register.
  541. */
  542. #define PWRCSR0 0x00c4
  543. /*
  544. * Power state transition time registers.
  545. */
  546. #define PSCSR0 0x00c8
  547. #define PSCSR1 0x00cc
  548. #define PSCSR2 0x00d0
  549. #define PSCSR3 0x00d4
  550. /*
  551. * PWRCSR1: Manual power control / status register.
  552. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  553. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  554. * BBP_DESIRE_STATE: BBP desired state.
  555. * RF_DESIRE_STATE: RF desired state.
  556. * BBP_CURR_STATE: BBP current state.
  557. * RF_CURR_STATE: RF current state.
  558. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  559. */
  560. #define PWRCSR1 0x00d8
  561. #define PWRCSR1_SET_STATE FIELD32(0x00000001)
  562. #define PWRCSR1_BBP_DESIRE_STATE FIELD32(0x00000006)
  563. #define PWRCSR1_RF_DESIRE_STATE FIELD32(0x00000018)
  564. #define PWRCSR1_BBP_CURR_STATE FIELD32(0x00000060)
  565. #define PWRCSR1_RF_CURR_STATE FIELD32(0x00000180)
  566. #define PWRCSR1_PUT_TO_SLEEP FIELD32(0x00000200)
  567. /*
  568. * TIMECSR: Timer control register.
  569. * US_COUNT: 1 us timer count in units of clock cycles.
  570. * US_64_COUNT: 64 us timer count in units of 1 us timer.
  571. * BEACON_EXPECT: Beacon expect window.
  572. */
  573. #define TIMECSR 0x00dc
  574. #define TIMECSR_US_COUNT FIELD32(0x000000ff)
  575. #define TIMECSR_US_64_COUNT FIELD32(0x0000ff00)
  576. #define TIMECSR_BEACON_EXPECT FIELD32(0x00070000)
  577. /*
  578. * MACCSR0: MAC configuration register 0.
  579. */
  580. #define MACCSR0 0x00e0
  581. /*
  582. * MACCSR1: MAC configuration register 1.
  583. * KICK_RX: Kick one-shot rx in one-shot rx mode.
  584. * ONESHOT_RXMODE: Enable one-shot rx mode for debugging.
  585. * BBPRX_RESET_MODE: Ralink bbp rx reset mode.
  586. * AUTO_TXBBP: Auto tx logic access bbp control register.
  587. * AUTO_RXBBP: Auto rx logic access bbp control register.
  588. * LOOPBACK: Loopback mode. 0: normal, 1: internal, 2: external, 3:rsvd.
  589. * INTERSIL_IF: Intersil if calibration pin.
  590. */
  591. #define MACCSR1 0x00e4
  592. #define MACCSR1_KICK_RX FIELD32(0x00000001)
  593. #define MACCSR1_ONESHOT_RXMODE FIELD32(0x00000002)
  594. #define MACCSR1_BBPRX_RESET_MODE FIELD32(0x00000004)
  595. #define MACCSR1_AUTO_TXBBP FIELD32(0x00000008)
  596. #define MACCSR1_AUTO_RXBBP FIELD32(0x00000010)
  597. #define MACCSR1_LOOPBACK FIELD32(0x00000060)
  598. #define MACCSR1_INTERSIL_IF FIELD32(0x00000080)
  599. /*
  600. * RALINKCSR: Ralink Rx auto-reset BBCR.
  601. * AR_BBP_DATA#: Auto reset BBP register # data.
  602. * AR_BBP_ID#: Auto reset BBP register # id.
  603. */
  604. #define RALINKCSR 0x00e8
  605. #define RALINKCSR_AR_BBP_DATA0 FIELD32(0x000000ff)
  606. #define RALINKCSR_AR_BBP_ID0 FIELD32(0x00007f00)
  607. #define RALINKCSR_AR_BBP_VALID0 FIELD32(0x00008000)
  608. #define RALINKCSR_AR_BBP_DATA1 FIELD32(0x00ff0000)
  609. #define RALINKCSR_AR_BBP_ID1 FIELD32(0x7f000000)
  610. #define RALINKCSR_AR_BBP_VALID1 FIELD32(0x80000000)
  611. /*
  612. * BCNCSR: Beacon interval control register.
  613. * CHANGE: Write one to change beacon interval.
  614. * DELTATIME: The delta time value.
  615. * NUM_BEACON: Number of beacon according to mode.
  616. * MODE: Please refer to asic specs.
  617. * PLUS: Plus or minus delta time value.
  618. */
  619. #define BCNCSR 0x00ec
  620. #define BCNCSR_CHANGE FIELD32(0x00000001)
  621. #define BCNCSR_DELTATIME FIELD32(0x0000001e)
  622. #define BCNCSR_NUM_BEACON FIELD32(0x00001fe0)
  623. #define BCNCSR_MODE FIELD32(0x00006000)
  624. #define BCNCSR_PLUS FIELD32(0x00008000)
  625. /*
  626. * BBP / RF / IF Control Register.
  627. */
  628. /*
  629. * BBPCSR: BBP serial control register.
  630. * VALUE: Register value to program into BBP.
  631. * REGNUM: Selected BBP register.
  632. * BUSY: 1: asic is busy execute BBP programming.
  633. * WRITE_CONTROL: 1: write BBP, 0: read BBP.
  634. */
  635. #define BBPCSR 0x00f0
  636. #define BBPCSR_VALUE FIELD32(0x000000ff)
  637. #define BBPCSR_REGNUM FIELD32(0x00007f00)
  638. #define BBPCSR_BUSY FIELD32(0x00008000)
  639. #define BBPCSR_WRITE_CONTROL FIELD32(0x00010000)
  640. /*
  641. * RFCSR: RF serial control register.
  642. * VALUE: Register value + id to program into rf/if.
  643. * NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  644. * IF_SELECT: Chip to program: 0: rf, 1: if.
  645. * PLL_LD: Rf pll_ld status.
  646. * BUSY: 1: asic is busy execute rf programming.
  647. */
  648. #define RFCSR 0x00f4
  649. #define RFCSR_VALUE FIELD32(0x00ffffff)
  650. #define RFCSR_NUMBER_OF_BITS FIELD32(0x1f000000)
  651. #define RFCSR_IF_SELECT FIELD32(0x20000000)
  652. #define RFCSR_PLL_LD FIELD32(0x40000000)
  653. #define RFCSR_BUSY FIELD32(0x80000000)
  654. /*
  655. * LEDCSR: LED control register.
  656. * ON_PERIOD: On period, default 70ms.
  657. * OFF_PERIOD: Off period, default 30ms.
  658. * LINK: 0: linkoff, 1: linkup.
  659. * ACTIVITY: 0: idle, 1: active.
  660. * LINK_POLARITY: 0: active low, 1: active high.
  661. * ACTIVITY_POLARITY: 0: active low, 1: active high.
  662. * LED_DEFAULT: LED state for "enable" 0: ON, 1: OFF.
  663. */
  664. #define LEDCSR 0x00f8
  665. #define LEDCSR_ON_PERIOD FIELD32(0x000000ff)
  666. #define LEDCSR_OFF_PERIOD FIELD32(0x0000ff00)
  667. #define LEDCSR_LINK FIELD32(0x00010000)
  668. #define LEDCSR_ACTIVITY FIELD32(0x00020000)
  669. #define LEDCSR_LINK_POLARITY FIELD32(0x00040000)
  670. #define LEDCSR_ACTIVITY_POLARITY FIELD32(0x00080000)
  671. #define LEDCSR_LED_DEFAULT FIELD32(0x00100000)
  672. /*
  673. * SECCSR3: AES control register.
  674. */
  675. #define SECCSR3 0x00fc
  676. /*
  677. * ASIC pointer information.
  678. * RXPTR: Current RX ring address.
  679. * TXPTR: Current Tx ring address.
  680. * PRIPTR: Current Priority ring address.
  681. * ATIMPTR: Current ATIM ring address.
  682. */
  683. #define RXPTR 0x0100
  684. #define TXPTR 0x0104
  685. #define PRIPTR 0x0108
  686. #define ATIMPTR 0x010c
  687. /*
  688. * TXACKCSR0: TX ACK timeout.
  689. */
  690. #define TXACKCSR0 0x0110
  691. /*
  692. * ACK timeout count registers.
  693. * ACKCNT0: TX ACK timeout count.
  694. * ACKCNT1: RX ACK timeout count.
  695. */
  696. #define ACKCNT0 0x0114
  697. #define ACKCNT1 0x0118
  698. /*
  699. * GPIO and others.
  700. */
  701. /*
  702. * GPIOCSR: GPIO control register.
  703. * GPIOCSR_VALx: GPIO value
  704. * GPIOCSR_DIRx: GPIO direction: 0 = output; 1 = input
  705. */
  706. #define GPIOCSR 0x0120
  707. #define GPIOCSR_VAL0 FIELD32(0x00000001)
  708. #define GPIOCSR_VAL1 FIELD32(0x00000002)
  709. #define GPIOCSR_VAL2 FIELD32(0x00000004)
  710. #define GPIOCSR_VAL3 FIELD32(0x00000008)
  711. #define GPIOCSR_VAL4 FIELD32(0x00000010)
  712. #define GPIOCSR_VAL5 FIELD32(0x00000020)
  713. #define GPIOCSR_VAL6 FIELD32(0x00000040)
  714. #define GPIOCSR_VAL7 FIELD32(0x00000080)
  715. #define GPIOCSR_DIR0 FIELD32(0x00000100)
  716. #define GPIOCSR_DIR1 FIELD32(0x00000200)
  717. #define GPIOCSR_DIR2 FIELD32(0x00000400)
  718. #define GPIOCSR_DIR3 FIELD32(0x00000800)
  719. #define GPIOCSR_DIR4 FIELD32(0x00001000)
  720. #define GPIOCSR_DIR5 FIELD32(0x00002000)
  721. #define GPIOCSR_DIR6 FIELD32(0x00004000)
  722. #define GPIOCSR_DIR7 FIELD32(0x00008000)
  723. /*
  724. * FIFO pointer registers.
  725. * FIFOCSR0: TX FIFO pointer.
  726. * FIFOCSR1: RX FIFO pointer.
  727. */
  728. #define FIFOCSR0 0x0128
  729. #define FIFOCSR1 0x012c
  730. /*
  731. * BCNCSR1: Tx BEACON offset time control register.
  732. * PRELOAD: Beacon timer offset in units of usec.
  733. * BEACON_CWMIN: 2^CwMin.
  734. */
  735. #define BCNCSR1 0x0130
  736. #define BCNCSR1_PRELOAD FIELD32(0x0000ffff)
  737. #define BCNCSR1_BEACON_CWMIN FIELD32(0x000f0000)
  738. /*
  739. * MACCSR2: TX_PE to RX_PE turn-around time control register
  740. * DELAY: RX_PE low width, in units of pci clock cycle.
  741. */
  742. #define MACCSR2 0x0134
  743. #define MACCSR2_DELAY FIELD32(0x000000ff)
  744. /*
  745. * TESTCSR: TEST mode selection register.
  746. */
  747. #define TESTCSR 0x0138
  748. /*
  749. * ARCSR2: 1 Mbps ACK/CTS PLCP.
  750. */
  751. #define ARCSR2 0x013c
  752. #define ARCSR2_SIGNAL FIELD32(0x000000ff)
  753. #define ARCSR2_SERVICE FIELD32(0x0000ff00)
  754. #define ARCSR2_LENGTH FIELD32(0xffff0000)
  755. /*
  756. * ARCSR3: 2 Mbps ACK/CTS PLCP.
  757. */
  758. #define ARCSR3 0x0140
  759. #define ARCSR3_SIGNAL FIELD32(0x000000ff)
  760. #define ARCSR3_SERVICE FIELD32(0x0000ff00)
  761. #define ARCSR3_LENGTH FIELD32(0xffff0000)
  762. /*
  763. * ARCSR4: 5.5 Mbps ACK/CTS PLCP.
  764. */
  765. #define ARCSR4 0x0144
  766. #define ARCSR4_SIGNAL FIELD32(0x000000ff)
  767. #define ARCSR4_SERVICE FIELD32(0x0000ff00)
  768. #define ARCSR4_LENGTH FIELD32(0xffff0000)
  769. /*
  770. * ARCSR5: 11 Mbps ACK/CTS PLCP.
  771. */
  772. #define ARCSR5 0x0148
  773. #define ARCSR5_SIGNAL FIELD32(0x000000ff)
  774. #define ARCSR5_SERVICE FIELD32(0x0000ff00)
  775. #define ARCSR5_LENGTH FIELD32(0xffff0000)
  776. /*
  777. * ARTCSR0: CCK ACK/CTS payload consumed time for 1/2/5.5/11 mbps.
  778. */
  779. #define ARTCSR0 0x014c
  780. #define ARTCSR0_ACK_CTS_11MBS FIELD32(0x000000ff)
  781. #define ARTCSR0_ACK_CTS_5_5MBS FIELD32(0x0000ff00)
  782. #define ARTCSR0_ACK_CTS_2MBS FIELD32(0x00ff0000)
  783. #define ARTCSR0_ACK_CTS_1MBS FIELD32(0xff000000)
  784. /*
  785. * ARTCSR1: OFDM ACK/CTS payload consumed time for 6/9/12/18 mbps.
  786. */
  787. #define ARTCSR1 0x0150
  788. #define ARTCSR1_ACK_CTS_6MBS FIELD32(0x000000ff)
  789. #define ARTCSR1_ACK_CTS_9MBS FIELD32(0x0000ff00)
  790. #define ARTCSR1_ACK_CTS_12MBS FIELD32(0x00ff0000)
  791. #define ARTCSR1_ACK_CTS_18MBS FIELD32(0xff000000)
  792. /*
  793. * ARTCSR2: OFDM ACK/CTS payload consumed time for 24/36/48/54 mbps.
  794. */
  795. #define ARTCSR2 0x0154
  796. #define ARTCSR2_ACK_CTS_24MBS FIELD32(0x000000ff)
  797. #define ARTCSR2_ACK_CTS_36MBS FIELD32(0x0000ff00)
  798. #define ARTCSR2_ACK_CTS_48MBS FIELD32(0x00ff0000)
  799. #define ARTCSR2_ACK_CTS_54MBS FIELD32(0xff000000)
  800. /*
  801. * SECCSR1: WEP control register.
  802. * KICK_ENCRYPT: Kick encryption engine, self-clear.
  803. * ONE_SHOT: 0: ring mode, 1: One shot only mode.
  804. * DESC_ADDRESS: Descriptor physical address of frame.
  805. */
  806. #define SECCSR1 0x0158
  807. #define SECCSR1_KICK_ENCRYPT FIELD32(0x00000001)
  808. #define SECCSR1_ONE_SHOT FIELD32(0x00000002)
  809. #define SECCSR1_DESC_ADDRESS FIELD32(0xfffffffc)
  810. /*
  811. * BBPCSR1: BBP TX configuration.
  812. */
  813. #define BBPCSR1 0x015c
  814. #define BBPCSR1_CCK FIELD32(0x00000003)
  815. #define BBPCSR1_CCK_FLIP FIELD32(0x00000004)
  816. #define BBPCSR1_OFDM FIELD32(0x00030000)
  817. #define BBPCSR1_OFDM_FLIP FIELD32(0x00040000)
  818. /*
  819. * Dual band configuration registers.
  820. * DBANDCSR0: Dual band configuration register 0.
  821. * DBANDCSR1: Dual band configuration register 1.
  822. */
  823. #define DBANDCSR0 0x0160
  824. #define DBANDCSR1 0x0164
  825. /*
  826. * BBPPCSR: BBP Pin control register.
  827. */
  828. #define BBPPCSR 0x0168
  829. /*
  830. * MAC special debug mode selection registers.
  831. * DBGSEL0: MAC special debug mode selection register 0.
  832. * DBGSEL1: MAC special debug mode selection register 1.
  833. */
  834. #define DBGSEL0 0x016c
  835. #define DBGSEL1 0x0170
  836. /*
  837. * BISTCSR: BBP BIST register.
  838. */
  839. #define BISTCSR 0x0174
  840. /*
  841. * Multicast filter registers.
  842. * MCAST0: Multicast filter register 0.
  843. * MCAST1: Multicast filter register 1.
  844. */
  845. #define MCAST0 0x0178
  846. #define MCAST1 0x017c
  847. /*
  848. * UART registers.
  849. * UARTCSR0: UART1 TX register.
  850. * UARTCSR1: UART1 RX register.
  851. * UARTCSR3: UART1 frame control register.
  852. * UARTCSR4: UART1 buffer control register.
  853. * UART2CSR0: UART2 TX register.
  854. * UART2CSR1: UART2 RX register.
  855. * UART2CSR3: UART2 frame control register.
  856. * UART2CSR4: UART2 buffer control register.
  857. */
  858. #define UARTCSR0 0x0180
  859. #define UARTCSR1 0x0184
  860. #define UARTCSR3 0x0188
  861. #define UARTCSR4 0x018c
  862. #define UART2CSR0 0x0190
  863. #define UART2CSR1 0x0194
  864. #define UART2CSR3 0x0198
  865. #define UART2CSR4 0x019c
  866. /*
  867. * BBP registers.
  868. * The wordsize of the BBP is 8 bits.
  869. */
  870. /*
  871. * R2: TX antenna control
  872. */
  873. #define BBP_R2_TX_ANTENNA FIELD8(0x03)
  874. #define BBP_R2_TX_IQ_FLIP FIELD8(0x04)
  875. /*
  876. * R14: RX antenna control
  877. */
  878. #define BBP_R14_RX_ANTENNA FIELD8(0x03)
  879. #define BBP_R14_RX_IQ_FLIP FIELD8(0x04)
  880. /*
  881. * BBP_R70
  882. */
  883. #define BBP_R70_JAPAN_FILTER FIELD8(0x08)
  884. /*
  885. * RF registers
  886. */
  887. /*
  888. * RF 1
  889. */
  890. #define RF1_TUNER FIELD32(0x00020000)
  891. /*
  892. * RF 3
  893. */
  894. #define RF3_TUNER FIELD32(0x00000100)
  895. #define RF3_TXPOWER FIELD32(0x00003e00)
  896. /*
  897. * EEPROM content.
  898. * The wordsize of the EEPROM is 16 bits.
  899. */
  900. /*
  901. * HW MAC address.
  902. */
  903. #define EEPROM_MAC_ADDR_0 0x0002
  904. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  905. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  906. #define EEPROM_MAC_ADDR1 0x0003
  907. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  908. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  909. #define EEPROM_MAC_ADDR_2 0x0004
  910. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  911. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  912. /*
  913. * EEPROM antenna.
  914. * ANTENNA_NUM: Number of antenna's.
  915. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  916. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  917. * LED_MODE: 0: default, 1: TX/RX activity,2: Single (ignore link), 3: rsvd.
  918. * DYN_TXAGC: Dynamic TX AGC control.
  919. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  920. * RF_TYPE: Rf_type of this adapter.
  921. */
  922. #define EEPROM_ANTENNA 0x10
  923. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  924. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  925. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  926. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x01c0)
  927. #define EEPROM_ANTENNA_DYN_TXAGC FIELD16(0x0200)
  928. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  929. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0xf800)
  930. /*
  931. * EEPROM NIC config.
  932. * CARDBUS_ACCEL: 0: enable, 1: disable.
  933. * DYN_BBP_TUNE: 0: enable, 1: disable.
  934. * CCK_TX_POWER: CCK TX power compensation.
  935. */
  936. #define EEPROM_NIC 0x11
  937. #define EEPROM_NIC_CARDBUS_ACCEL FIELD16(0x0001)
  938. #define EEPROM_NIC_DYN_BBP_TUNE FIELD16(0x0002)
  939. #define EEPROM_NIC_CCK_TX_POWER FIELD16(0x000c)
  940. /*
  941. * EEPROM geography.
  942. * GEO: Default geography setting for device.
  943. */
  944. #define EEPROM_GEOGRAPHY 0x12
  945. #define EEPROM_GEOGRAPHY_GEO FIELD16(0x0f00)
  946. /*
  947. * EEPROM BBP.
  948. */
  949. #define EEPROM_BBP_START 0x13
  950. #define EEPROM_BBP_SIZE 16
  951. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  952. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  953. /*
  954. * EEPROM TXPOWER
  955. */
  956. #define EEPROM_TXPOWER_START 0x23
  957. #define EEPROM_TXPOWER_SIZE 7
  958. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  959. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  960. /*
  961. * RSSI <-> dBm offset calibration
  962. */
  963. #define EEPROM_CALIBRATE_OFFSET 0x3e
  964. #define EEPROM_CALIBRATE_OFFSET_RSSI FIELD16(0x00ff)
  965. /*
  966. * DMA descriptor defines.
  967. */
  968. #define TXD_DESC_SIZE (11 * sizeof(__le32))
  969. #define RXD_DESC_SIZE (11 * sizeof(__le32))
  970. /*
  971. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  972. */
  973. /*
  974. * Word0
  975. */
  976. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  977. #define TXD_W0_VALID FIELD32(0x00000002)
  978. #define TXD_W0_RESULT FIELD32(0x0000001c)
  979. #define TXD_W0_RETRY_COUNT FIELD32(0x000000e0)
  980. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  981. #define TXD_W0_ACK FIELD32(0x00000200)
  982. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  983. #define TXD_W0_OFDM FIELD32(0x00000800)
  984. #define TXD_W0_CIPHER_OWNER FIELD32(0x00001000)
  985. #define TXD_W0_IFS FIELD32(0x00006000)
  986. #define TXD_W0_RETRY_MODE FIELD32(0x00008000)
  987. #define TXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  988. #define TXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  989. /*
  990. * Word1
  991. */
  992. #define TXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  993. /*
  994. * Word2
  995. */
  996. #define TXD_W2_IV_OFFSET FIELD32(0x0000003f)
  997. #define TXD_W2_AIFS FIELD32(0x000000c0)
  998. #define TXD_W2_CWMIN FIELD32(0x00000f00)
  999. #define TXD_W2_CWMAX FIELD32(0x0000f000)
  1000. /*
  1001. * Word3: PLCP information
  1002. */
  1003. #define TXD_W3_PLCP_SIGNAL FIELD32(0x000000ff)
  1004. #define TXD_W3_PLCP_SERVICE FIELD32(0x0000ff00)
  1005. #define TXD_W3_PLCP_LENGTH_LOW FIELD32(0x00ff0000)
  1006. #define TXD_W3_PLCP_LENGTH_HIGH FIELD32(0xff000000)
  1007. /*
  1008. * Word4
  1009. */
  1010. #define TXD_W4_IV FIELD32(0xffffffff)
  1011. /*
  1012. * Word5
  1013. */
  1014. #define TXD_W5_EIV FIELD32(0xffffffff)
  1015. /*
  1016. * Word6-9: Key
  1017. */
  1018. #define TXD_W6_KEY FIELD32(0xffffffff)
  1019. #define TXD_W7_KEY FIELD32(0xffffffff)
  1020. #define TXD_W8_KEY FIELD32(0xffffffff)
  1021. #define TXD_W9_KEY FIELD32(0xffffffff)
  1022. /*
  1023. * Word10
  1024. */
  1025. #define TXD_W10_RTS FIELD32(0x00000001)
  1026. #define TXD_W10_TX_RATE FIELD32(0x000000fe)
  1027. /*
  1028. * RX descriptor format for RX Ring.
  1029. */
  1030. /*
  1031. * Word0
  1032. */
  1033. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  1034. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  1035. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  1036. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  1037. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  1038. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  1039. #define RXD_W0_OFDM FIELD32(0x00000040)
  1040. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  1041. #define RXD_W0_CIPHER_OWNER FIELD32(0x00000100)
  1042. #define RXD_W0_ICV_ERROR FIELD32(0x00000200)
  1043. #define RXD_W0_IV_OFFSET FIELD32(0x0000fc00)
  1044. #define RXD_W0_DATABYTE_COUNT FIELD32(0x0fff0000)
  1045. #define RXD_W0_CIPHER_ALG FIELD32(0xe0000000)
  1046. /*
  1047. * Word1
  1048. */
  1049. #define RXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  1050. /*
  1051. * Word2
  1052. */
  1053. #define RXD_W2_SIGNAL FIELD32(0x000000ff)
  1054. #define RXD_W2_RSSI FIELD32(0x0000ff00)
  1055. #define RXD_W2_TA FIELD32(0xffff0000)
  1056. /*
  1057. * Word3
  1058. */
  1059. #define RXD_W3_TA FIELD32(0xffffffff)
  1060. /*
  1061. * Word4
  1062. */
  1063. #define RXD_W4_IV FIELD32(0xffffffff)
  1064. /*
  1065. * Word5
  1066. */
  1067. #define RXD_W5_EIV FIELD32(0xffffffff)
  1068. /*
  1069. * Word6-9: Key
  1070. */
  1071. #define RXD_W6_KEY FIELD32(0xffffffff)
  1072. #define RXD_W7_KEY FIELD32(0xffffffff)
  1073. #define RXD_W8_KEY FIELD32(0xffffffff)
  1074. #define RXD_W9_KEY FIELD32(0xffffffff)
  1075. /*
  1076. * Word10
  1077. */
  1078. #define RXD_W10_DROP FIELD32(0x00000001)
  1079. /*
  1080. * Macros for converting txpower from EEPROM to mac80211 value
  1081. * and from mac80211 value to register value.
  1082. */
  1083. #define MIN_TXPOWER 0
  1084. #define MAX_TXPOWER 31
  1085. #define DEFAULT_TXPOWER 24
  1086. #define TXPOWER_FROM_DEV(__txpower) \
  1087. (((u8)(__txpower)) > MAX_TXPOWER) ? DEFAULT_TXPOWER : (__txpower)
  1088. #define TXPOWER_TO_DEV(__txpower) \
  1089. clamp_t(u8, __txpower, MIN_TXPOWER, MAX_TXPOWER)
  1090. #endif /* RT2500PCI_H */