rt2400pci.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. Copyright (C) 2004 - 2009 Ivo van Doorn <[email protected]>
  4. <http://rt2x00.serialmonkey.com>
  5. */
  6. /*
  7. Module: rt2400pci
  8. Abstract: Data structures and registers for the rt2400pci module.
  9. Supported chipsets: RT2460.
  10. */
  11. #ifndef RT2400PCI_H
  12. #define RT2400PCI_H
  13. /*
  14. * RF chip defines.
  15. */
  16. #define RF2420 0x0000
  17. #define RF2421 0x0001
  18. /*
  19. * Signal information.
  20. * Default offset is required for RSSI <-> dBm conversion.
  21. */
  22. #define DEFAULT_RSSI_OFFSET 100
  23. /*
  24. * Register layout information.
  25. */
  26. #define CSR_REG_BASE 0x0000
  27. #define CSR_REG_SIZE 0x014c
  28. #define EEPROM_BASE 0x0000
  29. #define EEPROM_SIZE 0x0100
  30. #define BBP_BASE 0x0000
  31. #define BBP_SIZE 0x0020
  32. #define RF_BASE 0x0004
  33. #define RF_SIZE 0x000c
  34. /*
  35. * Number of TX queues.
  36. */
  37. #define NUM_TX_QUEUES 2
  38. /*
  39. * Control/Status Registers(CSR).
  40. * Some values are set in TU, whereas 1 TU == 1024 us.
  41. */
  42. /*
  43. * CSR0: ASIC revision number.
  44. */
  45. #define CSR0 0x0000
  46. #define CSR0_REVISION FIELD32(0x0000ffff)
  47. /*
  48. * CSR1: System control register.
  49. * SOFT_RESET: Software reset, 1: reset, 0: normal.
  50. * BBP_RESET: Hardware reset, 1: reset, 0, release.
  51. * HOST_READY: Host ready after initialization.
  52. */
  53. #define CSR1 0x0004
  54. #define CSR1_SOFT_RESET FIELD32(0x00000001)
  55. #define CSR1_BBP_RESET FIELD32(0x00000002)
  56. #define CSR1_HOST_READY FIELD32(0x00000004)
  57. /*
  58. * CSR2: System admin status register (invalid).
  59. */
  60. #define CSR2 0x0008
  61. /*
  62. * CSR3: STA MAC address register 0.
  63. */
  64. #define CSR3 0x000c
  65. #define CSR3_BYTE0 FIELD32(0x000000ff)
  66. #define CSR3_BYTE1 FIELD32(0x0000ff00)
  67. #define CSR3_BYTE2 FIELD32(0x00ff0000)
  68. #define CSR3_BYTE3 FIELD32(0xff000000)
  69. /*
  70. * CSR4: STA MAC address register 1.
  71. */
  72. #define CSR4 0x0010
  73. #define CSR4_BYTE4 FIELD32(0x000000ff)
  74. #define CSR4_BYTE5 FIELD32(0x0000ff00)
  75. /*
  76. * CSR5: BSSID register 0.
  77. */
  78. #define CSR5 0x0014
  79. #define CSR5_BYTE0 FIELD32(0x000000ff)
  80. #define CSR5_BYTE1 FIELD32(0x0000ff00)
  81. #define CSR5_BYTE2 FIELD32(0x00ff0000)
  82. #define CSR5_BYTE3 FIELD32(0xff000000)
  83. /*
  84. * CSR6: BSSID register 1.
  85. */
  86. #define CSR6 0x0018
  87. #define CSR6_BYTE4 FIELD32(0x000000ff)
  88. #define CSR6_BYTE5 FIELD32(0x0000ff00)
  89. /*
  90. * CSR7: Interrupt source register.
  91. * Write 1 to clear interrupt.
  92. * TBCN_EXPIRE: Beacon timer expired interrupt.
  93. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  94. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  95. * TXDONE_TXRING: Tx ring transmit done interrupt.
  96. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  97. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  98. * RXDONE: Receive done interrupt.
  99. */
  100. #define CSR7 0x001c
  101. #define CSR7_TBCN_EXPIRE FIELD32(0x00000001)
  102. #define CSR7_TWAKE_EXPIRE FIELD32(0x00000002)
  103. #define CSR7_TATIMW_EXPIRE FIELD32(0x00000004)
  104. #define CSR7_TXDONE_TXRING FIELD32(0x00000008)
  105. #define CSR7_TXDONE_ATIMRING FIELD32(0x00000010)
  106. #define CSR7_TXDONE_PRIORING FIELD32(0x00000020)
  107. #define CSR7_RXDONE FIELD32(0x00000040)
  108. /*
  109. * CSR8: Interrupt mask register.
  110. * Write 1 to mask interrupt.
  111. * TBCN_EXPIRE: Beacon timer expired interrupt.
  112. * TWAKE_EXPIRE: Wakeup timer expired interrupt.
  113. * TATIMW_EXPIRE: Timer of atim window expired interrupt.
  114. * TXDONE_TXRING: Tx ring transmit done interrupt.
  115. * TXDONE_ATIMRING: Atim ring transmit done interrupt.
  116. * TXDONE_PRIORING: Priority ring transmit done interrupt.
  117. * RXDONE: Receive done interrupt.
  118. */
  119. #define CSR8 0x0020
  120. #define CSR8_TBCN_EXPIRE FIELD32(0x00000001)
  121. #define CSR8_TWAKE_EXPIRE FIELD32(0x00000002)
  122. #define CSR8_TATIMW_EXPIRE FIELD32(0x00000004)
  123. #define CSR8_TXDONE_TXRING FIELD32(0x00000008)
  124. #define CSR8_TXDONE_ATIMRING FIELD32(0x00000010)
  125. #define CSR8_TXDONE_PRIORING FIELD32(0x00000020)
  126. #define CSR8_RXDONE FIELD32(0x00000040)
  127. /*
  128. * CSR9: Maximum frame length register.
  129. * MAX_FRAME_UNIT: Maximum frame length in 128b unit, default: 12.
  130. */
  131. #define CSR9 0x0024
  132. #define CSR9_MAX_FRAME_UNIT FIELD32(0x00000f80)
  133. /*
  134. * CSR11: Back-off control register.
  135. * CWMIN: CWmin. Default cwmin is 31 (2^5 - 1).
  136. * CWMAX: CWmax. Default cwmax is 1023 (2^10 - 1).
  137. * SLOT_TIME: Slot time, default is 20us for 802.11b.
  138. * LONG_RETRY: Long retry count.
  139. * SHORT_RETRY: Short retry count.
  140. */
  141. #define CSR11 0x002c
  142. #define CSR11_CWMIN FIELD32(0x0000000f)
  143. #define CSR11_CWMAX FIELD32(0x000000f0)
  144. #define CSR11_SLOT_TIME FIELD32(0x00001f00)
  145. #define CSR11_LONG_RETRY FIELD32(0x00ff0000)
  146. #define CSR11_SHORT_RETRY FIELD32(0xff000000)
  147. /*
  148. * CSR12: Synchronization configuration register 0.
  149. * All units in 1/16 TU.
  150. * BEACON_INTERVAL: Beacon interval, default is 100 TU.
  151. * CFPMAX_DURATION: Cfp maximum duration, default is 100 TU.
  152. */
  153. #define CSR12 0x0030
  154. #define CSR12_BEACON_INTERVAL FIELD32(0x0000ffff)
  155. #define CSR12_CFP_MAX_DURATION FIELD32(0xffff0000)
  156. /*
  157. * CSR13: Synchronization configuration register 1.
  158. * All units in 1/16 TU.
  159. * ATIMW_DURATION: Atim window duration.
  160. * CFP_PERIOD: Cfp period, default is 0 TU.
  161. */
  162. #define CSR13 0x0034
  163. #define CSR13_ATIMW_DURATION FIELD32(0x0000ffff)
  164. #define CSR13_CFP_PERIOD FIELD32(0x00ff0000)
  165. /*
  166. * CSR14: Synchronization control register.
  167. * TSF_COUNT: Enable tsf auto counting.
  168. * TSF_SYNC: Tsf sync, 0: disable, 1: infra, 2: ad-hoc/master mode.
  169. * TBCN: Enable tbcn with reload value.
  170. * TCFP: Enable tcfp & cfp / cp switching.
  171. * TATIMW: Enable tatimw & atim window switching.
  172. * BEACON_GEN: Enable beacon generator.
  173. * CFP_COUNT_PRELOAD: Cfp count preload value.
  174. * TBCM_PRELOAD: Tbcn preload value in units of 64us.
  175. */
  176. #define CSR14 0x0038
  177. #define CSR14_TSF_COUNT FIELD32(0x00000001)
  178. #define CSR14_TSF_SYNC FIELD32(0x00000006)
  179. #define CSR14_TBCN FIELD32(0x00000008)
  180. #define CSR14_TCFP FIELD32(0x00000010)
  181. #define CSR14_TATIMW FIELD32(0x00000020)
  182. #define CSR14_BEACON_GEN FIELD32(0x00000040)
  183. #define CSR14_CFP_COUNT_PRELOAD FIELD32(0x0000ff00)
  184. #define CSR14_TBCM_PRELOAD FIELD32(0xffff0000)
  185. /*
  186. * CSR15: Synchronization status register.
  187. * CFP: ASIC is in contention-free period.
  188. * ATIMW: ASIC is in ATIM window.
  189. * BEACON_SENT: Beacon is send.
  190. */
  191. #define CSR15 0x003c
  192. #define CSR15_CFP FIELD32(0x00000001)
  193. #define CSR15_ATIMW FIELD32(0x00000002)
  194. #define CSR15_BEACON_SENT FIELD32(0x00000004)
  195. /*
  196. * CSR16: TSF timer register 0.
  197. */
  198. #define CSR16 0x0040
  199. #define CSR16_LOW_TSFTIMER FIELD32(0xffffffff)
  200. /*
  201. * CSR17: TSF timer register 1.
  202. */
  203. #define CSR17 0x0044
  204. #define CSR17_HIGH_TSFTIMER FIELD32(0xffffffff)
  205. /*
  206. * CSR18: IFS timer register 0.
  207. * SIFS: Sifs, default is 10 us.
  208. * PIFS: Pifs, default is 30 us.
  209. */
  210. #define CSR18 0x0048
  211. #define CSR18_SIFS FIELD32(0x0000ffff)
  212. #define CSR18_PIFS FIELD32(0xffff0000)
  213. /*
  214. * CSR19: IFS timer register 1.
  215. * DIFS: Difs, default is 50 us.
  216. * EIFS: Eifs, default is 364 us.
  217. */
  218. #define CSR19 0x004c
  219. #define CSR19_DIFS FIELD32(0x0000ffff)
  220. #define CSR19_EIFS FIELD32(0xffff0000)
  221. /*
  222. * CSR20: Wakeup timer register.
  223. * DELAY_AFTER_TBCN: Delay after tbcn expired in units of 1/16 TU.
  224. * TBCN_BEFORE_WAKEUP: Number of beacon before wakeup.
  225. * AUTOWAKE: Enable auto wakeup / sleep mechanism.
  226. */
  227. #define CSR20 0x0050
  228. #define CSR20_DELAY_AFTER_TBCN FIELD32(0x0000ffff)
  229. #define CSR20_TBCN_BEFORE_WAKEUP FIELD32(0x00ff0000)
  230. #define CSR20_AUTOWAKE FIELD32(0x01000000)
  231. /*
  232. * CSR21: EEPROM control register.
  233. * RELOAD: Write 1 to reload eeprom content.
  234. * TYPE_93C46: 1: 93c46, 0:93c66.
  235. */
  236. #define CSR21 0x0054
  237. #define CSR21_RELOAD FIELD32(0x00000001)
  238. #define CSR21_EEPROM_DATA_CLOCK FIELD32(0x00000002)
  239. #define CSR21_EEPROM_CHIP_SELECT FIELD32(0x00000004)
  240. #define CSR21_EEPROM_DATA_IN FIELD32(0x00000008)
  241. #define CSR21_EEPROM_DATA_OUT FIELD32(0x00000010)
  242. #define CSR21_TYPE_93C46 FIELD32(0x00000020)
  243. /*
  244. * CSR22: CFP control register.
  245. * CFP_DURATION_REMAIN: Cfp duration remain, in units of TU.
  246. * RELOAD_CFP_DURATION: Write 1 to reload cfp duration remain.
  247. */
  248. #define CSR22 0x0058
  249. #define CSR22_CFP_DURATION_REMAIN FIELD32(0x0000ffff)
  250. #define CSR22_RELOAD_CFP_DURATION FIELD32(0x00010000)
  251. /*
  252. * Transmit related CSRs.
  253. * Some values are set in TU, whereas 1 TU == 1024 us.
  254. */
  255. /*
  256. * TXCSR0: TX Control Register.
  257. * KICK_TX: Kick tx ring.
  258. * KICK_ATIM: Kick atim ring.
  259. * KICK_PRIO: Kick priority ring.
  260. * ABORT: Abort all transmit related ring operation.
  261. */
  262. #define TXCSR0 0x0060
  263. #define TXCSR0_KICK_TX FIELD32(0x00000001)
  264. #define TXCSR0_KICK_ATIM FIELD32(0x00000002)
  265. #define TXCSR0_KICK_PRIO FIELD32(0x00000004)
  266. #define TXCSR0_ABORT FIELD32(0x00000008)
  267. /*
  268. * TXCSR1: TX Configuration Register.
  269. * ACK_TIMEOUT: Ack timeout, default = sifs + 2*slottime + acktime @ 1mbps.
  270. * ACK_CONSUME_TIME: Ack consume time, default = sifs + acktime @ 1mbps.
  271. * TSF_OFFSET: Insert tsf offset.
  272. * AUTORESPONDER: Enable auto responder which include ack & cts.
  273. */
  274. #define TXCSR1 0x0064
  275. #define TXCSR1_ACK_TIMEOUT FIELD32(0x000001ff)
  276. #define TXCSR1_ACK_CONSUME_TIME FIELD32(0x0003fe00)
  277. #define TXCSR1_TSF_OFFSET FIELD32(0x00fc0000)
  278. #define TXCSR1_AUTORESPONDER FIELD32(0x01000000)
  279. /*
  280. * TXCSR2: Tx descriptor configuration register.
  281. * TXD_SIZE: Tx descriptor size, default is 48.
  282. * NUM_TXD: Number of tx entries in ring.
  283. * NUM_ATIM: Number of atim entries in ring.
  284. * NUM_PRIO: Number of priority entries in ring.
  285. */
  286. #define TXCSR2 0x0068
  287. #define TXCSR2_TXD_SIZE FIELD32(0x000000ff)
  288. #define TXCSR2_NUM_TXD FIELD32(0x0000ff00)
  289. #define TXCSR2_NUM_ATIM FIELD32(0x00ff0000)
  290. #define TXCSR2_NUM_PRIO FIELD32(0xff000000)
  291. /*
  292. * TXCSR3: TX Ring Base address register.
  293. */
  294. #define TXCSR3 0x006c
  295. #define TXCSR3_TX_RING_REGISTER FIELD32(0xffffffff)
  296. /*
  297. * TXCSR4: TX Atim Ring Base address register.
  298. */
  299. #define TXCSR4 0x0070
  300. #define TXCSR4_ATIM_RING_REGISTER FIELD32(0xffffffff)
  301. /*
  302. * TXCSR5: TX Prio Ring Base address register.
  303. */
  304. #define TXCSR5 0x0074
  305. #define TXCSR5_PRIO_RING_REGISTER FIELD32(0xffffffff)
  306. /*
  307. * TXCSR6: Beacon Base address register.
  308. */
  309. #define TXCSR6 0x0078
  310. #define TXCSR6_BEACON_RING_REGISTER FIELD32(0xffffffff)
  311. /*
  312. * TXCSR7: Auto responder control register.
  313. * AR_POWERMANAGEMENT: Auto responder power management bit.
  314. */
  315. #define TXCSR7 0x007c
  316. #define TXCSR7_AR_POWERMANAGEMENT FIELD32(0x00000001)
  317. /*
  318. * Receive related CSRs.
  319. * Some values are set in TU, whereas 1 TU == 1024 us.
  320. */
  321. /*
  322. * RXCSR0: RX Control Register.
  323. * DISABLE_RX: Disable rx engine.
  324. * DROP_CRC: Drop crc error.
  325. * DROP_PHYSICAL: Drop physical error.
  326. * DROP_CONTROL: Drop control frame.
  327. * DROP_NOT_TO_ME: Drop not to me unicast frame.
  328. * DROP_TODS: Drop frame tods bit is true.
  329. * DROP_VERSION_ERROR: Drop version error frame.
  330. * PASS_CRC: Pass all packets with crc attached.
  331. */
  332. #define RXCSR0 0x0080
  333. #define RXCSR0_DISABLE_RX FIELD32(0x00000001)
  334. #define RXCSR0_DROP_CRC FIELD32(0x00000002)
  335. #define RXCSR0_DROP_PHYSICAL FIELD32(0x00000004)
  336. #define RXCSR0_DROP_CONTROL FIELD32(0x00000008)
  337. #define RXCSR0_DROP_NOT_TO_ME FIELD32(0x00000010)
  338. #define RXCSR0_DROP_TODS FIELD32(0x00000020)
  339. #define RXCSR0_DROP_VERSION_ERROR FIELD32(0x00000040)
  340. #define RXCSR0_PASS_CRC FIELD32(0x00000080)
  341. /*
  342. * RXCSR1: RX descriptor configuration register.
  343. * RXD_SIZE: Rx descriptor size, default is 32b.
  344. * NUM_RXD: Number of rx entries in ring.
  345. */
  346. #define RXCSR1 0x0084
  347. #define RXCSR1_RXD_SIZE FIELD32(0x000000ff)
  348. #define RXCSR1_NUM_RXD FIELD32(0x0000ff00)
  349. /*
  350. * RXCSR2: RX Ring base address register.
  351. */
  352. #define RXCSR2 0x0088
  353. #define RXCSR2_RX_RING_REGISTER FIELD32(0xffffffff)
  354. /*
  355. * RXCSR3: BBP ID register for Rx operation.
  356. * BBP_ID#: BBP register # id.
  357. * BBP_ID#_VALID: BBP register # id is valid or not.
  358. */
  359. #define RXCSR3 0x0090
  360. #define RXCSR3_BBP_ID0 FIELD32(0x0000007f)
  361. #define RXCSR3_BBP_ID0_VALID FIELD32(0x00000080)
  362. #define RXCSR3_BBP_ID1 FIELD32(0x00007f00)
  363. #define RXCSR3_BBP_ID1_VALID FIELD32(0x00008000)
  364. #define RXCSR3_BBP_ID2 FIELD32(0x007f0000)
  365. #define RXCSR3_BBP_ID2_VALID FIELD32(0x00800000)
  366. #define RXCSR3_BBP_ID3 FIELD32(0x7f000000)
  367. #define RXCSR3_BBP_ID3_VALID FIELD32(0x80000000)
  368. /*
  369. * RXCSR4: BBP ID register for Rx operation.
  370. * BBP_ID#: BBP register # id.
  371. * BBP_ID#_VALID: BBP register # id is valid or not.
  372. */
  373. #define RXCSR4 0x0094
  374. #define RXCSR4_BBP_ID4 FIELD32(0x0000007f)
  375. #define RXCSR4_BBP_ID4_VALID FIELD32(0x00000080)
  376. #define RXCSR4_BBP_ID5 FIELD32(0x00007f00)
  377. #define RXCSR4_BBP_ID5_VALID FIELD32(0x00008000)
  378. /*
  379. * ARCSR0: Auto Responder PLCP config register 0.
  380. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  381. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  382. */
  383. #define ARCSR0 0x0098
  384. #define ARCSR0_AR_BBP_DATA0 FIELD32(0x000000ff)
  385. #define ARCSR0_AR_BBP_ID0 FIELD32(0x0000ff00)
  386. #define ARCSR0_AR_BBP_DATA1 FIELD32(0x00ff0000)
  387. #define ARCSR0_AR_BBP_ID1 FIELD32(0xff000000)
  388. /*
  389. * ARCSR1: Auto Responder PLCP config register 1.
  390. * ARCSR0_AR_BBP_DATA#: Auto responder BBP register # data.
  391. * ARCSR0_AR_BBP_ID#: Auto responder BBP register # Id.
  392. */
  393. #define ARCSR1 0x009c
  394. #define ARCSR1_AR_BBP_DATA2 FIELD32(0x000000ff)
  395. #define ARCSR1_AR_BBP_ID2 FIELD32(0x0000ff00)
  396. #define ARCSR1_AR_BBP_DATA3 FIELD32(0x00ff0000)
  397. #define ARCSR1_AR_BBP_ID3 FIELD32(0xff000000)
  398. /*
  399. * Miscellaneous Registers.
  400. * Some values are set in TU, whereas 1 TU == 1024 us.
  401. */
  402. /*
  403. * PCICSR: PCI control register.
  404. * BIG_ENDIAN: 1: big endian, 0: little endian.
  405. * RX_TRESHOLD: Rx threshold in dw to start pci access
  406. * 0: 16dw (default), 1: 8dw, 2: 4dw, 3: 32dw.
  407. * TX_TRESHOLD: Tx threshold in dw to start pci access
  408. * 0: 0dw (default), 1: 1dw, 2: 4dw, 3: forward.
  409. * BURST_LENTH: Pci burst length 0: 4dw (default, 1: 8dw, 2: 16dw, 3:32dw.
  410. * ENABLE_CLK: Enable clk_run, pci clock can't going down to non-operational.
  411. */
  412. #define PCICSR 0x008c
  413. #define PCICSR_BIG_ENDIAN FIELD32(0x00000001)
  414. #define PCICSR_RX_TRESHOLD FIELD32(0x00000006)
  415. #define PCICSR_TX_TRESHOLD FIELD32(0x00000018)
  416. #define PCICSR_BURST_LENTH FIELD32(0x00000060)
  417. #define PCICSR_ENABLE_CLK FIELD32(0x00000080)
  418. /*
  419. * CNT0: FCS error count.
  420. * FCS_ERROR: FCS error count, cleared when read.
  421. */
  422. #define CNT0 0x00a0
  423. #define CNT0_FCS_ERROR FIELD32(0x0000ffff)
  424. /*
  425. * Statistic Register.
  426. * CNT1: PLCP error count.
  427. * CNT2: Long error count.
  428. * CNT3: CCA false alarm count.
  429. * CNT4: Rx FIFO overflow count.
  430. * CNT5: Tx FIFO underrun count.
  431. */
  432. #define TIMECSR2 0x00a8
  433. #define CNT1 0x00ac
  434. #define CNT2 0x00b0
  435. #define TIMECSR3 0x00b4
  436. #define CNT3 0x00b8
  437. #define CNT4 0x00bc
  438. #define CNT5 0x00c0
  439. /*
  440. * Baseband Control Register.
  441. */
  442. /*
  443. * PWRCSR0: Power mode configuration register.
  444. */
  445. #define PWRCSR0 0x00c4
  446. /*
  447. * Power state transition time registers.
  448. */
  449. #define PSCSR0 0x00c8
  450. #define PSCSR1 0x00cc
  451. #define PSCSR2 0x00d0
  452. #define PSCSR3 0x00d4
  453. /*
  454. * PWRCSR1: Manual power control / status register.
  455. * Allowed state: 0 deep_sleep, 1: sleep, 2: standby, 3: awake.
  456. * SET_STATE: Set state. Write 1 to trigger, self cleared.
  457. * BBP_DESIRE_STATE: BBP desired state.
  458. * RF_DESIRE_STATE: RF desired state.
  459. * BBP_CURR_STATE: BBP current state.
  460. * RF_CURR_STATE: RF current state.
  461. * PUT_TO_SLEEP: Put to sleep. Write 1 to trigger, self cleared.
  462. */
  463. #define PWRCSR1 0x00d8
  464. #define PWRCSR1_SET_STATE FIELD32(0x00000001)
  465. #define PWRCSR1_BBP_DESIRE_STATE FIELD32(0x00000006)
  466. #define PWRCSR1_RF_DESIRE_STATE FIELD32(0x00000018)
  467. #define PWRCSR1_BBP_CURR_STATE FIELD32(0x00000060)
  468. #define PWRCSR1_RF_CURR_STATE FIELD32(0x00000180)
  469. #define PWRCSR1_PUT_TO_SLEEP FIELD32(0x00000200)
  470. /*
  471. * TIMECSR: Timer control register.
  472. * US_COUNT: 1 us timer count in units of clock cycles.
  473. * US_64_COUNT: 64 us timer count in units of 1 us timer.
  474. * BEACON_EXPECT: Beacon expect window.
  475. */
  476. #define TIMECSR 0x00dc
  477. #define TIMECSR_US_COUNT FIELD32(0x000000ff)
  478. #define TIMECSR_US_64_COUNT FIELD32(0x0000ff00)
  479. #define TIMECSR_BEACON_EXPECT FIELD32(0x00070000)
  480. /*
  481. * MACCSR0: MAC configuration register 0.
  482. */
  483. #define MACCSR0 0x00e0
  484. /*
  485. * MACCSR1: MAC configuration register 1.
  486. * KICK_RX: Kick one-shot rx in one-shot rx mode.
  487. * ONESHOT_RXMODE: Enable one-shot rx mode for debugging.
  488. * BBPRX_RESET_MODE: Ralink bbp rx reset mode.
  489. * AUTO_TXBBP: Auto tx logic access bbp control register.
  490. * AUTO_RXBBP: Auto rx logic access bbp control register.
  491. * LOOPBACK: Loopback mode. 0: normal, 1: internal, 2: external, 3:rsvd.
  492. * INTERSIL_IF: Intersil if calibration pin.
  493. */
  494. #define MACCSR1 0x00e4
  495. #define MACCSR1_KICK_RX FIELD32(0x00000001)
  496. #define MACCSR1_ONESHOT_RXMODE FIELD32(0x00000002)
  497. #define MACCSR1_BBPRX_RESET_MODE FIELD32(0x00000004)
  498. #define MACCSR1_AUTO_TXBBP FIELD32(0x00000008)
  499. #define MACCSR1_AUTO_RXBBP FIELD32(0x00000010)
  500. #define MACCSR1_LOOPBACK FIELD32(0x00000060)
  501. #define MACCSR1_INTERSIL_IF FIELD32(0x00000080)
  502. /*
  503. * RALINKCSR: Ralink Rx auto-reset BBCR.
  504. * AR_BBP_DATA#: Auto reset BBP register # data.
  505. * AR_BBP_ID#: Auto reset BBP register # id.
  506. */
  507. #define RALINKCSR 0x00e8
  508. #define RALINKCSR_AR_BBP_DATA0 FIELD32(0x000000ff)
  509. #define RALINKCSR_AR_BBP_ID0 FIELD32(0x0000ff00)
  510. #define RALINKCSR_AR_BBP_DATA1 FIELD32(0x00ff0000)
  511. #define RALINKCSR_AR_BBP_ID1 FIELD32(0xff000000)
  512. /*
  513. * BCNCSR: Beacon interval control register.
  514. * CHANGE: Write one to change beacon interval.
  515. * DELTATIME: The delta time value.
  516. * NUM_BEACON: Number of beacon according to mode.
  517. * MODE: Please refer to asic specs.
  518. * PLUS: Plus or minus delta time value.
  519. */
  520. #define BCNCSR 0x00ec
  521. #define BCNCSR_CHANGE FIELD32(0x00000001)
  522. #define BCNCSR_DELTATIME FIELD32(0x0000001e)
  523. #define BCNCSR_NUM_BEACON FIELD32(0x00001fe0)
  524. #define BCNCSR_MODE FIELD32(0x00006000)
  525. #define BCNCSR_PLUS FIELD32(0x00008000)
  526. /*
  527. * BBP / RF / IF Control Register.
  528. */
  529. /*
  530. * BBPCSR: BBP serial control register.
  531. * VALUE: Register value to program into BBP.
  532. * REGNUM: Selected BBP register.
  533. * BUSY: 1: asic is busy execute BBP programming.
  534. * WRITE_CONTROL: 1: write BBP, 0: read BBP.
  535. */
  536. #define BBPCSR 0x00f0
  537. #define BBPCSR_VALUE FIELD32(0x000000ff)
  538. #define BBPCSR_REGNUM FIELD32(0x00007f00)
  539. #define BBPCSR_BUSY FIELD32(0x00008000)
  540. #define BBPCSR_WRITE_CONTROL FIELD32(0x00010000)
  541. /*
  542. * RFCSR: RF serial control register.
  543. * VALUE: Register value + id to program into rf/if.
  544. * NUMBER_OF_BITS: Number of bits used in value (i:20, rfmd:22).
  545. * IF_SELECT: Chip to program: 0: rf, 1: if.
  546. * PLL_LD: Rf pll_ld status.
  547. * BUSY: 1: asic is busy execute rf programming.
  548. */
  549. #define RFCSR 0x00f4
  550. #define RFCSR_VALUE FIELD32(0x00ffffff)
  551. #define RFCSR_NUMBER_OF_BITS FIELD32(0x1f000000)
  552. #define RFCSR_IF_SELECT FIELD32(0x20000000)
  553. #define RFCSR_PLL_LD FIELD32(0x40000000)
  554. #define RFCSR_BUSY FIELD32(0x80000000)
  555. /*
  556. * LEDCSR: LED control register.
  557. * ON_PERIOD: On period, default 70ms.
  558. * OFF_PERIOD: Off period, default 30ms.
  559. * LINK: 0: linkoff, 1: linkup.
  560. * ACTIVITY: 0: idle, 1: active.
  561. */
  562. #define LEDCSR 0x00f8
  563. #define LEDCSR_ON_PERIOD FIELD32(0x000000ff)
  564. #define LEDCSR_OFF_PERIOD FIELD32(0x0000ff00)
  565. #define LEDCSR_LINK FIELD32(0x00010000)
  566. #define LEDCSR_ACTIVITY FIELD32(0x00020000)
  567. /*
  568. * ASIC pointer information.
  569. * RXPTR: Current RX ring address.
  570. * TXPTR: Current Tx ring address.
  571. * PRIPTR: Current Priority ring address.
  572. * ATIMPTR: Current ATIM ring address.
  573. */
  574. #define RXPTR 0x0100
  575. #define TXPTR 0x0104
  576. #define PRIPTR 0x0108
  577. #define ATIMPTR 0x010c
  578. /*
  579. * GPIO and others.
  580. */
  581. /*
  582. * GPIOCSR: GPIO control register.
  583. * GPIOCSR_VALx: Actual GPIO pin x value
  584. * GPIOCSR_DIRx: GPIO direction: 0 = output; 1 = input
  585. */
  586. #define GPIOCSR 0x0120
  587. #define GPIOCSR_VAL0 FIELD32(0x00000001)
  588. #define GPIOCSR_VAL1 FIELD32(0x00000002)
  589. #define GPIOCSR_VAL2 FIELD32(0x00000004)
  590. #define GPIOCSR_VAL3 FIELD32(0x00000008)
  591. #define GPIOCSR_VAL4 FIELD32(0x00000010)
  592. #define GPIOCSR_VAL5 FIELD32(0x00000020)
  593. #define GPIOCSR_VAL6 FIELD32(0x00000040)
  594. #define GPIOCSR_VAL7 FIELD32(0x00000080)
  595. #define GPIOCSR_DIR0 FIELD32(0x00000100)
  596. #define GPIOCSR_DIR1 FIELD32(0x00000200)
  597. #define GPIOCSR_DIR2 FIELD32(0x00000400)
  598. #define GPIOCSR_DIR3 FIELD32(0x00000800)
  599. #define GPIOCSR_DIR4 FIELD32(0x00001000)
  600. #define GPIOCSR_DIR5 FIELD32(0x00002000)
  601. #define GPIOCSR_DIR6 FIELD32(0x00004000)
  602. #define GPIOCSR_DIR7 FIELD32(0x00008000)
  603. /*
  604. * BBPPCSR: BBP Pin control register.
  605. */
  606. #define BBPPCSR 0x0124
  607. /*
  608. * BCNCSR1: Tx BEACON offset time control register.
  609. * PRELOAD: Beacon timer offset in units of usec.
  610. */
  611. #define BCNCSR1 0x0130
  612. #define BCNCSR1_PRELOAD FIELD32(0x0000ffff)
  613. /*
  614. * MACCSR2: TX_PE to RX_PE turn-around time control register
  615. * DELAY: RX_PE low width, in units of pci clock cycle.
  616. */
  617. #define MACCSR2 0x0134
  618. #define MACCSR2_DELAY FIELD32(0x000000ff)
  619. /*
  620. * ARCSR2: 1 Mbps ACK/CTS PLCP.
  621. */
  622. #define ARCSR2 0x013c
  623. #define ARCSR2_SIGNAL FIELD32(0x000000ff)
  624. #define ARCSR2_SERVICE FIELD32(0x0000ff00)
  625. #define ARCSR2_LENGTH_LOW FIELD32(0x00ff0000)
  626. #define ARCSR2_LENGTH FIELD32(0xffff0000)
  627. /*
  628. * ARCSR3: 2 Mbps ACK/CTS PLCP.
  629. */
  630. #define ARCSR3 0x0140
  631. #define ARCSR3_SIGNAL FIELD32(0x000000ff)
  632. #define ARCSR3_SERVICE FIELD32(0x0000ff00)
  633. #define ARCSR3_LENGTH FIELD32(0xffff0000)
  634. /*
  635. * ARCSR4: 5.5 Mbps ACK/CTS PLCP.
  636. */
  637. #define ARCSR4 0x0144
  638. #define ARCSR4_SIGNAL FIELD32(0x000000ff)
  639. #define ARCSR4_SERVICE FIELD32(0x0000ff00)
  640. #define ARCSR4_LENGTH FIELD32(0xffff0000)
  641. /*
  642. * ARCSR5: 11 Mbps ACK/CTS PLCP.
  643. */
  644. #define ARCSR5 0x0148
  645. #define ARCSR5_SIGNAL FIELD32(0x000000ff)
  646. #define ARCSR5_SERVICE FIELD32(0x0000ff00)
  647. #define ARCSR5_LENGTH FIELD32(0xffff0000)
  648. /*
  649. * BBP registers.
  650. * The wordsize of the BBP is 8 bits.
  651. */
  652. /*
  653. * R1: TX antenna control
  654. */
  655. #define BBP_R1_TX_ANTENNA FIELD8(0x03)
  656. /*
  657. * R4: RX antenna control
  658. */
  659. #define BBP_R4_RX_ANTENNA FIELD8(0x06)
  660. /*
  661. * RF registers
  662. */
  663. /*
  664. * RF 1
  665. */
  666. #define RF1_TUNER FIELD32(0x00020000)
  667. /*
  668. * RF 3
  669. */
  670. #define RF3_TUNER FIELD32(0x00000100)
  671. #define RF3_TXPOWER FIELD32(0x00003e00)
  672. /*
  673. * EEPROM content.
  674. * The wordsize of the EEPROM is 16 bits.
  675. */
  676. /*
  677. * HW MAC address.
  678. */
  679. #define EEPROM_MAC_ADDR_0 0x0002
  680. #define EEPROM_MAC_ADDR_BYTE0 FIELD16(0x00ff)
  681. #define EEPROM_MAC_ADDR_BYTE1 FIELD16(0xff00)
  682. #define EEPROM_MAC_ADDR1 0x0003
  683. #define EEPROM_MAC_ADDR_BYTE2 FIELD16(0x00ff)
  684. #define EEPROM_MAC_ADDR_BYTE3 FIELD16(0xff00)
  685. #define EEPROM_MAC_ADDR_2 0x0004
  686. #define EEPROM_MAC_ADDR_BYTE4 FIELD16(0x00ff)
  687. #define EEPROM_MAC_ADDR_BYTE5 FIELD16(0xff00)
  688. /*
  689. * EEPROM antenna.
  690. * ANTENNA_NUM: Number of antenna's.
  691. * TX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  692. * RX_DEFAULT: Default antenna 0: diversity, 1: A, 2: B.
  693. * RF_TYPE: Rf_type of this adapter.
  694. * LED_MODE: 0: default, 1: TX/RX activity,2: Single (ignore link), 3: rsvd.
  695. * RX_AGCVGC: 0: disable, 1:enable BBP R13 tuning.
  696. * HARDWARE_RADIO: 1: Hardware controlled radio. Read GPIO0.
  697. */
  698. #define EEPROM_ANTENNA 0x0b
  699. #define EEPROM_ANTENNA_NUM FIELD16(0x0003)
  700. #define EEPROM_ANTENNA_TX_DEFAULT FIELD16(0x000c)
  701. #define EEPROM_ANTENNA_RX_DEFAULT FIELD16(0x0030)
  702. #define EEPROM_ANTENNA_RF_TYPE FIELD16(0x0040)
  703. #define EEPROM_ANTENNA_LED_MODE FIELD16(0x0180)
  704. #define EEPROM_ANTENNA_RX_AGCVGC_TUNING FIELD16(0x0200)
  705. #define EEPROM_ANTENNA_HARDWARE_RADIO FIELD16(0x0400)
  706. /*
  707. * EEPROM BBP.
  708. */
  709. #define EEPROM_BBP_START 0x0c
  710. #define EEPROM_BBP_SIZE 7
  711. #define EEPROM_BBP_VALUE FIELD16(0x00ff)
  712. #define EEPROM_BBP_REG_ID FIELD16(0xff00)
  713. /*
  714. * EEPROM TXPOWER
  715. */
  716. #define EEPROM_TXPOWER_START 0x13
  717. #define EEPROM_TXPOWER_SIZE 7
  718. #define EEPROM_TXPOWER_1 FIELD16(0x00ff)
  719. #define EEPROM_TXPOWER_2 FIELD16(0xff00)
  720. /*
  721. * DMA descriptor defines.
  722. */
  723. #define TXD_DESC_SIZE (8 * sizeof(__le32))
  724. #define RXD_DESC_SIZE (8 * sizeof(__le32))
  725. /*
  726. * TX descriptor format for TX, PRIO, ATIM and Beacon Ring.
  727. */
  728. /*
  729. * Word0
  730. */
  731. #define TXD_W0_OWNER_NIC FIELD32(0x00000001)
  732. #define TXD_W0_VALID FIELD32(0x00000002)
  733. #define TXD_W0_RESULT FIELD32(0x0000001c)
  734. #define TXD_W0_RETRY_COUNT FIELD32(0x000000e0)
  735. #define TXD_W0_MORE_FRAG FIELD32(0x00000100)
  736. #define TXD_W0_ACK FIELD32(0x00000200)
  737. #define TXD_W0_TIMESTAMP FIELD32(0x00000400)
  738. #define TXD_W0_RTS FIELD32(0x00000800)
  739. #define TXD_W0_IFS FIELD32(0x00006000)
  740. #define TXD_W0_RETRY_MODE FIELD32(0x00008000)
  741. #define TXD_W0_AGC FIELD32(0x00ff0000)
  742. #define TXD_W0_R2 FIELD32(0xff000000)
  743. /*
  744. * Word1
  745. */
  746. #define TXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  747. /*
  748. * Word2
  749. */
  750. #define TXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  751. #define TXD_W2_DATABYTE_COUNT FIELD32(0xffff0000)
  752. /*
  753. * Word3 & 4: PLCP information
  754. * The PLCP values should be treated as if they were BBP values.
  755. */
  756. #define TXD_W3_PLCP_SIGNAL FIELD32(0x000000ff)
  757. #define TXD_W3_PLCP_SIGNAL_REGNUM FIELD32(0x00007f00)
  758. #define TXD_W3_PLCP_SIGNAL_BUSY FIELD32(0x00008000)
  759. #define TXD_W3_PLCP_SERVICE FIELD32(0x00ff0000)
  760. #define TXD_W3_PLCP_SERVICE_REGNUM FIELD32(0x7f000000)
  761. #define TXD_W3_PLCP_SERVICE_BUSY FIELD32(0x80000000)
  762. #define TXD_W4_PLCP_LENGTH_LOW FIELD32(0x000000ff)
  763. #define TXD_W3_PLCP_LENGTH_LOW_REGNUM FIELD32(0x00007f00)
  764. #define TXD_W3_PLCP_LENGTH_LOW_BUSY FIELD32(0x00008000)
  765. #define TXD_W4_PLCP_LENGTH_HIGH FIELD32(0x00ff0000)
  766. #define TXD_W3_PLCP_LENGTH_HIGH_REGNUM FIELD32(0x7f000000)
  767. #define TXD_W3_PLCP_LENGTH_HIGH_BUSY FIELD32(0x80000000)
  768. /*
  769. * Word5
  770. */
  771. #define TXD_W5_BBCR4 FIELD32(0x0000ffff)
  772. #define TXD_W5_AGC_REG FIELD32(0x007f0000)
  773. #define TXD_W5_AGC_REG_VALID FIELD32(0x00800000)
  774. #define TXD_W5_XXX_REG FIELD32(0x7f000000)
  775. #define TXD_W5_XXX_REG_VALID FIELD32(0x80000000)
  776. /*
  777. * Word6
  778. */
  779. #define TXD_W6_SK_BUFF FIELD32(0xffffffff)
  780. /*
  781. * Word7
  782. */
  783. #define TXD_W7_RESERVED FIELD32(0xffffffff)
  784. /*
  785. * RX descriptor format for RX Ring.
  786. */
  787. /*
  788. * Word0
  789. */
  790. #define RXD_W0_OWNER_NIC FIELD32(0x00000001)
  791. #define RXD_W0_UNICAST_TO_ME FIELD32(0x00000002)
  792. #define RXD_W0_MULTICAST FIELD32(0x00000004)
  793. #define RXD_W0_BROADCAST FIELD32(0x00000008)
  794. #define RXD_W0_MY_BSS FIELD32(0x00000010)
  795. #define RXD_W0_CRC_ERROR FIELD32(0x00000020)
  796. #define RXD_W0_PHYSICAL_ERROR FIELD32(0x00000080)
  797. #define RXD_W0_DATABYTE_COUNT FIELD32(0xffff0000)
  798. /*
  799. * Word1
  800. */
  801. #define RXD_W1_BUFFER_ADDRESS FIELD32(0xffffffff)
  802. /*
  803. * Word2
  804. */
  805. #define RXD_W2_BUFFER_LENGTH FIELD32(0x0000ffff)
  806. #define RXD_W2_BBR0 FIELD32(0x00ff0000)
  807. #define RXD_W2_SIGNAL FIELD32(0xff000000)
  808. /*
  809. * Word3
  810. */
  811. #define RXD_W3_RSSI FIELD32(0x000000ff)
  812. #define RXD_W3_BBR3 FIELD32(0x0000ff00)
  813. #define RXD_W3_BBR4 FIELD32(0x00ff0000)
  814. #define RXD_W3_BBR5 FIELD32(0xff000000)
  815. /*
  816. * Word4
  817. */
  818. #define RXD_W4_RX_END_TIME FIELD32(0xffffffff)
  819. /*
  820. * Word5 & 6 & 7: Reserved
  821. */
  822. #define RXD_W5_RESERVED FIELD32(0xffffffff)
  823. #define RXD_W6_RESERVED FIELD32(0xffffffff)
  824. #define RXD_W7_RESERVED FIELD32(0xffffffff)
  825. /*
  826. * Macros for converting txpower from EEPROM to mac80211 value
  827. * and from mac80211 value to register value.
  828. * NOTE: Logics in rt2400pci for txpower are reversed
  829. * compared to the other rt2x00 drivers. A higher txpower
  830. * value means that the txpower must be lowered. This is
  831. * important when converting the value coming from the
  832. * mac80211 stack to the rt2400 acceptable value.
  833. */
  834. #define MIN_TXPOWER 31
  835. #define MAX_TXPOWER 62
  836. #define DEFAULT_TXPOWER 39
  837. #define __CLAMP_TX(__txpower) \
  838. clamp_t(u8, (__txpower), MIN_TXPOWER, MAX_TXPOWER)
  839. #define TXPOWER_FROM_DEV(__txpower) \
  840. ((__CLAMP_TX(__txpower) - MAX_TXPOWER) + MIN_TXPOWER)
  841. #define TXPOWER_TO_DEV(__txpower) \
  842. (MAX_TXPOWER - (__CLAMP_TX(__txpower) - MIN_TXPOWER))
  843. #endif /* RT2400PCI_H */