aqc111.h 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /* Aquantia Corp. Aquantia AQtion USB to 5GbE Controller
  3. * Copyright (C) 2003-2005 David Hollis <[email protected]>
  4. * Copyright (C) 2005 Phil Chang <[email protected]>
  5. * Copyright (C) 2002-2003 TiVo Inc.
  6. * Copyright (C) 2017-2018 ASIX
  7. * Copyright (C) 2018 Aquantia Corp.
  8. */
  9. #ifndef __LINUX_USBNET_AQC111_H
  10. #define __LINUX_USBNET_AQC111_H
  11. #define URB_SIZE (1024 * 62)
  12. #define AQ_MCAST_FILTER_SIZE 8
  13. #define AQ_MAX_MCAST 64
  14. #define AQ_ACCESS_MAC 0x01
  15. #define AQ_FLASH_PARAMETERS 0x20
  16. #define AQ_PHY_POWER 0x31
  17. #define AQ_WOL_CFG 0x60
  18. #define AQ_PHY_OPS 0x61
  19. #define AQ_USB_PHY_SET_TIMEOUT 10000
  20. #define AQ_USB_SET_TIMEOUT 4000
  21. /* Feature. ********************************************/
  22. #define AQ_SUPPORT_FEATURE (NETIF_F_SG | NETIF_F_IP_CSUM |\
  23. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM |\
  24. NETIF_F_TSO | NETIF_F_HW_VLAN_CTAG_TX |\
  25. NETIF_F_HW_VLAN_CTAG_RX)
  26. #define AQ_SUPPORT_HW_FEATURE (NETIF_F_SG | NETIF_F_IP_CSUM |\
  27. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM |\
  28. NETIF_F_TSO | NETIF_F_HW_VLAN_CTAG_FILTER)
  29. #define AQ_SUPPORT_VLAN_FEATURE (NETIF_F_SG | NETIF_F_IP_CSUM |\
  30. NETIF_F_IPV6_CSUM | NETIF_F_RXCSUM |\
  31. NETIF_F_TSO)
  32. /* SFR Reg. ********************************************/
  33. #define SFR_GENERAL_STATUS 0x03
  34. #define SFR_CHIP_STATUS 0x05
  35. #define SFR_RX_CTL 0x0B
  36. #define SFR_RX_CTL_TXPADCRC 0x0400
  37. #define SFR_RX_CTL_IPE 0x0200
  38. #define SFR_RX_CTL_DROPCRCERR 0x0100
  39. #define SFR_RX_CTL_START 0x0080
  40. #define SFR_RX_CTL_RF_WAK 0x0040
  41. #define SFR_RX_CTL_AP 0x0020
  42. #define SFR_RX_CTL_AM 0x0010
  43. #define SFR_RX_CTL_AB 0x0008
  44. #define SFR_RX_CTL_AMALL 0x0002
  45. #define SFR_RX_CTL_PRO 0x0001
  46. #define SFR_RX_CTL_STOP 0x0000
  47. #define SFR_INTER_PACKET_GAP_0 0x0D
  48. #define SFR_NODE_ID 0x10
  49. #define SFR_MULTI_FILTER_ARRY 0x16
  50. #define SFR_MEDIUM_STATUS_MODE 0x22
  51. #define SFR_MEDIUM_XGMIIMODE 0x0001
  52. #define SFR_MEDIUM_FULL_DUPLEX 0x0002
  53. #define SFR_MEDIUM_RXFLOW_CTRLEN 0x0010
  54. #define SFR_MEDIUM_TXFLOW_CTRLEN 0x0020
  55. #define SFR_MEDIUM_JUMBO_EN 0x0040
  56. #define SFR_MEDIUM_RECEIVE_EN 0x0100
  57. #define SFR_MONITOR_MODE 0x24
  58. #define SFR_MONITOR_MODE_EPHYRW 0x01
  59. #define SFR_MONITOR_MODE_RWLC 0x02
  60. #define SFR_MONITOR_MODE_RWMP 0x04
  61. #define SFR_MONITOR_MODE_RWWF 0x08
  62. #define SFR_MONITOR_MODE_RW_FLAG 0x10
  63. #define SFR_MONITOR_MODE_PMEPOL 0x20
  64. #define SFR_MONITOR_MODE_PMETYPE 0x40
  65. #define SFR_PHYPWR_RSTCTL 0x26
  66. #define SFR_PHYPWR_RSTCTL_BZ 0x0010
  67. #define SFR_PHYPWR_RSTCTL_IPRL 0x0020
  68. #define SFR_VLAN_ID_ADDRESS 0x2A
  69. #define SFR_VLAN_ID_CONTROL 0x2B
  70. #define SFR_VLAN_CONTROL_WE 0x0001
  71. #define SFR_VLAN_CONTROL_RD 0x0002
  72. #define SFR_VLAN_CONTROL_VSO 0x0010
  73. #define SFR_VLAN_CONTROL_VFE 0x0020
  74. #define SFR_VLAN_ID_DATA0 0x2C
  75. #define SFR_VLAN_ID_DATA1 0x2D
  76. #define SFR_RX_BULKIN_QCTRL 0x2E
  77. #define SFR_RX_BULKIN_QCTRL_TIME 0x01
  78. #define SFR_RX_BULKIN_QCTRL_IFG 0x02
  79. #define SFR_RX_BULKIN_QCTRL_SIZE 0x04
  80. #define SFR_RX_BULKIN_QTIMR_LOW 0x2F
  81. #define SFR_RX_BULKIN_QTIMR_HIGH 0x30
  82. #define SFR_RX_BULKIN_QSIZE 0x31
  83. #define SFR_RX_BULKIN_QIFG 0x32
  84. #define SFR_RXCOE_CTL 0x34
  85. #define SFR_RXCOE_IP 0x01
  86. #define SFR_RXCOE_TCP 0x02
  87. #define SFR_RXCOE_UDP 0x04
  88. #define SFR_RXCOE_ICMP 0x08
  89. #define SFR_RXCOE_IGMP 0x10
  90. #define SFR_RXCOE_TCPV6 0x20
  91. #define SFR_RXCOE_UDPV6 0x40
  92. #define SFR_RXCOE_ICMV6 0x80
  93. #define SFR_TXCOE_CTL 0x35
  94. #define SFR_TXCOE_IP 0x01
  95. #define SFR_TXCOE_TCP 0x02
  96. #define SFR_TXCOE_UDP 0x04
  97. #define SFR_TXCOE_ICMP 0x08
  98. #define SFR_TXCOE_IGMP 0x10
  99. #define SFR_TXCOE_TCPV6 0x20
  100. #define SFR_TXCOE_UDPV6 0x40
  101. #define SFR_TXCOE_ICMV6 0x80
  102. #define SFR_BM_INT_MASK 0x41
  103. #define SFR_BMRX_DMA_CONTROL 0x43
  104. #define SFR_BMRX_DMA_EN 0x80
  105. #define SFR_BMTX_DMA_CONTROL 0x46
  106. #define SFR_PAUSE_WATERLVL_LOW 0x54
  107. #define SFR_PAUSE_WATERLVL_HIGH 0x55
  108. #define SFR_ARC_CTRL 0x9E
  109. #define SFR_SWP_CTRL 0xB1
  110. #define SFR_TX_PAUSE_RESEND_T 0xB2
  111. #define SFR_ETH_MAC_PATH 0xB7
  112. #define SFR_RX_PATH_READY 0x01
  113. #define SFR_BULK_OUT_CTRL 0xB9
  114. #define SFR_BULK_OUT_FLUSH_EN 0x01
  115. #define SFR_BULK_OUT_EFF_EN 0x02
  116. #define AQ_FW_VER_MAJOR 0xDA
  117. #define AQ_FW_VER_MINOR 0xDB
  118. #define AQ_FW_VER_REV 0xDC
  119. /*PHY_OPS**********************************************************************/
  120. #define AQ_ADV_100M BIT(0)
  121. #define AQ_ADV_1G BIT(1)
  122. #define AQ_ADV_2G5 BIT(2)
  123. #define AQ_ADV_5G BIT(3)
  124. #define AQ_ADV_MASK 0x0F
  125. #define AQ_PAUSE BIT(16)
  126. #define AQ_ASYM_PAUSE BIT(17)
  127. #define AQ_LOW_POWER BIT(18)
  128. #define AQ_PHY_POWER_EN BIT(19)
  129. #define AQ_WOL BIT(20)
  130. #define AQ_DOWNSHIFT BIT(21)
  131. #define AQ_DSH_RETRIES_SHIFT 0x18
  132. #define AQ_DSH_RETRIES_MASK 0xF000000
  133. #define AQ_WOL_FLAG_MP 0x2
  134. /******************************************************************************/
  135. struct aqc111_wol_cfg {
  136. u8 hw_addr[6];
  137. u8 flags;
  138. u8 rsvd[283];
  139. } __packed;
  140. #define WOL_CFG_SIZE sizeof(struct aqc111_wol_cfg)
  141. struct aqc111_data {
  142. u16 rxctl;
  143. u8 rx_checksum;
  144. u8 link_speed;
  145. u8 link;
  146. u8 autoneg;
  147. u32 advertised_speed;
  148. struct {
  149. u8 major;
  150. u8 minor;
  151. u8 rev;
  152. } fw_ver;
  153. u32 phy_cfg;
  154. u8 wol_flags;
  155. };
  156. #define AQ_LS_MASK 0x8000
  157. #define AQ_SPEED_MASK 0x7F00
  158. #define AQ_SPEED_SHIFT 0x0008
  159. #define AQ_INT_SPEED_5G 0x000F
  160. #define AQ_INT_SPEED_2_5G 0x0010
  161. #define AQ_INT_SPEED_1G 0x0011
  162. #define AQ_INT_SPEED_100M 0x0013
  163. /* TX Descriptor */
  164. #define AQ_TX_DESC_LEN_MASK 0x1FFFFF
  165. #define AQ_TX_DESC_DROP_PADD BIT(28)
  166. #define AQ_TX_DESC_VLAN BIT(29)
  167. #define AQ_TX_DESC_MSS_MASK 0x7FFF
  168. #define AQ_TX_DESC_MSS_SHIFT 0x20
  169. #define AQ_TX_DESC_VLAN_MASK 0xFFFF
  170. #define AQ_TX_DESC_VLAN_SHIFT 0x30
  171. #define AQ_RX_HW_PAD 0x02
  172. /* RX Packet Descriptor */
  173. #define AQ_RX_PD_L4_ERR BIT(0)
  174. #define AQ_RX_PD_L3_ERR BIT(1)
  175. #define AQ_RX_PD_L4_TYPE_MASK 0x1C
  176. #define AQ_RX_PD_L4_UDP 0x04
  177. #define AQ_RX_PD_L4_TCP 0x10
  178. #define AQ_RX_PD_L3_TYPE_MASK 0x60
  179. #define AQ_RX_PD_L3_IP 0x20
  180. #define AQ_RX_PD_L3_IP6 0x40
  181. #define AQ_RX_PD_VLAN BIT(10)
  182. #define AQ_RX_PD_RX_OK BIT(11)
  183. #define AQ_RX_PD_DROP BIT(31)
  184. #define AQ_RX_PD_LEN_MASK 0x7FFF0000
  185. #define AQ_RX_PD_LEN_SHIFT 0x10
  186. #define AQ_RX_PD_VLAN_SHIFT 0x20
  187. /* RX Descriptor header */
  188. #define AQ_RX_DH_PKT_CNT_MASK 0x1FFF
  189. #define AQ_RX_DH_DESC_OFFSET_MASK 0xFFFFE000
  190. #define AQ_RX_DH_DESC_OFFSET_SHIFT 0x0D
  191. static struct {
  192. unsigned char ctrl;
  193. unsigned char timer_l;
  194. unsigned char timer_h;
  195. unsigned char size;
  196. unsigned char ifg;
  197. } AQC111_BULKIN_SIZE[] = {
  198. /* xHCI & EHCI & OHCI */
  199. {7, 0x00, 0x01, 0x1E, 0xFF},/* 10G, 5G, 2.5G, 1G */
  200. {7, 0xA0, 0x00, 0x14, 0x00},/* 100M */
  201. /* Jumbo packet */
  202. {7, 0x00, 0x01, 0x18, 0xFF},
  203. };
  204. #endif /* __LINUX_USBNET_AQC111_H */