vitesse.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Driver for Vitesse PHYs
  4. *
  5. * Author: Kriston Carson
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/mii.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/phy.h>
  12. /* Vitesse Extended Page Magic Register(s) */
  13. #define MII_VSC82X4_EXT_PAGE_16E 0x10
  14. #define MII_VSC82X4_EXT_PAGE_17E 0x11
  15. #define MII_VSC82X4_EXT_PAGE_18E 0x12
  16. /* Vitesse Extended Control Register 1 */
  17. #define MII_VSC8244_EXT_CON1 0x17
  18. #define MII_VSC8244_EXTCON1_INIT 0x0000
  19. #define MII_VSC8244_EXTCON1_TX_SKEW_MASK 0x0c00
  20. #define MII_VSC8244_EXTCON1_RX_SKEW_MASK 0x0300
  21. #define MII_VSC8244_EXTCON1_TX_SKEW 0x0800
  22. #define MII_VSC8244_EXTCON1_RX_SKEW 0x0200
  23. /* Vitesse Interrupt Mask Register */
  24. #define MII_VSC8244_IMASK 0x19
  25. #define MII_VSC8244_IMASK_IEN 0x8000
  26. #define MII_VSC8244_IMASK_SPEED 0x4000
  27. #define MII_VSC8244_IMASK_LINK 0x2000
  28. #define MII_VSC8244_IMASK_DUPLEX 0x1000
  29. #define MII_VSC8244_IMASK_MASK 0xf000
  30. #define MII_VSC8221_IMASK_MASK 0xa000
  31. /* Vitesse Interrupt Status Register */
  32. #define MII_VSC8244_ISTAT 0x1a
  33. #define MII_VSC8244_ISTAT_STATUS 0x8000
  34. #define MII_VSC8244_ISTAT_SPEED 0x4000
  35. #define MII_VSC8244_ISTAT_LINK 0x2000
  36. #define MII_VSC8244_ISTAT_DUPLEX 0x1000
  37. #define MII_VSC8244_ISTAT_MASK (MII_VSC8244_ISTAT_SPEED | \
  38. MII_VSC8244_ISTAT_LINK | \
  39. MII_VSC8244_ISTAT_DUPLEX)
  40. #define MII_VSC8221_ISTAT_MASK MII_VSC8244_ISTAT_LINK
  41. /* Vitesse Auxiliary Control/Status Register */
  42. #define MII_VSC8244_AUX_CONSTAT 0x1c
  43. #define MII_VSC8244_AUXCONSTAT_INIT 0x0000
  44. #define MII_VSC8244_AUXCONSTAT_DUPLEX 0x0020
  45. #define MII_VSC8244_AUXCONSTAT_SPEED 0x0018
  46. #define MII_VSC8244_AUXCONSTAT_GBIT 0x0010
  47. #define MII_VSC8244_AUXCONSTAT_100 0x0008
  48. #define MII_VSC8221_AUXCONSTAT_INIT 0x0004 /* need to set this bit? */
  49. #define MII_VSC8221_AUXCONSTAT_RESERVED 0x0004
  50. /* Vitesse Extended Page Access Register */
  51. #define MII_VSC82X4_EXT_PAGE_ACCESS 0x1f
  52. /* Vitesse VSC8601 Extended PHY Control Register 1 */
  53. #define MII_VSC8601_EPHY_CTL 0x17
  54. #define MII_VSC8601_EPHY_CTL_RGMII_SKEW (1 << 8)
  55. #define PHY_ID_VSC8234 0x000fc620
  56. #define PHY_ID_VSC8244 0x000fc6c0
  57. #define PHY_ID_VSC8572 0x000704d0
  58. #define PHY_ID_VSC8601 0x00070420
  59. #define PHY_ID_VSC7385 0x00070450
  60. #define PHY_ID_VSC7388 0x00070480
  61. #define PHY_ID_VSC7395 0x00070550
  62. #define PHY_ID_VSC7398 0x00070580
  63. #define PHY_ID_VSC8662 0x00070660
  64. #define PHY_ID_VSC8221 0x000fc550
  65. #define PHY_ID_VSC8211 0x000fc4b0
  66. MODULE_DESCRIPTION("Vitesse PHY driver");
  67. MODULE_AUTHOR("Kriston Carson");
  68. MODULE_LICENSE("GPL");
  69. static int vsc824x_add_skew(struct phy_device *phydev)
  70. {
  71. int err;
  72. int extcon;
  73. extcon = phy_read(phydev, MII_VSC8244_EXT_CON1);
  74. if (extcon < 0)
  75. return extcon;
  76. extcon &= ~(MII_VSC8244_EXTCON1_TX_SKEW_MASK |
  77. MII_VSC8244_EXTCON1_RX_SKEW_MASK);
  78. extcon |= (MII_VSC8244_EXTCON1_TX_SKEW |
  79. MII_VSC8244_EXTCON1_RX_SKEW);
  80. err = phy_write(phydev, MII_VSC8244_EXT_CON1, extcon);
  81. return err;
  82. }
  83. static int vsc824x_config_init(struct phy_device *phydev)
  84. {
  85. int err;
  86. err = phy_write(phydev, MII_VSC8244_AUX_CONSTAT,
  87. MII_VSC8244_AUXCONSTAT_INIT);
  88. if (err < 0)
  89. return err;
  90. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  91. err = vsc824x_add_skew(phydev);
  92. return err;
  93. }
  94. #define VSC73XX_EXT_PAGE_ACCESS 0x1f
  95. static int vsc73xx_read_page(struct phy_device *phydev)
  96. {
  97. return __phy_read(phydev, VSC73XX_EXT_PAGE_ACCESS);
  98. }
  99. static int vsc73xx_write_page(struct phy_device *phydev, int page)
  100. {
  101. return __phy_write(phydev, VSC73XX_EXT_PAGE_ACCESS, page);
  102. }
  103. static void vsc73xx_config_init(struct phy_device *phydev)
  104. {
  105. /* Receiver init */
  106. phy_write(phydev, 0x1f, 0x2a30);
  107. phy_modify(phydev, 0x0c, 0x0300, 0x0200);
  108. phy_write(phydev, 0x1f, 0x0000);
  109. /* Config LEDs 0x61 */
  110. phy_modify(phydev, MII_TPISTATUS, 0xff00, 0x0061);
  111. }
  112. static int vsc738x_config_init(struct phy_device *phydev)
  113. {
  114. u16 rev;
  115. /* This magic sequence appear in the application note
  116. * "VSC7385/7388 PHY Configuration".
  117. *
  118. * Maybe one day we will get to know what it all means.
  119. */
  120. phy_write(phydev, 0x1f, 0x2a30);
  121. phy_modify(phydev, 0x08, 0x0200, 0x0200);
  122. phy_write(phydev, 0x1f, 0x52b5);
  123. phy_write(phydev, 0x10, 0xb68a);
  124. phy_modify(phydev, 0x12, 0xff07, 0x0003);
  125. phy_modify(phydev, 0x11, 0x00ff, 0x00a2);
  126. phy_write(phydev, 0x10, 0x968a);
  127. phy_write(phydev, 0x1f, 0x2a30);
  128. phy_modify(phydev, 0x08, 0x0200, 0x0000);
  129. phy_write(phydev, 0x1f, 0x0000);
  130. /* Read revision */
  131. rev = phy_read(phydev, MII_PHYSID2);
  132. rev &= 0x0f;
  133. /* Special quirk for revision 0 */
  134. if (rev == 0) {
  135. phy_write(phydev, 0x1f, 0x2a30);
  136. phy_modify(phydev, 0x08, 0x0200, 0x0200);
  137. phy_write(phydev, 0x1f, 0x52b5);
  138. phy_write(phydev, 0x12, 0x0000);
  139. phy_write(phydev, 0x11, 0x0689);
  140. phy_write(phydev, 0x10, 0x8f92);
  141. phy_write(phydev, 0x1f, 0x52b5);
  142. phy_write(phydev, 0x12, 0x0000);
  143. phy_write(phydev, 0x11, 0x0e35);
  144. phy_write(phydev, 0x10, 0x9786);
  145. phy_write(phydev, 0x1f, 0x2a30);
  146. phy_modify(phydev, 0x08, 0x0200, 0x0000);
  147. phy_write(phydev, 0x17, 0xff80);
  148. phy_write(phydev, 0x17, 0x0000);
  149. }
  150. phy_write(phydev, 0x1f, 0x0000);
  151. phy_write(phydev, 0x12, 0x0048);
  152. if (rev == 0) {
  153. phy_write(phydev, 0x1f, 0x2a30);
  154. phy_write(phydev, 0x14, 0x6600);
  155. phy_write(phydev, 0x1f, 0x0000);
  156. phy_write(phydev, 0x18, 0xa24e);
  157. } else {
  158. phy_write(phydev, 0x1f, 0x2a30);
  159. phy_modify(phydev, 0x16, 0x0fc0, 0x0240);
  160. phy_modify(phydev, 0x14, 0x6000, 0x4000);
  161. /* bits 14-15 in extended register 0x14 controls DACG amplitude
  162. * 6 = -8%, 2 is hardware default
  163. */
  164. phy_write(phydev, 0x1f, 0x0001);
  165. phy_modify(phydev, 0x14, 0xe000, 0x6000);
  166. phy_write(phydev, 0x1f, 0x0000);
  167. }
  168. vsc73xx_config_init(phydev);
  169. return 0;
  170. }
  171. static int vsc739x_config_init(struct phy_device *phydev)
  172. {
  173. /* This magic sequence appears in the VSC7395 SparX-G5e application
  174. * note "VSC7395/VSC7398 PHY Configuration"
  175. *
  176. * Maybe one day we will get to know what it all means.
  177. */
  178. phy_write(phydev, 0x1f, 0x2a30);
  179. phy_modify(phydev, 0x08, 0x0200, 0x0200);
  180. phy_write(phydev, 0x1f, 0x52b5);
  181. phy_write(phydev, 0x10, 0xb68a);
  182. phy_modify(phydev, 0x12, 0xff07, 0x0003);
  183. phy_modify(phydev, 0x11, 0x00ff, 0x00a2);
  184. phy_write(phydev, 0x10, 0x968a);
  185. phy_write(phydev, 0x1f, 0x2a30);
  186. phy_modify(phydev, 0x08, 0x0200, 0x0000);
  187. phy_write(phydev, 0x1f, 0x0000);
  188. phy_write(phydev, 0x1f, 0x0000);
  189. phy_write(phydev, 0x12, 0x0048);
  190. phy_write(phydev, 0x1f, 0x2a30);
  191. phy_modify(phydev, 0x16, 0x0fc0, 0x0240);
  192. phy_modify(phydev, 0x14, 0x6000, 0x4000);
  193. phy_write(phydev, 0x1f, 0x0001);
  194. phy_modify(phydev, 0x14, 0xe000, 0x6000);
  195. phy_write(phydev, 0x1f, 0x0000);
  196. vsc73xx_config_init(phydev);
  197. return 0;
  198. }
  199. static int vsc73xx_config_aneg(struct phy_device *phydev)
  200. {
  201. /* The VSC73xx switches does not like to be instructed to
  202. * do autonegotiation in any way, it prefers that you just go
  203. * with the power-on/reset defaults. Writing some registers will
  204. * just make autonegotiation permanently fail.
  205. */
  206. return 0;
  207. }
  208. /* This adds a skew for both TX and RX clocks, so the skew should only be
  209. * applied to "rgmii-id" interfaces. It may not work as expected
  210. * on "rgmii-txid", "rgmii-rxid" or "rgmii" interfaces.
  211. */
  212. static int vsc8601_add_skew(struct phy_device *phydev)
  213. {
  214. int ret;
  215. ret = phy_read(phydev, MII_VSC8601_EPHY_CTL);
  216. if (ret < 0)
  217. return ret;
  218. ret |= MII_VSC8601_EPHY_CTL_RGMII_SKEW;
  219. return phy_write(phydev, MII_VSC8601_EPHY_CTL, ret);
  220. }
  221. static int vsc8601_config_init(struct phy_device *phydev)
  222. {
  223. int ret = 0;
  224. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  225. ret = vsc8601_add_skew(phydev);
  226. if (ret < 0)
  227. return ret;
  228. return 0;
  229. }
  230. static int vsc82xx_config_intr(struct phy_device *phydev)
  231. {
  232. int err;
  233. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  234. /* Don't bother to ACK the interrupts since the 824x cannot
  235. * clear the interrupts if they are disabled.
  236. */
  237. err = phy_write(phydev, MII_VSC8244_IMASK,
  238. (phydev->drv->phy_id == PHY_ID_VSC8234 ||
  239. phydev->drv->phy_id == PHY_ID_VSC8244 ||
  240. phydev->drv->phy_id == PHY_ID_VSC8572 ||
  241. phydev->drv->phy_id == PHY_ID_VSC8601) ?
  242. MII_VSC8244_IMASK_MASK :
  243. MII_VSC8221_IMASK_MASK);
  244. else {
  245. /* The Vitesse PHY cannot clear the interrupt
  246. * once it has disabled them, so we clear them first
  247. */
  248. err = phy_read(phydev, MII_VSC8244_ISTAT);
  249. if (err < 0)
  250. return err;
  251. err = phy_write(phydev, MII_VSC8244_IMASK, 0);
  252. }
  253. return err;
  254. }
  255. static irqreturn_t vsc82xx_handle_interrupt(struct phy_device *phydev)
  256. {
  257. int irq_status, irq_mask;
  258. if (phydev->drv->phy_id == PHY_ID_VSC8244 ||
  259. phydev->drv->phy_id == PHY_ID_VSC8572 ||
  260. phydev->drv->phy_id == PHY_ID_VSC8601)
  261. irq_mask = MII_VSC8244_ISTAT_MASK;
  262. else
  263. irq_mask = MII_VSC8221_ISTAT_MASK;
  264. irq_status = phy_read(phydev, MII_VSC8244_ISTAT);
  265. if (irq_status < 0) {
  266. phy_error(phydev);
  267. return IRQ_NONE;
  268. }
  269. if (!(irq_status & irq_mask))
  270. return IRQ_NONE;
  271. phy_trigger_machine(phydev);
  272. return IRQ_HANDLED;
  273. }
  274. static int vsc8221_config_init(struct phy_device *phydev)
  275. {
  276. int err;
  277. err = phy_write(phydev, MII_VSC8244_AUX_CONSTAT,
  278. MII_VSC8221_AUXCONSTAT_INIT);
  279. return err;
  280. /* Perhaps we should set EXT_CON1 based on the interface?
  281. * Options are 802.3Z SerDes or SGMII
  282. */
  283. }
  284. /* vsc82x4_config_autocross_enable - Enable auto MDI/MDI-X for forced links
  285. * @phydev: target phy_device struct
  286. *
  287. * Enable auto MDI/MDI-X when in 10/100 forced link speeds by writing
  288. * special values in the VSC8234/VSC8244 extended reserved registers
  289. */
  290. static int vsc82x4_config_autocross_enable(struct phy_device *phydev)
  291. {
  292. int ret;
  293. if (phydev->autoneg == AUTONEG_ENABLE || phydev->speed > SPEED_100)
  294. return 0;
  295. /* map extended registers set 0x10 - 0x1e */
  296. ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x52b5);
  297. if (ret >= 0)
  298. ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_18E, 0x0012);
  299. if (ret >= 0)
  300. ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_17E, 0x2803);
  301. if (ret >= 0)
  302. ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_16E, 0x87fa);
  303. /* map standard registers set 0x10 - 0x1e */
  304. if (ret >= 0)
  305. ret = phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x0000);
  306. else
  307. phy_write(phydev, MII_VSC82X4_EXT_PAGE_ACCESS, 0x0000);
  308. return ret;
  309. }
  310. /* vsc82x4_config_aneg - restart auto-negotiation or write BMCR
  311. * @phydev: target phy_device struct
  312. *
  313. * Description: If auto-negotiation is enabled, we configure the
  314. * advertising, and then restart auto-negotiation. If it is not
  315. * enabled, then we write the BMCR and also start the auto
  316. * MDI/MDI-X feature
  317. */
  318. static int vsc82x4_config_aneg(struct phy_device *phydev)
  319. {
  320. int ret;
  321. /* Enable auto MDI/MDI-X when in 10/100 forced link speeds by
  322. * writing special values in the VSC8234 extended reserved registers
  323. */
  324. if (phydev->autoneg != AUTONEG_ENABLE && phydev->speed <= SPEED_100) {
  325. ret = genphy_setup_forced(phydev);
  326. if (ret < 0) /* error */
  327. return ret;
  328. return vsc82x4_config_autocross_enable(phydev);
  329. }
  330. return genphy_config_aneg(phydev);
  331. }
  332. /* Vitesse 82xx */
  333. static struct phy_driver vsc82xx_driver[] = {
  334. {
  335. .phy_id = PHY_ID_VSC8234,
  336. .name = "Vitesse VSC8234",
  337. .phy_id_mask = 0x000ffff0,
  338. /* PHY_GBIT_FEATURES */
  339. .config_init = &vsc824x_config_init,
  340. .config_aneg = &vsc82x4_config_aneg,
  341. .config_intr = &vsc82xx_config_intr,
  342. .handle_interrupt = &vsc82xx_handle_interrupt,
  343. }, {
  344. .phy_id = PHY_ID_VSC8244,
  345. .name = "Vitesse VSC8244",
  346. .phy_id_mask = 0x000fffc0,
  347. /* PHY_GBIT_FEATURES */
  348. .config_init = &vsc824x_config_init,
  349. .config_aneg = &vsc82x4_config_aneg,
  350. .config_intr = &vsc82xx_config_intr,
  351. .handle_interrupt = &vsc82xx_handle_interrupt,
  352. }, {
  353. .phy_id = PHY_ID_VSC8572,
  354. .name = "Vitesse VSC8572",
  355. .phy_id_mask = 0x000ffff0,
  356. /* PHY_GBIT_FEATURES */
  357. .config_init = &vsc824x_config_init,
  358. .config_aneg = &vsc82x4_config_aneg,
  359. .config_intr = &vsc82xx_config_intr,
  360. .handle_interrupt = &vsc82xx_handle_interrupt,
  361. }, {
  362. .phy_id = PHY_ID_VSC8601,
  363. .name = "Vitesse VSC8601",
  364. .phy_id_mask = 0x000ffff0,
  365. /* PHY_GBIT_FEATURES */
  366. .config_init = &vsc8601_config_init,
  367. .config_intr = &vsc82xx_config_intr,
  368. .handle_interrupt = &vsc82xx_handle_interrupt,
  369. }, {
  370. .phy_id = PHY_ID_VSC7385,
  371. .name = "Vitesse VSC7385",
  372. .phy_id_mask = 0x000ffff0,
  373. /* PHY_GBIT_FEATURES */
  374. .config_init = vsc738x_config_init,
  375. .config_aneg = vsc73xx_config_aneg,
  376. .read_page = vsc73xx_read_page,
  377. .write_page = vsc73xx_write_page,
  378. }, {
  379. .phy_id = PHY_ID_VSC7388,
  380. .name = "Vitesse VSC7388",
  381. .phy_id_mask = 0x000ffff0,
  382. /* PHY_GBIT_FEATURES */
  383. .config_init = vsc738x_config_init,
  384. .config_aneg = vsc73xx_config_aneg,
  385. .read_page = vsc73xx_read_page,
  386. .write_page = vsc73xx_write_page,
  387. }, {
  388. .phy_id = PHY_ID_VSC7395,
  389. .name = "Vitesse VSC7395",
  390. .phy_id_mask = 0x000ffff0,
  391. /* PHY_GBIT_FEATURES */
  392. .config_init = vsc739x_config_init,
  393. .config_aneg = vsc73xx_config_aneg,
  394. .read_page = vsc73xx_read_page,
  395. .write_page = vsc73xx_write_page,
  396. }, {
  397. .phy_id = PHY_ID_VSC7398,
  398. .name = "Vitesse VSC7398",
  399. .phy_id_mask = 0x000ffff0,
  400. /* PHY_GBIT_FEATURES */
  401. .config_init = vsc739x_config_init,
  402. .config_aneg = vsc73xx_config_aneg,
  403. .read_page = vsc73xx_read_page,
  404. .write_page = vsc73xx_write_page,
  405. }, {
  406. .phy_id = PHY_ID_VSC8662,
  407. .name = "Vitesse VSC8662",
  408. .phy_id_mask = 0x000ffff0,
  409. /* PHY_GBIT_FEATURES */
  410. .config_init = &vsc824x_config_init,
  411. .config_aneg = &vsc82x4_config_aneg,
  412. .config_intr = &vsc82xx_config_intr,
  413. .handle_interrupt = &vsc82xx_handle_interrupt,
  414. }, {
  415. /* Vitesse 8221 */
  416. .phy_id = PHY_ID_VSC8221,
  417. .phy_id_mask = 0x000ffff0,
  418. .name = "Vitesse VSC8221",
  419. /* PHY_GBIT_FEATURES */
  420. .config_init = &vsc8221_config_init,
  421. .config_intr = &vsc82xx_config_intr,
  422. .handle_interrupt = &vsc82xx_handle_interrupt,
  423. }, {
  424. /* Vitesse 8211 */
  425. .phy_id = PHY_ID_VSC8211,
  426. .phy_id_mask = 0x000ffff0,
  427. .name = "Vitesse VSC8211",
  428. /* PHY_GBIT_FEATURES */
  429. .config_init = &vsc8221_config_init,
  430. .config_intr = &vsc82xx_config_intr,
  431. .handle_interrupt = &vsc82xx_handle_interrupt,
  432. } };
  433. module_phy_driver(vsc82xx_driver);
  434. static struct mdio_device_id __maybe_unused vitesse_tbl[] = {
  435. { PHY_ID_VSC8234, 0x000ffff0 },
  436. { PHY_ID_VSC8244, 0x000fffc0 },
  437. { PHY_ID_VSC8572, 0x000ffff0 },
  438. { PHY_ID_VSC7385, 0x000ffff0 },
  439. { PHY_ID_VSC7388, 0x000ffff0 },
  440. { PHY_ID_VSC7395, 0x000ffff0 },
  441. { PHY_ID_VSC7398, 0x000ffff0 },
  442. { PHY_ID_VSC8662, 0x000ffff0 },
  443. { PHY_ID_VSC8221, 0x000ffff0 },
  444. { PHY_ID_VSC8211, 0x000ffff0 },
  445. { }
  446. };
  447. MODULE_DEVICE_TABLE(mdio, vitesse_tbl);