realtek.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /* drivers/net/phy/realtek.c
  3. *
  4. * Driver for Realtek PHYs
  5. *
  6. * Author: Johnson Leung <[email protected]>
  7. *
  8. * Copyright (c) 2004 Freescale Semiconductor, Inc.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/of.h>
  12. #include <linux/phy.h>
  13. #include <linux/module.h>
  14. #include <linux/delay.h>
  15. #define RTL821x_PHYSR 0x11
  16. #define RTL821x_PHYSR_DUPLEX BIT(13)
  17. #define RTL821x_PHYSR_SPEED GENMASK(15, 14)
  18. #define RTL821x_INER 0x12
  19. #define RTL8211B_INER_INIT 0x6400
  20. #define RTL8211E_INER_LINK_STATUS BIT(10)
  21. #define RTL8211F_INER_LINK_STATUS BIT(4)
  22. #define RTL821x_INSR 0x13
  23. #define RTL821x_EXT_PAGE_SELECT 0x1e
  24. #define RTL821x_PAGE_SELECT 0x1f
  25. #define RTL8211F_PHYCR1 0x18
  26. #define RTL8211F_PHYCR2 0x19
  27. #define RTL8211F_INSR 0x1d
  28. #define RTL8211F_TX_DELAY BIT(8)
  29. #define RTL8211F_RX_DELAY BIT(3)
  30. #define RTL8211F_ALDPS_PLL_OFF BIT(1)
  31. #define RTL8211F_ALDPS_ENABLE BIT(2)
  32. #define RTL8211F_ALDPS_XTAL_OFF BIT(12)
  33. #define RTL8211E_CTRL_DELAY BIT(13)
  34. #define RTL8211E_TX_DELAY BIT(12)
  35. #define RTL8211E_RX_DELAY BIT(11)
  36. #define RTL8211F_CLKOUT_EN BIT(0)
  37. #define RTL8201F_ISR 0x1e
  38. #define RTL8201F_ISR_ANERR BIT(15)
  39. #define RTL8201F_ISR_DUPLEX BIT(13)
  40. #define RTL8201F_ISR_LINK BIT(11)
  41. #define RTL8201F_ISR_MASK (RTL8201F_ISR_ANERR | \
  42. RTL8201F_ISR_DUPLEX | \
  43. RTL8201F_ISR_LINK)
  44. #define RTL8201F_IER 0x13
  45. #define RTL8366RB_POWER_SAVE 0x15
  46. #define RTL8366RB_POWER_SAVE_ON BIT(12)
  47. #define RTL_SUPPORTS_5000FULL BIT(14)
  48. #define RTL_SUPPORTS_2500FULL BIT(13)
  49. #define RTL_SUPPORTS_10000FULL BIT(0)
  50. #define RTL_ADV_2500FULL BIT(7)
  51. #define RTL_LPADV_10000FULL BIT(11)
  52. #define RTL_LPADV_5000FULL BIT(6)
  53. #define RTL_LPADV_2500FULL BIT(5)
  54. #define RTL9000A_GINMR 0x14
  55. #define RTL9000A_GINMR_LINK_STATUS BIT(4)
  56. #define RTLGEN_SPEED_MASK 0x0630
  57. #define RTL_GENERIC_PHYID 0x001cc800
  58. #define RTL_8211FVD_PHYID 0x001cc878
  59. MODULE_DESCRIPTION("Realtek PHY driver");
  60. MODULE_AUTHOR("Johnson Leung");
  61. MODULE_LICENSE("GPL");
  62. struct rtl821x_priv {
  63. u16 phycr1;
  64. u16 phycr2;
  65. bool has_phycr2;
  66. };
  67. static int rtl821x_read_page(struct phy_device *phydev)
  68. {
  69. return __phy_read(phydev, RTL821x_PAGE_SELECT);
  70. }
  71. static int rtl821x_write_page(struct phy_device *phydev, int page)
  72. {
  73. return __phy_write(phydev, RTL821x_PAGE_SELECT, page);
  74. }
  75. static int rtl821x_probe(struct phy_device *phydev)
  76. {
  77. struct device *dev = &phydev->mdio.dev;
  78. struct rtl821x_priv *priv;
  79. u32 phy_id = phydev->drv->phy_id;
  80. int ret;
  81. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  82. if (!priv)
  83. return -ENOMEM;
  84. ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR1);
  85. if (ret < 0)
  86. return ret;
  87. priv->phycr1 = ret & (RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF);
  88. if (of_property_read_bool(dev->of_node, "realtek,aldps-enable"))
  89. priv->phycr1 |= RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF;
  90. priv->has_phycr2 = !(phy_id == RTL_8211FVD_PHYID);
  91. if (priv->has_phycr2) {
  92. ret = phy_read_paged(phydev, 0xa43, RTL8211F_PHYCR2);
  93. if (ret < 0)
  94. return ret;
  95. priv->phycr2 = ret & RTL8211F_CLKOUT_EN;
  96. if (of_property_read_bool(dev->of_node, "realtek,clkout-disable"))
  97. priv->phycr2 &= ~RTL8211F_CLKOUT_EN;
  98. }
  99. phydev->priv = priv;
  100. return 0;
  101. }
  102. static int rtl8201_ack_interrupt(struct phy_device *phydev)
  103. {
  104. int err;
  105. err = phy_read(phydev, RTL8201F_ISR);
  106. return (err < 0) ? err : 0;
  107. }
  108. static int rtl821x_ack_interrupt(struct phy_device *phydev)
  109. {
  110. int err;
  111. err = phy_read(phydev, RTL821x_INSR);
  112. return (err < 0) ? err : 0;
  113. }
  114. static int rtl8211f_ack_interrupt(struct phy_device *phydev)
  115. {
  116. int err;
  117. err = phy_read_paged(phydev, 0xa43, RTL8211F_INSR);
  118. return (err < 0) ? err : 0;
  119. }
  120. static int rtl8201_config_intr(struct phy_device *phydev)
  121. {
  122. u16 val;
  123. int err;
  124. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  125. err = rtl8201_ack_interrupt(phydev);
  126. if (err)
  127. return err;
  128. val = BIT(13) | BIT(12) | BIT(11);
  129. err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val);
  130. } else {
  131. val = 0;
  132. err = phy_write_paged(phydev, 0x7, RTL8201F_IER, val);
  133. if (err)
  134. return err;
  135. err = rtl8201_ack_interrupt(phydev);
  136. }
  137. return err;
  138. }
  139. static int rtl8211b_config_intr(struct phy_device *phydev)
  140. {
  141. int err;
  142. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  143. err = rtl821x_ack_interrupt(phydev);
  144. if (err)
  145. return err;
  146. err = phy_write(phydev, RTL821x_INER,
  147. RTL8211B_INER_INIT);
  148. } else {
  149. err = phy_write(phydev, RTL821x_INER, 0);
  150. if (err)
  151. return err;
  152. err = rtl821x_ack_interrupt(phydev);
  153. }
  154. return err;
  155. }
  156. static int rtl8211e_config_intr(struct phy_device *phydev)
  157. {
  158. int err;
  159. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  160. err = rtl821x_ack_interrupt(phydev);
  161. if (err)
  162. return err;
  163. err = phy_write(phydev, RTL821x_INER,
  164. RTL8211E_INER_LINK_STATUS);
  165. } else {
  166. err = phy_write(phydev, RTL821x_INER, 0);
  167. if (err)
  168. return err;
  169. err = rtl821x_ack_interrupt(phydev);
  170. }
  171. return err;
  172. }
  173. static int rtl8211f_config_intr(struct phy_device *phydev)
  174. {
  175. u16 val;
  176. int err;
  177. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  178. err = rtl8211f_ack_interrupt(phydev);
  179. if (err)
  180. return err;
  181. val = RTL8211F_INER_LINK_STATUS;
  182. err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val);
  183. } else {
  184. val = 0;
  185. err = phy_write_paged(phydev, 0xa42, RTL821x_INER, val);
  186. if (err)
  187. return err;
  188. err = rtl8211f_ack_interrupt(phydev);
  189. }
  190. return err;
  191. }
  192. static irqreturn_t rtl8201_handle_interrupt(struct phy_device *phydev)
  193. {
  194. int irq_status;
  195. irq_status = phy_read(phydev, RTL8201F_ISR);
  196. if (irq_status < 0) {
  197. phy_error(phydev);
  198. return IRQ_NONE;
  199. }
  200. if (!(irq_status & RTL8201F_ISR_MASK))
  201. return IRQ_NONE;
  202. phy_trigger_machine(phydev);
  203. return IRQ_HANDLED;
  204. }
  205. static irqreturn_t rtl821x_handle_interrupt(struct phy_device *phydev)
  206. {
  207. int irq_status, irq_enabled;
  208. irq_status = phy_read(phydev, RTL821x_INSR);
  209. if (irq_status < 0) {
  210. phy_error(phydev);
  211. return IRQ_NONE;
  212. }
  213. irq_enabled = phy_read(phydev, RTL821x_INER);
  214. if (irq_enabled < 0) {
  215. phy_error(phydev);
  216. return IRQ_NONE;
  217. }
  218. if (!(irq_status & irq_enabled))
  219. return IRQ_NONE;
  220. phy_trigger_machine(phydev);
  221. return IRQ_HANDLED;
  222. }
  223. static irqreturn_t rtl8211f_handle_interrupt(struct phy_device *phydev)
  224. {
  225. int irq_status;
  226. irq_status = phy_read_paged(phydev, 0xa43, RTL8211F_INSR);
  227. if (irq_status < 0) {
  228. phy_error(phydev);
  229. return IRQ_NONE;
  230. }
  231. if (!(irq_status & RTL8211F_INER_LINK_STATUS))
  232. return IRQ_NONE;
  233. phy_trigger_machine(phydev);
  234. return IRQ_HANDLED;
  235. }
  236. static int rtl8211_config_aneg(struct phy_device *phydev)
  237. {
  238. int ret;
  239. ret = genphy_config_aneg(phydev);
  240. if (ret < 0)
  241. return ret;
  242. /* Quirk was copied from vendor driver. Unfortunately it includes no
  243. * description of the magic numbers.
  244. */
  245. if (phydev->speed == SPEED_100 && phydev->autoneg == AUTONEG_DISABLE) {
  246. phy_write(phydev, 0x17, 0x2138);
  247. phy_write(phydev, 0x0e, 0x0260);
  248. } else {
  249. phy_write(phydev, 0x17, 0x2108);
  250. phy_write(phydev, 0x0e, 0x0000);
  251. }
  252. return 0;
  253. }
  254. static int rtl8211c_config_init(struct phy_device *phydev)
  255. {
  256. /* RTL8211C has an issue when operating in Gigabit slave mode */
  257. return phy_set_bits(phydev, MII_CTRL1000,
  258. CTL1000_ENABLE_MASTER | CTL1000_AS_MASTER);
  259. }
  260. static int rtl8211f_config_init(struct phy_device *phydev)
  261. {
  262. struct rtl821x_priv *priv = phydev->priv;
  263. struct device *dev = &phydev->mdio.dev;
  264. u16 val_txdly, val_rxdly;
  265. int ret;
  266. ret = phy_modify_paged_changed(phydev, 0xa43, RTL8211F_PHYCR1,
  267. RTL8211F_ALDPS_PLL_OFF | RTL8211F_ALDPS_ENABLE | RTL8211F_ALDPS_XTAL_OFF,
  268. priv->phycr1);
  269. if (ret < 0) {
  270. dev_err(dev, "aldps mode configuration failed: %pe\n",
  271. ERR_PTR(ret));
  272. return ret;
  273. }
  274. switch (phydev->interface) {
  275. case PHY_INTERFACE_MODE_RGMII:
  276. val_txdly = 0;
  277. val_rxdly = 0;
  278. break;
  279. case PHY_INTERFACE_MODE_RGMII_RXID:
  280. val_txdly = 0;
  281. val_rxdly = RTL8211F_RX_DELAY;
  282. break;
  283. case PHY_INTERFACE_MODE_RGMII_TXID:
  284. val_txdly = RTL8211F_TX_DELAY;
  285. val_rxdly = 0;
  286. break;
  287. case PHY_INTERFACE_MODE_RGMII_ID:
  288. val_txdly = RTL8211F_TX_DELAY;
  289. val_rxdly = RTL8211F_RX_DELAY;
  290. break;
  291. default: /* the rest of the modes imply leaving delay as is. */
  292. return 0;
  293. }
  294. ret = phy_modify_paged_changed(phydev, 0xd08, 0x11, RTL8211F_TX_DELAY,
  295. val_txdly);
  296. if (ret < 0) {
  297. dev_err(dev, "Failed to update the TX delay register\n");
  298. return ret;
  299. } else if (ret) {
  300. dev_dbg(dev,
  301. "%s 2ns TX delay (and changing the value from pin-strapping RXD1 or the bootloader)\n",
  302. val_txdly ? "Enabling" : "Disabling");
  303. } else {
  304. dev_dbg(dev,
  305. "2ns TX delay was already %s (by pin-strapping RXD1 or bootloader configuration)\n",
  306. val_txdly ? "enabled" : "disabled");
  307. }
  308. ret = phy_modify_paged_changed(phydev, 0xd08, 0x15, RTL8211F_RX_DELAY,
  309. val_rxdly);
  310. if (ret < 0) {
  311. dev_err(dev, "Failed to update the RX delay register\n");
  312. return ret;
  313. } else if (ret) {
  314. dev_dbg(dev,
  315. "%s 2ns RX delay (and changing the value from pin-strapping RXD0 or the bootloader)\n",
  316. val_rxdly ? "Enabling" : "Disabling");
  317. } else {
  318. dev_dbg(dev,
  319. "2ns RX delay was already %s (by pin-strapping RXD0 or bootloader configuration)\n",
  320. val_rxdly ? "enabled" : "disabled");
  321. }
  322. if (priv->has_phycr2) {
  323. ret = phy_modify_paged(phydev, 0xa43, RTL8211F_PHYCR2,
  324. RTL8211F_CLKOUT_EN, priv->phycr2);
  325. if (ret < 0) {
  326. dev_err(dev, "clkout configuration failed: %pe\n",
  327. ERR_PTR(ret));
  328. return ret;
  329. }
  330. }
  331. return genphy_soft_reset(phydev);
  332. }
  333. static int rtl821x_resume(struct phy_device *phydev)
  334. {
  335. int ret;
  336. ret = genphy_resume(phydev);
  337. if (ret < 0)
  338. return ret;
  339. msleep(20);
  340. return 0;
  341. }
  342. static int rtl8211e_config_init(struct phy_device *phydev)
  343. {
  344. int ret = 0, oldpage;
  345. u16 val;
  346. /* enable TX/RX delay for rgmii-* modes, and disable them for rgmii. */
  347. switch (phydev->interface) {
  348. case PHY_INTERFACE_MODE_RGMII:
  349. val = RTL8211E_CTRL_DELAY | 0;
  350. break;
  351. case PHY_INTERFACE_MODE_RGMII_ID:
  352. val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY;
  353. break;
  354. case PHY_INTERFACE_MODE_RGMII_RXID:
  355. val = RTL8211E_CTRL_DELAY | RTL8211E_RX_DELAY;
  356. break;
  357. case PHY_INTERFACE_MODE_RGMII_TXID:
  358. val = RTL8211E_CTRL_DELAY | RTL8211E_TX_DELAY;
  359. break;
  360. default: /* the rest of the modes imply leaving delays as is. */
  361. return 0;
  362. }
  363. /* According to a sample driver there is a 0x1c config register on the
  364. * 0xa4 extension page (0x7) layout. It can be used to disable/enable
  365. * the RX/TX delays otherwise controlled by RXDLY/TXDLY pins.
  366. * The configuration register definition:
  367. * 14 = reserved
  368. * 13 = Force Tx RX Delay controlled by bit12 bit11,
  369. * 12 = RX Delay, 11 = TX Delay
  370. * 10:0 = Test && debug settings reserved by realtek
  371. */
  372. oldpage = phy_select_page(phydev, 0x7);
  373. if (oldpage < 0)
  374. goto err_restore_page;
  375. ret = __phy_write(phydev, RTL821x_EXT_PAGE_SELECT, 0xa4);
  376. if (ret)
  377. goto err_restore_page;
  378. ret = __phy_modify(phydev, 0x1c, RTL8211E_CTRL_DELAY
  379. | RTL8211E_TX_DELAY | RTL8211E_RX_DELAY,
  380. val);
  381. err_restore_page:
  382. return phy_restore_page(phydev, oldpage, ret);
  383. }
  384. static int rtl8211b_suspend(struct phy_device *phydev)
  385. {
  386. phy_write(phydev, MII_MMD_DATA, BIT(9));
  387. return genphy_suspend(phydev);
  388. }
  389. static int rtl8211b_resume(struct phy_device *phydev)
  390. {
  391. phy_write(phydev, MII_MMD_DATA, 0);
  392. return genphy_resume(phydev);
  393. }
  394. static int rtl8366rb_config_init(struct phy_device *phydev)
  395. {
  396. int ret;
  397. ret = phy_set_bits(phydev, RTL8366RB_POWER_SAVE,
  398. RTL8366RB_POWER_SAVE_ON);
  399. if (ret) {
  400. dev_err(&phydev->mdio.dev,
  401. "error enabling power management\n");
  402. }
  403. return ret;
  404. }
  405. /* get actual speed to cover the downshift case */
  406. static int rtlgen_get_speed(struct phy_device *phydev)
  407. {
  408. int val;
  409. if (!phydev->link)
  410. return 0;
  411. val = phy_read_paged(phydev, 0xa43, 0x12);
  412. if (val < 0)
  413. return val;
  414. switch (val & RTLGEN_SPEED_MASK) {
  415. case 0x0000:
  416. phydev->speed = SPEED_10;
  417. break;
  418. case 0x0010:
  419. phydev->speed = SPEED_100;
  420. break;
  421. case 0x0020:
  422. phydev->speed = SPEED_1000;
  423. break;
  424. case 0x0200:
  425. phydev->speed = SPEED_10000;
  426. break;
  427. case 0x0210:
  428. phydev->speed = SPEED_2500;
  429. break;
  430. case 0x0220:
  431. phydev->speed = SPEED_5000;
  432. break;
  433. default:
  434. break;
  435. }
  436. return 0;
  437. }
  438. static int rtlgen_read_status(struct phy_device *phydev)
  439. {
  440. int ret;
  441. ret = genphy_read_status(phydev);
  442. if (ret < 0)
  443. return ret;
  444. return rtlgen_get_speed(phydev);
  445. }
  446. static int rtlgen_read_mmd(struct phy_device *phydev, int devnum, u16 regnum)
  447. {
  448. int ret;
  449. if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE) {
  450. rtl821x_write_page(phydev, 0xa5c);
  451. ret = __phy_read(phydev, 0x12);
  452. rtl821x_write_page(phydev, 0);
  453. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) {
  454. rtl821x_write_page(phydev, 0xa5d);
  455. ret = __phy_read(phydev, 0x10);
  456. rtl821x_write_page(phydev, 0);
  457. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE) {
  458. rtl821x_write_page(phydev, 0xa5d);
  459. ret = __phy_read(phydev, 0x11);
  460. rtl821x_write_page(phydev, 0);
  461. } else {
  462. ret = -EOPNOTSUPP;
  463. }
  464. return ret;
  465. }
  466. static int rtlgen_write_mmd(struct phy_device *phydev, int devnum, u16 regnum,
  467. u16 val)
  468. {
  469. int ret;
  470. if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV) {
  471. rtl821x_write_page(phydev, 0xa5d);
  472. ret = __phy_write(phydev, 0x10, val);
  473. rtl821x_write_page(phydev, 0);
  474. } else {
  475. ret = -EOPNOTSUPP;
  476. }
  477. return ret;
  478. }
  479. static int rtl822x_read_mmd(struct phy_device *phydev, int devnum, u16 regnum)
  480. {
  481. int ret = rtlgen_read_mmd(phydev, devnum, regnum);
  482. if (ret != -EOPNOTSUPP)
  483. return ret;
  484. if (devnum == MDIO_MMD_PCS && regnum == MDIO_PCS_EEE_ABLE2) {
  485. rtl821x_write_page(phydev, 0xa6e);
  486. ret = __phy_read(phydev, 0x16);
  487. rtl821x_write_page(phydev, 0);
  488. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) {
  489. rtl821x_write_page(phydev, 0xa6d);
  490. ret = __phy_read(phydev, 0x12);
  491. rtl821x_write_page(phydev, 0);
  492. } else if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_LPABLE2) {
  493. rtl821x_write_page(phydev, 0xa6d);
  494. ret = __phy_read(phydev, 0x10);
  495. rtl821x_write_page(phydev, 0);
  496. }
  497. return ret;
  498. }
  499. static int rtl822x_write_mmd(struct phy_device *phydev, int devnum, u16 regnum,
  500. u16 val)
  501. {
  502. int ret = rtlgen_write_mmd(phydev, devnum, regnum, val);
  503. if (ret != -EOPNOTSUPP)
  504. return ret;
  505. if (devnum == MDIO_MMD_AN && regnum == MDIO_AN_EEE_ADV2) {
  506. rtl821x_write_page(phydev, 0xa6d);
  507. ret = __phy_write(phydev, 0x12, val);
  508. rtl821x_write_page(phydev, 0);
  509. }
  510. return ret;
  511. }
  512. static int rtl822x_get_features(struct phy_device *phydev)
  513. {
  514. int val;
  515. val = phy_read_paged(phydev, 0xa61, 0x13);
  516. if (val < 0)
  517. return val;
  518. linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  519. phydev->supported, val & RTL_SUPPORTS_2500FULL);
  520. linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  521. phydev->supported, val & RTL_SUPPORTS_5000FULL);
  522. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
  523. phydev->supported, val & RTL_SUPPORTS_10000FULL);
  524. return genphy_read_abilities(phydev);
  525. }
  526. static int rtl822x_config_aneg(struct phy_device *phydev)
  527. {
  528. int ret = 0;
  529. if (phydev->autoneg == AUTONEG_ENABLE) {
  530. u16 adv2500 = 0;
  531. if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  532. phydev->advertising))
  533. adv2500 = RTL_ADV_2500FULL;
  534. ret = phy_modify_paged_changed(phydev, 0xa5d, 0x12,
  535. RTL_ADV_2500FULL, adv2500);
  536. if (ret < 0)
  537. return ret;
  538. }
  539. return __genphy_config_aneg(phydev, ret);
  540. }
  541. static int rtl822x_read_status(struct phy_device *phydev)
  542. {
  543. int ret;
  544. if (phydev->autoneg == AUTONEG_ENABLE) {
  545. int lpadv = phy_read_paged(phydev, 0xa5d, 0x13);
  546. if (lpadv < 0)
  547. return lpadv;
  548. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
  549. phydev->lp_advertising, lpadv & RTL_LPADV_10000FULL);
  550. linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  551. phydev->lp_advertising, lpadv & RTL_LPADV_5000FULL);
  552. linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  553. phydev->lp_advertising, lpadv & RTL_LPADV_2500FULL);
  554. }
  555. ret = genphy_read_status(phydev);
  556. if (ret < 0)
  557. return ret;
  558. return rtlgen_get_speed(phydev);
  559. }
  560. static bool rtlgen_supports_2_5gbps(struct phy_device *phydev)
  561. {
  562. int val;
  563. phy_write(phydev, RTL821x_PAGE_SELECT, 0xa61);
  564. val = phy_read(phydev, 0x13);
  565. phy_write(phydev, RTL821x_PAGE_SELECT, 0);
  566. return val >= 0 && val & RTL_SUPPORTS_2500FULL;
  567. }
  568. static int rtlgen_match_phy_device(struct phy_device *phydev)
  569. {
  570. return phydev->phy_id == RTL_GENERIC_PHYID &&
  571. !rtlgen_supports_2_5gbps(phydev);
  572. }
  573. static int rtl8226_match_phy_device(struct phy_device *phydev)
  574. {
  575. return phydev->phy_id == RTL_GENERIC_PHYID &&
  576. rtlgen_supports_2_5gbps(phydev);
  577. }
  578. static int rtlgen_resume(struct phy_device *phydev)
  579. {
  580. int ret = genphy_resume(phydev);
  581. /* Internal PHY's from RTL8168h up may not be instantly ready */
  582. msleep(20);
  583. return ret;
  584. }
  585. static int rtl9000a_config_init(struct phy_device *phydev)
  586. {
  587. phydev->autoneg = AUTONEG_DISABLE;
  588. phydev->speed = SPEED_100;
  589. phydev->duplex = DUPLEX_FULL;
  590. return 0;
  591. }
  592. static int rtl9000a_config_aneg(struct phy_device *phydev)
  593. {
  594. int ret;
  595. u16 ctl = 0;
  596. switch (phydev->master_slave_set) {
  597. case MASTER_SLAVE_CFG_MASTER_FORCE:
  598. ctl |= CTL1000_AS_MASTER;
  599. break;
  600. case MASTER_SLAVE_CFG_SLAVE_FORCE:
  601. break;
  602. case MASTER_SLAVE_CFG_UNKNOWN:
  603. case MASTER_SLAVE_CFG_UNSUPPORTED:
  604. return 0;
  605. default:
  606. phydev_warn(phydev, "Unsupported Master/Slave mode\n");
  607. return -EOPNOTSUPP;
  608. }
  609. ret = phy_modify_changed(phydev, MII_CTRL1000, CTL1000_AS_MASTER, ctl);
  610. if (ret == 1)
  611. ret = genphy_soft_reset(phydev);
  612. return ret;
  613. }
  614. static int rtl9000a_read_status(struct phy_device *phydev)
  615. {
  616. int ret;
  617. phydev->master_slave_get = MASTER_SLAVE_CFG_UNKNOWN;
  618. phydev->master_slave_state = MASTER_SLAVE_STATE_UNKNOWN;
  619. ret = genphy_update_link(phydev);
  620. if (ret)
  621. return ret;
  622. ret = phy_read(phydev, MII_CTRL1000);
  623. if (ret < 0)
  624. return ret;
  625. if (ret & CTL1000_AS_MASTER)
  626. phydev->master_slave_get = MASTER_SLAVE_CFG_MASTER_FORCE;
  627. else
  628. phydev->master_slave_get = MASTER_SLAVE_CFG_SLAVE_FORCE;
  629. ret = phy_read(phydev, MII_STAT1000);
  630. if (ret < 0)
  631. return ret;
  632. if (ret & LPA_1000MSRES)
  633. phydev->master_slave_state = MASTER_SLAVE_STATE_MASTER;
  634. else
  635. phydev->master_slave_state = MASTER_SLAVE_STATE_SLAVE;
  636. return 0;
  637. }
  638. static int rtl9000a_ack_interrupt(struct phy_device *phydev)
  639. {
  640. int err;
  641. err = phy_read(phydev, RTL8211F_INSR);
  642. return (err < 0) ? err : 0;
  643. }
  644. static int rtl9000a_config_intr(struct phy_device *phydev)
  645. {
  646. u16 val;
  647. int err;
  648. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  649. err = rtl9000a_ack_interrupt(phydev);
  650. if (err)
  651. return err;
  652. val = (u16)~RTL9000A_GINMR_LINK_STATUS;
  653. err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
  654. } else {
  655. val = ~0;
  656. err = phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
  657. if (err)
  658. return err;
  659. err = rtl9000a_ack_interrupt(phydev);
  660. }
  661. return phy_write_paged(phydev, 0xa42, RTL9000A_GINMR, val);
  662. }
  663. static irqreturn_t rtl9000a_handle_interrupt(struct phy_device *phydev)
  664. {
  665. int irq_status;
  666. irq_status = phy_read(phydev, RTL8211F_INSR);
  667. if (irq_status < 0) {
  668. phy_error(phydev);
  669. return IRQ_NONE;
  670. }
  671. if (!(irq_status & RTL8211F_INER_LINK_STATUS))
  672. return IRQ_NONE;
  673. phy_trigger_machine(phydev);
  674. return IRQ_HANDLED;
  675. }
  676. static struct phy_driver realtek_drvs[] = {
  677. {
  678. PHY_ID_MATCH_EXACT(0x00008201),
  679. .name = "RTL8201CP Ethernet",
  680. .read_page = rtl821x_read_page,
  681. .write_page = rtl821x_write_page,
  682. }, {
  683. PHY_ID_MATCH_EXACT(0x001cc816),
  684. .name = "RTL8201F Fast Ethernet",
  685. .config_intr = &rtl8201_config_intr,
  686. .handle_interrupt = rtl8201_handle_interrupt,
  687. .suspend = genphy_suspend,
  688. .resume = genphy_resume,
  689. .read_page = rtl821x_read_page,
  690. .write_page = rtl821x_write_page,
  691. }, {
  692. PHY_ID_MATCH_MODEL(0x001cc880),
  693. .name = "RTL8208 Fast Ethernet",
  694. .read_mmd = genphy_read_mmd_unsupported,
  695. .write_mmd = genphy_write_mmd_unsupported,
  696. .suspend = genphy_suspend,
  697. .resume = genphy_resume,
  698. .read_page = rtl821x_read_page,
  699. .write_page = rtl821x_write_page,
  700. }, {
  701. PHY_ID_MATCH_EXACT(0x001cc910),
  702. .name = "RTL8211 Gigabit Ethernet",
  703. .config_aneg = rtl8211_config_aneg,
  704. .read_mmd = &genphy_read_mmd_unsupported,
  705. .write_mmd = &genphy_write_mmd_unsupported,
  706. .read_page = rtl821x_read_page,
  707. .write_page = rtl821x_write_page,
  708. }, {
  709. PHY_ID_MATCH_EXACT(0x001cc912),
  710. .name = "RTL8211B Gigabit Ethernet",
  711. .config_intr = &rtl8211b_config_intr,
  712. .handle_interrupt = rtl821x_handle_interrupt,
  713. .read_mmd = &genphy_read_mmd_unsupported,
  714. .write_mmd = &genphy_write_mmd_unsupported,
  715. .suspend = rtl8211b_suspend,
  716. .resume = rtl8211b_resume,
  717. .read_page = rtl821x_read_page,
  718. .write_page = rtl821x_write_page,
  719. }, {
  720. PHY_ID_MATCH_EXACT(0x001cc913),
  721. .name = "RTL8211C Gigabit Ethernet",
  722. .config_init = rtl8211c_config_init,
  723. .read_mmd = &genphy_read_mmd_unsupported,
  724. .write_mmd = &genphy_write_mmd_unsupported,
  725. .read_page = rtl821x_read_page,
  726. .write_page = rtl821x_write_page,
  727. }, {
  728. PHY_ID_MATCH_EXACT(0x001cc914),
  729. .name = "RTL8211DN Gigabit Ethernet",
  730. .config_intr = rtl8211e_config_intr,
  731. .handle_interrupt = rtl821x_handle_interrupt,
  732. .suspend = genphy_suspend,
  733. .resume = genphy_resume,
  734. .read_page = rtl821x_read_page,
  735. .write_page = rtl821x_write_page,
  736. }, {
  737. PHY_ID_MATCH_EXACT(0x001cc915),
  738. .name = "RTL8211E Gigabit Ethernet",
  739. .config_init = &rtl8211e_config_init,
  740. .config_intr = &rtl8211e_config_intr,
  741. .handle_interrupt = rtl821x_handle_interrupt,
  742. .suspend = genphy_suspend,
  743. .resume = genphy_resume,
  744. .read_page = rtl821x_read_page,
  745. .write_page = rtl821x_write_page,
  746. }, {
  747. PHY_ID_MATCH_EXACT(0x001cc916),
  748. .name = "RTL8211F Gigabit Ethernet",
  749. .probe = rtl821x_probe,
  750. .config_init = &rtl8211f_config_init,
  751. .read_status = rtlgen_read_status,
  752. .config_intr = &rtl8211f_config_intr,
  753. .handle_interrupt = rtl8211f_handle_interrupt,
  754. .suspend = genphy_suspend,
  755. .resume = rtl821x_resume,
  756. .read_page = rtl821x_read_page,
  757. .write_page = rtl821x_write_page,
  758. }, {
  759. PHY_ID_MATCH_EXACT(RTL_8211FVD_PHYID),
  760. .name = "RTL8211F-VD Gigabit Ethernet",
  761. .probe = rtl821x_probe,
  762. .config_init = &rtl8211f_config_init,
  763. .read_status = rtlgen_read_status,
  764. .config_intr = &rtl8211f_config_intr,
  765. .handle_interrupt = rtl8211f_handle_interrupt,
  766. .suspend = genphy_suspend,
  767. .resume = rtl821x_resume,
  768. .read_page = rtl821x_read_page,
  769. .write_page = rtl821x_write_page,
  770. }, {
  771. .name = "Generic FE-GE Realtek PHY",
  772. .match_phy_device = rtlgen_match_phy_device,
  773. .read_status = rtlgen_read_status,
  774. .suspend = genphy_suspend,
  775. .resume = rtlgen_resume,
  776. .read_page = rtl821x_read_page,
  777. .write_page = rtl821x_write_page,
  778. .read_mmd = rtlgen_read_mmd,
  779. .write_mmd = rtlgen_write_mmd,
  780. }, {
  781. .name = "RTL8226 2.5Gbps PHY",
  782. .match_phy_device = rtl8226_match_phy_device,
  783. .get_features = rtl822x_get_features,
  784. .config_aneg = rtl822x_config_aneg,
  785. .read_status = rtl822x_read_status,
  786. .suspend = genphy_suspend,
  787. .resume = rtlgen_resume,
  788. .read_page = rtl821x_read_page,
  789. .write_page = rtl821x_write_page,
  790. .read_mmd = rtl822x_read_mmd,
  791. .write_mmd = rtl822x_write_mmd,
  792. }, {
  793. PHY_ID_MATCH_EXACT(0x001cc840),
  794. .name = "RTL8226B_RTL8221B 2.5Gbps PHY",
  795. .get_features = rtl822x_get_features,
  796. .config_aneg = rtl822x_config_aneg,
  797. .read_status = rtl822x_read_status,
  798. .suspend = genphy_suspend,
  799. .resume = rtlgen_resume,
  800. .read_page = rtl821x_read_page,
  801. .write_page = rtl821x_write_page,
  802. .read_mmd = rtl822x_read_mmd,
  803. .write_mmd = rtl822x_write_mmd,
  804. }, {
  805. PHY_ID_MATCH_EXACT(0x001cc838),
  806. .name = "RTL8226-CG 2.5Gbps PHY",
  807. .get_features = rtl822x_get_features,
  808. .config_aneg = rtl822x_config_aneg,
  809. .read_status = rtl822x_read_status,
  810. .suspend = genphy_suspend,
  811. .resume = rtlgen_resume,
  812. .read_page = rtl821x_read_page,
  813. .write_page = rtl821x_write_page,
  814. }, {
  815. PHY_ID_MATCH_EXACT(0x001cc848),
  816. .name = "RTL8226B-CG_RTL8221B-CG 2.5Gbps PHY",
  817. .get_features = rtl822x_get_features,
  818. .config_aneg = rtl822x_config_aneg,
  819. .read_status = rtl822x_read_status,
  820. .suspend = genphy_suspend,
  821. .resume = rtlgen_resume,
  822. .read_page = rtl821x_read_page,
  823. .write_page = rtl821x_write_page,
  824. }, {
  825. PHY_ID_MATCH_EXACT(0x001cc849),
  826. .name = "RTL8221B-VB-CG 2.5Gbps PHY",
  827. .get_features = rtl822x_get_features,
  828. .config_aneg = rtl822x_config_aneg,
  829. .read_status = rtl822x_read_status,
  830. .suspend = genphy_suspend,
  831. .resume = rtlgen_resume,
  832. .read_page = rtl821x_read_page,
  833. .write_page = rtl821x_write_page,
  834. }, {
  835. PHY_ID_MATCH_EXACT(0x001cc84a),
  836. .name = "RTL8221B-VM-CG 2.5Gbps PHY",
  837. .get_features = rtl822x_get_features,
  838. .config_aneg = rtl822x_config_aneg,
  839. .read_status = rtl822x_read_status,
  840. .suspend = genphy_suspend,
  841. .resume = rtlgen_resume,
  842. .read_page = rtl821x_read_page,
  843. .write_page = rtl821x_write_page,
  844. }, {
  845. PHY_ID_MATCH_EXACT(0x001cc961),
  846. .name = "RTL8366RB Gigabit Ethernet",
  847. .config_init = &rtl8366rb_config_init,
  848. /* These interrupts are handled by the irq controller
  849. * embedded inside the RTL8366RB, they get unmasked when the
  850. * irq is requested and ACKed by reading the status register,
  851. * which is done by the irqchip code.
  852. */
  853. .config_intr = genphy_no_config_intr,
  854. .handle_interrupt = genphy_handle_interrupt_no_ack,
  855. .suspend = genphy_suspend,
  856. .resume = genphy_resume,
  857. }, {
  858. PHY_ID_MATCH_EXACT(0x001ccb00),
  859. .name = "RTL9000AA_RTL9000AN Ethernet",
  860. .features = PHY_BASIC_T1_FEATURES,
  861. .config_init = rtl9000a_config_init,
  862. .config_aneg = rtl9000a_config_aneg,
  863. .read_status = rtl9000a_read_status,
  864. .config_intr = rtl9000a_config_intr,
  865. .handle_interrupt = rtl9000a_handle_interrupt,
  866. .suspend = genphy_suspend,
  867. .resume = genphy_resume,
  868. .read_page = rtl821x_read_page,
  869. .write_page = rtl821x_write_page,
  870. }, {
  871. PHY_ID_MATCH_EXACT(0x001cc942),
  872. .name = "RTL8365MB-VC Gigabit Ethernet",
  873. /* Interrupt handling analogous to RTL8366RB */
  874. .config_intr = genphy_no_config_intr,
  875. .handle_interrupt = genphy_handle_interrupt_no_ack,
  876. .suspend = genphy_suspend,
  877. .resume = genphy_resume,
  878. },
  879. };
  880. module_phy_driver(realtek_drvs);
  881. static const struct mdio_device_id __maybe_unused realtek_tbl[] = {
  882. { PHY_ID_MATCH_VENDOR(0x001cc800) },
  883. { }
  884. };
  885. MODULE_DEVICE_TABLE(mdio, realtek_tbl);