mscc_macsec.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325
  1. /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
  2. /*
  3. * Driver for Microsemi VSC85xx PHYs
  4. *
  5. * Copyright (c) 2020 Microsemi Corporation
  6. */
  7. #ifndef _MSCC_PHY_MACSEC_H_
  8. #define _MSCC_PHY_MACSEC_H_
  9. #include <net/macsec.h>
  10. #define MSCC_MS_MAX_FLOWS 16
  11. #define CONTROL_TYPE_EGRESS 0x6
  12. #define CONTROL_TYPE_INGRESS 0xf
  13. #define CONTROL_IV0 BIT(5)
  14. #define CONTROL_IV1 BIT(6)
  15. #define CONTROL_IV2 BIT(7)
  16. #define CONTROL_UPDATE_SEQ BIT(13)
  17. #define CONTROL_IV_IN_SEQ BIT(14)
  18. #define CONTROL_ENCRYPT_AUTH BIT(15)
  19. #define CONTROL_KEY_IN_CTX BIT(16)
  20. #define CONTROL_CRYPTO_ALG(x) ((x) << 17)
  21. #define CTRYPTO_ALG_AES_CTR_128 0x5
  22. #define CTRYPTO_ALG_AES_CTR_192 0x6
  23. #define CTRYPTO_ALG_AES_CTR_256 0x7
  24. #define CONTROL_DIGEST_TYPE(x) ((x) << 21)
  25. #define CONTROL_AUTH_ALG(x) ((x) << 23)
  26. #define AUTH_ALG_AES_GHAS 0x4
  27. #define CONTROL_AN(x) ((x) << 26)
  28. #define CONTROL_SEQ_TYPE(x) ((x) << 28)
  29. #define CONTROL_SEQ_MASK BIT(30)
  30. #define CONTROL_CONTEXT_ID BIT(31)
  31. enum mscc_macsec_destination_ports {
  32. MSCC_MS_PORT_COMMON = 0,
  33. MSCC_MS_PORT_RSVD = 1,
  34. MSCC_MS_PORT_CONTROLLED = 2,
  35. MSCC_MS_PORT_UNCONTROLLED = 3,
  36. };
  37. enum mscc_macsec_drop_actions {
  38. MSCC_MS_ACTION_BYPASS_CRC = 0,
  39. MSCC_MS_ACTION_BYPASS_BAD = 1,
  40. MSCC_MS_ACTION_DROP = 2,
  41. MSCC_MS_ACTION_BYPASS = 3,
  42. };
  43. enum mscc_macsec_flow_types {
  44. MSCC_MS_FLOW_BYPASS = 0,
  45. MSCC_MS_FLOW_DROP = 1,
  46. MSCC_MS_FLOW_INGRESS = 2,
  47. MSCC_MS_FLOW_EGRESS = 3,
  48. };
  49. enum mscc_macsec_validate_levels {
  50. MSCC_MS_VALIDATE_DISABLED = 0,
  51. MSCC_MS_VALIDATE_CHECK = 1,
  52. MSCC_MS_VALIDATE_STRICT = 2,
  53. };
  54. enum macsec_bank {
  55. FC_BUFFER = 0x04,
  56. HOST_MAC = 0x05,
  57. LINE_MAC = 0x06,
  58. PROC_0 = 0x0e,
  59. PROC_2 = 0x0f,
  60. MACSEC_INGR = 0x38,
  61. MACSEC_EGR = 0x3c,
  62. };
  63. struct macsec_flow {
  64. struct list_head list;
  65. enum mscc_macsec_destination_ports port;
  66. enum macsec_bank bank;
  67. u32 index;
  68. int assoc_num;
  69. bool has_transformation;
  70. /* Highest takes precedence [0..15] */
  71. u8 priority;
  72. u8 key[MACSEC_MAX_KEY_LEN];
  73. union {
  74. struct macsec_rx_sa *rx_sa;
  75. struct macsec_tx_sa *tx_sa;
  76. };
  77. /* Matching */
  78. struct {
  79. u8 sci:1;
  80. u8 tagged:1;
  81. u8 untagged:1;
  82. u8 etype:1;
  83. } match;
  84. u16 etype;
  85. /* Action */
  86. struct {
  87. u8 bypass:1;
  88. u8 drop:1;
  89. } action;
  90. };
  91. #define MSCC_EXT_PAGE_MACSEC_17 17
  92. #define MSCC_EXT_PAGE_MACSEC_18 18
  93. #define MSCC_EXT_PAGE_MACSEC_19 19
  94. #define MSCC_PHY_MACSEC_19_REG_ADDR(x) (x)
  95. #define MSCC_PHY_MACSEC_19_TARGET(x) ((x) << 12)
  96. #define MSCC_PHY_MACSEC_19_READ BIT(14)
  97. #define MSCC_PHY_MACSEC_19_CMD BIT(15)
  98. #define MSCC_EXT_PAGE_MACSEC_20 20
  99. #define MSCC_PHY_MACSEC_20_TARGET(x) (x)
  100. #define MSCC_MS_XFORM_REC(x, y) (((x) << 5) + (y))
  101. #define MSCC_MS_ENA_CFG 0x800
  102. #define MSCC_MS_FC_CFG 0x804
  103. #define MSCC_MS_SAM_MAC_SA_MATCH_LO(x) (0x1000 + ((x) << 4))
  104. #define MSCC_MS_SAM_MAC_SA_MATCH_HI(x) (0x1001 + ((x) << 4))
  105. #define MSCC_MS_SAM_MISC_MATCH(x) (0x1004 + ((x) << 4))
  106. #define MSCC_MS_SAM_MATCH_SCI_LO(x) (0x1005 + ((x) << 4))
  107. #define MSCC_MS_SAM_MATCH_SCI_HI(x) (0x1006 + ((x) << 4))
  108. #define MSCC_MS_SAM_MASK(x) (0x1007 + ((x) << 4))
  109. #define MSCC_MS_SAM_ENTRY_SET1 0x1808
  110. #define MSCC_MS_SAM_ENTRY_CLEAR1 0x180c
  111. #define MSCC_MS_SAM_FLOW_CTRL(x) (0x1c00 + (x))
  112. #define MSCC_MS_SAM_CP_TAG 0x1e40
  113. #define MSCC_MS_SAM_NM_FLOW_NCP 0x1e51
  114. #define MSCC_MS_SAM_NM_FLOW_CP 0x1e52
  115. #define MSCC_MS_MISC_CONTROL 0x1e5f
  116. #define MSCC_MS_COUNT_CONTROL 0x3204
  117. #define MSCC_MS_PARAMS2_IG_CC_CONTROL 0x3a10
  118. #define MSCC_MS_PARAMS2_IG_CP_TAG 0x3a14
  119. #define MSCC_MS_VLAN_MTU_CHECK(x) (0x3c40 + (x))
  120. #define MSCC_MS_NON_VLAN_MTU_CHECK 0x3c48
  121. #define MSCC_MS_PP_CTRL 0x3c4b
  122. #define MSCC_MS_STATUS_CONTEXT_CTRL 0x3d02
  123. #define MSCC_MS_INTR_CTRL_STATUS 0x3d04
  124. #define MSCC_MS_BLOCK_CTX_UPDATE 0x3d0c
  125. #define MSCC_MS_AIC_CTRL 0x3e02
  126. /* MACSEC_ENA_CFG */
  127. #define MSCC_MS_ENA_CFG_CLK_ENA BIT(0)
  128. #define MSCC_MS_ENA_CFG_SW_RST BIT(1)
  129. #define MSCC_MS_ENA_CFG_MACSEC_BYPASS_ENA BIT(8)
  130. #define MSCC_MS_ENA_CFG_MACSEC_ENA BIT(9)
  131. #define MSCC_MS_ENA_CFG_MACSEC_SPEED_MODE(x) ((x) << 10)
  132. #define MSCC_MS_ENA_CFG_MACSEC_SPEED_MODE_M GENMASK(12, 10)
  133. /* MACSEC_FC_CFG */
  134. #define MSCC_MS_FC_CFG_FCBUF_ENA BIT(0)
  135. #define MSCC_MS_FC_CFG_USE_PKT_EXPANSION_INDICATION BIT(1)
  136. #define MSCC_MS_FC_CFG_LOW_THRESH(x) ((x) << 4)
  137. #define MSCC_MS_FC_CFG_LOW_THRESH_M GENMASK(7, 4)
  138. #define MSCC_MS_FC_CFG_HIGH_THRESH(x) ((x) << 8)
  139. #define MSCC_MS_FC_CFG_HIGH_THRESH_M GENMASK(11, 8)
  140. #define MSCC_MS_FC_CFG_LOW_BYTES_VAL(x) ((x) << 12)
  141. #define MSCC_MS_FC_CFG_LOW_BYTES_VAL_M GENMASK(14, 12)
  142. #define MSCC_MS_FC_CFG_HIGH_BYTES_VAL(x) ((x) << 16)
  143. #define MSCC_MS_FC_CFG_HIGH_BYTES_VAL_M GENMASK(18, 16)
  144. /* MSCC_MS_SAM_MAC_SA_MATCH_HI */
  145. #define MSCC_MS_SAM_MAC_SA_MATCH_HI_ETYPE(x) ((x) << 16)
  146. #define MSCC_MS_SAM_MAC_SA_MATCH_HI_ETYPE_M GENMASK(31, 16)
  147. /* MACSEC_SAM_MISC_MATCH */
  148. #define MSCC_MS_SAM_MISC_MATCH_VLAN_VALID BIT(0)
  149. #define MSCC_MS_SAM_MISC_MATCH_QINQ_FOUND BIT(1)
  150. #define MSCC_MS_SAM_MISC_MATCH_STAG_VALID BIT(2)
  151. #define MSCC_MS_SAM_MISC_MATCH_QTAG_VALID BIT(3)
  152. #define MSCC_MS_SAM_MISC_MATCH_VLAN_UP(x) ((x) << 4)
  153. #define MSCC_MS_SAM_MISC_MATCH_VLAN_UP_M GENMASK(6, 4)
  154. #define MSCC_MS_SAM_MISC_MATCH_CONTROL_PACKET BIT(7)
  155. #define MSCC_MS_SAM_MISC_MATCH_UNTAGGED BIT(8)
  156. #define MSCC_MS_SAM_MISC_MATCH_TAGGED BIT(9)
  157. #define MSCC_MS_SAM_MISC_MATCH_BAD_TAG BIT(10)
  158. #define MSCC_MS_SAM_MISC_MATCH_KAY_TAG BIT(11)
  159. #define MSCC_MS_SAM_MISC_MATCH_SOURCE_PORT(x) ((x) << 12)
  160. #define MSCC_MS_SAM_MISC_MATCH_SOURCE_PORT_M GENMASK(13, 12)
  161. #define MSCC_MS_SAM_MISC_MATCH_PRIORITY(x) ((x) << 16)
  162. #define MSCC_MS_SAM_MISC_MATCH_PRIORITY_M GENMASK(19, 16)
  163. #define MSCC_MS_SAM_MISC_MATCH_AN(x) ((x) << 24)
  164. #define MSCC_MS_SAM_MISC_MATCH_TCI(x) ((x) << 26)
  165. /* MACSEC_SAM_MASK */
  166. #define MSCC_MS_SAM_MASK_MAC_SA_MASK(x) (x)
  167. #define MSCC_MS_SAM_MASK_MAC_SA_MASK_M GENMASK(5, 0)
  168. #define MSCC_MS_SAM_MASK_MAC_DA_MASK(x) ((x) << 6)
  169. #define MSCC_MS_SAM_MASK_MAC_DA_MASK_M GENMASK(11, 6)
  170. #define MSCC_MS_SAM_MASK_MAC_ETYPE_MASK BIT(12)
  171. #define MSCC_MS_SAM_MASK_VLAN_VLD_MASK BIT(13)
  172. #define MSCC_MS_SAM_MASK_QINQ_FOUND_MASK BIT(14)
  173. #define MSCC_MS_SAM_MASK_STAG_VLD_MASK BIT(15)
  174. #define MSCC_MS_SAM_MASK_QTAG_VLD_MASK BIT(16)
  175. #define MSCC_MS_SAM_MASK_VLAN_UP_MASK BIT(17)
  176. #define MSCC_MS_SAM_MASK_VLAN_ID_MASK BIT(18)
  177. #define MSCC_MS_SAM_MASK_SOURCE_PORT_MASK BIT(19)
  178. #define MSCC_MS_SAM_MASK_CTL_PACKET_MASK BIT(20)
  179. #define MSCC_MS_SAM_MASK_VLAN_UP_INNER_MASK BIT(21)
  180. #define MSCC_MS_SAM_MASK_VLAN_ID_INNER_MASK BIT(22)
  181. #define MSCC_MS_SAM_MASK_SCI_MASK BIT(23)
  182. #define MSCC_MS_SAM_MASK_AN_MASK(x) ((x) << 24)
  183. #define MSCC_MS_SAM_MASK_TCI_MASK(x) ((x) << 26)
  184. /* MACSEC_SAM_FLOW_CTRL_EGR */
  185. #define MSCC_MS_SAM_FLOW_CTRL_FLOW_TYPE(x) (x)
  186. #define MSCC_MS_SAM_FLOW_CTRL_FLOW_TYPE_M GENMASK(1, 0)
  187. #define MSCC_MS_SAM_FLOW_CTRL_DEST_PORT(x) ((x) << 2)
  188. #define MSCC_MS_SAM_FLOW_CTRL_DEST_PORT_M GENMASK(3, 2)
  189. #define MSCC_MS_SAM_FLOW_CTRL_RESV_4 BIT(4)
  190. #define MSCC_MS_SAM_FLOW_CTRL_FLOW_CRYPT_AUTH BIT(5)
  191. #define MSCC_MS_SAM_FLOW_CTRL_DROP_ACTION(x) ((x) << 6)
  192. #define MSCC_MS_SAM_FLOW_CTRL_DROP_ACTION_M GENMASK(7, 6)
  193. #define MSCC_MS_SAM_FLOW_CTRL_RESV_15_TO_8(x) ((x) << 8)
  194. #define MSCC_MS_SAM_FLOW_CTRL_RESV_15_TO_8_M GENMASK(15, 8)
  195. #define MSCC_MS_SAM_FLOW_CTRL_PROTECT_FRAME BIT(16)
  196. #define MSCC_MS_SAM_FLOW_CTRL_REPLAY_PROTECT BIT(16)
  197. #define MSCC_MS_SAM_FLOW_CTRL_SA_IN_USE BIT(17)
  198. #define MSCC_MS_SAM_FLOW_CTRL_INCLUDE_SCI BIT(18)
  199. #define MSCC_MS_SAM_FLOW_CTRL_USE_ES BIT(19)
  200. #define MSCC_MS_SAM_FLOW_CTRL_USE_SCB BIT(20)
  201. #define MSCC_MS_SAM_FLOW_CTRL_VALIDATE_FRAMES(x) ((x) << 19)
  202. #define MSCC_MS_SAM_FLOW_CTRL_TAG_BYPASS_SIZE(x) ((x) << 21)
  203. #define MSCC_MS_SAM_FLOW_CTRL_TAG_BYPASS_SIZE_M GENMASK(22, 21)
  204. #define MSCC_MS_SAM_FLOW_CTRL_RESV_23 BIT(23)
  205. #define MSCC_MS_SAM_FLOW_CTRL_CONFIDENTIALITY_OFFSET(x) ((x) << 24)
  206. #define MSCC_MS_SAM_FLOW_CTRL_CONFIDENTIALITY_OFFSET_M GENMASK(30, 24)
  207. #define MSCC_MS_SAM_FLOW_CTRL_CONF_PROTECT BIT(31)
  208. /* MACSEC_SAM_CP_TAG */
  209. #define MSCC_MS_SAM_CP_TAG_MAP_TBL(x) (x)
  210. #define MSCC_MS_SAM_CP_TAG_MAP_TBL_M GENMASK(23, 0)
  211. #define MSCC_MS_SAM_CP_TAG_DEF_UP(x) ((x) << 24)
  212. #define MSCC_MS_SAM_CP_TAG_DEF_UP_M GENMASK(26, 24)
  213. #define MSCC_MS_SAM_CP_TAG_STAG_UP_EN BIT(27)
  214. #define MSCC_MS_SAM_CP_TAG_QTAG_UP_EN BIT(28)
  215. #define MSCC_MS_SAM_CP_TAG_PARSE_QINQ BIT(29)
  216. #define MSCC_MS_SAM_CP_TAG_PARSE_STAG BIT(30)
  217. #define MSCC_MS_SAM_CP_TAG_PARSE_QTAG BIT(31)
  218. /* MACSEC_SAM_NM_FLOW_NCP */
  219. #define MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_FLOW_TYPE(x) (x)
  220. #define MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_DEST_PORT(x) ((x) << 2)
  221. #define MSCC_MS_SAM_NM_FLOW_NCP_UNTAGGED_DROP_ACTION(x) ((x) << 6)
  222. #define MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_FLOW_TYPE(x) ((x) << 8)
  223. #define MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_DEST_PORT(x) ((x) << 10)
  224. #define MSCC_MS_SAM_NM_FLOW_NCP_TAGGED_DROP_ACTION(x) ((x) << 14)
  225. #define MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_FLOW_TYPE(x) ((x) << 16)
  226. #define MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_DEST_PORT(x) ((x) << 18)
  227. #define MSCC_MS_SAM_NM_FLOW_NCP_BADTAG_DROP_ACTION(x) ((x) << 22)
  228. #define MSCC_MS_SAM_NM_FLOW_NCP_KAY_FLOW_TYPE(x) ((x) << 24)
  229. #define MSCC_MS_SAM_NM_FLOW_NCP_KAY_DEST_PORT(x) ((x) << 26)
  230. #define MSCC_MS_SAM_NM_FLOW_NCP_KAY_DROP_ACTION(x) ((x) << 30)
  231. /* MACSEC_SAM_NM_FLOW_CP */
  232. #define MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_FLOW_TYPE(x) (x)
  233. #define MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_DEST_PORT(x) ((x) << 2)
  234. #define MSCC_MS_SAM_NM_FLOW_CP_UNTAGGED_DROP_ACTION(x) ((x) << 6)
  235. #define MSCC_MS_SAM_NM_FLOW_CP_TAGGED_FLOW_TYPE(x) ((x) << 8)
  236. #define MSCC_MS_SAM_NM_FLOW_CP_TAGGED_DEST_PORT(x) ((x) << 10)
  237. #define MSCC_MS_SAM_NM_FLOW_CP_TAGGED_DROP_ACTION(x) ((x) << 14)
  238. #define MSCC_MS_SAM_NM_FLOW_CP_BADTAG_FLOW_TYPE(x) ((x) << 16)
  239. #define MSCC_MS_SAM_NM_FLOW_CP_BADTAG_DEST_PORT(x) ((x) << 18)
  240. #define MSCC_MS_SAM_NM_FLOW_CP_BADTAG_DROP_ACTION(x) ((x) << 22)
  241. #define MSCC_MS_SAM_NM_FLOW_CP_KAY_FLOW_TYPE(x) ((x) << 24)
  242. #define MSCC_MS_SAM_NM_FLOW_CP_KAY_DEST_PORT(x) ((x) << 26)
  243. #define MSCC_MS_SAM_NM_FLOW_CP_KAY_DROP_ACTION(x) ((x) << 30)
  244. /* MACSEC_MISC_CONTROL */
  245. #define MSCC_MS_MISC_CONTROL_MC_LATENCY_FIX(x) (x)
  246. #define MSCC_MS_MISC_CONTROL_MC_LATENCY_FIX_M GENMASK(5, 0)
  247. #define MSCC_MS_MISC_CONTROL_STATIC_BYPASS BIT(8)
  248. #define MSCC_MS_MISC_CONTROL_NM_MACSEC_EN BIT(9)
  249. #define MSCC_MS_MISC_CONTROL_VALIDATE_FRAMES(x) ((x) << 10)
  250. #define MSCC_MS_MISC_CONTROL_VALIDATE_FRAMES_M GENMASK(11, 10)
  251. #define MSCC_MS_MISC_CONTROL_XFORM_REC_SIZE(x) ((x) << 24)
  252. #define MSCC_MS_MISC_CONTROL_XFORM_REC_SIZE_M GENMASK(25, 24)
  253. /* MACSEC_COUNT_CONTROL */
  254. #define MSCC_MS_COUNT_CONTROL_RESET_ALL BIT(0)
  255. #define MSCC_MS_COUNT_CONTROL_DEBUG_ACCESS BIT(1)
  256. #define MSCC_MS_COUNT_CONTROL_SATURATE_CNTRS BIT(2)
  257. #define MSCC_MS_COUNT_CONTROL_AUTO_CNTR_RESET BIT(3)
  258. /* MACSEC_PARAMS2_IG_CC_CONTROL */
  259. #define MSCC_MS_PARAMS2_IG_CC_CONTROL_NON_MATCH_CTRL_ACT BIT(14)
  260. #define MSCC_MS_PARAMS2_IG_CC_CONTROL_NON_MATCH_ACT BIT(15)
  261. /* MACSEC_PARAMS2_IG_CP_TAG */
  262. #define MSCC_MS_PARAMS2_IG_CP_TAG_MAP_TBL(x) (x)
  263. #define MSCC_MS_PARAMS2_IG_CP_TAG_MAP_TBL_M GENMASK(23, 0)
  264. #define MSCC_MS_PARAMS2_IG_CP_TAG_DEF_UP(x) ((x) << 24)
  265. #define MSCC_MS_PARAMS2_IG_CP_TAG_DEF_UP_M GENMASK(26, 24)
  266. #define MSCC_MS_PARAMS2_IG_CP_TAG_STAG_UP_EN BIT(27)
  267. #define MSCC_MS_PARAMS2_IG_CP_TAG_QTAG_UP_EN BIT(28)
  268. #define MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_QINQ BIT(29)
  269. #define MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_STAG BIT(30)
  270. #define MSCC_MS_PARAMS2_IG_CP_TAG_PARSE_QTAG BIT(31)
  271. /* MACSEC_VLAN_MTU_CHECK */
  272. #define MSCC_MS_VLAN_MTU_CHECK_MTU_COMPARE(x) (x)
  273. #define MSCC_MS_VLAN_MTU_CHECK_MTU_COMPARE_M GENMASK(14, 0)
  274. #define MSCC_MS_VLAN_MTU_CHECK_MTU_COMP_DROP BIT(15)
  275. /* MACSEC_NON_VLAN_MTU_CHECK */
  276. #define MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMPARE(x) (x)
  277. #define MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMPARE_M GENMASK(14, 0)
  278. #define MSCC_MS_NON_VLAN_MTU_CHECK_NV_MTU_COMP_DROP BIT(15)
  279. /* MACSEC_PP_CTRL */
  280. #define MSCC_MS_PP_CTRL_MACSEC_OCTET_INCR_MODE BIT(0)
  281. /* MACSEC_INTR_CTRL_STATUS */
  282. #define MSCC_MS_INTR_CTRL_STATUS_INTR_CLR_STATUS(x) (x)
  283. #define MSCC_MS_INTR_CTRL_STATUS_INTR_CLR_STATUS_M GENMASK(15, 0)
  284. #define MSCC_MS_INTR_CTRL_STATUS_INTR_ENABLE(x) ((x) << 16)
  285. #define MSCC_MS_INTR_CTRL_STATUS_INTR_ENABLE_M GENMASK(31, 16)
  286. #define MACSEC_INTR_CTRL_STATUS_ROLLOVER BIT(5)
  287. #endif /* _MSCC_PHY_MACSEC_H_ */