marvell10g.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Marvell 10G 88x3310 PHY driver
  4. *
  5. * Based upon the ID registers, this PHY appears to be a mixture of IPs
  6. * from two different companies.
  7. *
  8. * There appears to be several different data paths through the PHY which
  9. * are automatically managed by the PHY. The following has been determined
  10. * via observation and experimentation for a setup using single-lane Serdes:
  11. *
  12. * SGMII PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for <= 1G)
  13. * 10GBASE-KR PHYXS -- BASE-T PCS -- 10G PMA -- AN -- Copper (for 10G)
  14. * 10GBASE-KR PHYXS -- BASE-R PCS -- Fiber
  15. *
  16. * With XAUI, observation shows:
  17. *
  18. * XAUI PHYXS -- <appropriate PCS as above>
  19. *
  20. * and no switching of the host interface mode occurs.
  21. *
  22. * If both the fiber and copper ports are connected, the first to gain
  23. * link takes priority and the other port is completely locked out.
  24. */
  25. #include <linux/bitfield.h>
  26. #include <linux/ctype.h>
  27. #include <linux/delay.h>
  28. #include <linux/hwmon.h>
  29. #include <linux/marvell_phy.h>
  30. #include <linux/phy.h>
  31. #include <linux/sfp.h>
  32. #include <linux/netdevice.h>
  33. #define MV_PHY_ALASKA_NBT_QUIRK_MASK 0xfffffffe
  34. #define MV_PHY_ALASKA_NBT_QUIRK_REV (MARVELL_PHY_ID_88X3310 | 0xa)
  35. #define MV_VERSION(a,b,c,d) ((a) << 24 | (b) << 16 | (c) << 8 | (d))
  36. enum {
  37. MV_PMA_FW_VER0 = 0xc011,
  38. MV_PMA_FW_VER1 = 0xc012,
  39. MV_PMA_21X0_PORT_CTRL = 0xc04a,
  40. MV_PMA_21X0_PORT_CTRL_SWRST = BIT(15),
  41. MV_PMA_21X0_PORT_CTRL_MACTYPE_MASK = 0x7,
  42. MV_PMA_21X0_PORT_CTRL_MACTYPE_USXGMII = 0x0,
  43. MV_PMA_2180_PORT_CTRL_MACTYPE_DXGMII = 0x1,
  44. MV_PMA_2180_PORT_CTRL_MACTYPE_QXGMII = 0x2,
  45. MV_PMA_21X0_PORT_CTRL_MACTYPE_5GBASER = 0x4,
  46. MV_PMA_21X0_PORT_CTRL_MACTYPE_5GBASER_NO_SGMII_AN = 0x5,
  47. MV_PMA_21X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH = 0x6,
  48. MV_PMA_BOOT = 0xc050,
  49. MV_PMA_BOOT_FATAL = BIT(0),
  50. MV_PCS_BASE_T = 0x0000,
  51. MV_PCS_BASE_R = 0x1000,
  52. MV_PCS_1000BASEX = 0x2000,
  53. MV_PCS_CSCR1 = 0x8000,
  54. MV_PCS_CSCR1_ED_MASK = 0x0300,
  55. MV_PCS_CSCR1_ED_OFF = 0x0000,
  56. MV_PCS_CSCR1_ED_RX = 0x0200,
  57. MV_PCS_CSCR1_ED_NLP = 0x0300,
  58. MV_PCS_CSCR1_MDIX_MASK = 0x0060,
  59. MV_PCS_CSCR1_MDIX_MDI = 0x0000,
  60. MV_PCS_CSCR1_MDIX_MDIX = 0x0020,
  61. MV_PCS_CSCR1_MDIX_AUTO = 0x0060,
  62. MV_PCS_DSC1 = 0x8003,
  63. MV_PCS_DSC1_ENABLE = BIT(9),
  64. MV_PCS_DSC1_10GBT = 0x01c0,
  65. MV_PCS_DSC1_1GBR = 0x0038,
  66. MV_PCS_DSC1_100BTX = 0x0007,
  67. MV_PCS_DSC2 = 0x8004,
  68. MV_PCS_DSC2_2P5G = 0xf000,
  69. MV_PCS_DSC2_5G = 0x0f00,
  70. MV_PCS_CSSR1 = 0x8008,
  71. MV_PCS_CSSR1_SPD1_MASK = 0xc000,
  72. MV_PCS_CSSR1_SPD1_SPD2 = 0xc000,
  73. MV_PCS_CSSR1_SPD1_1000 = 0x8000,
  74. MV_PCS_CSSR1_SPD1_100 = 0x4000,
  75. MV_PCS_CSSR1_SPD1_10 = 0x0000,
  76. MV_PCS_CSSR1_DUPLEX_FULL= BIT(13),
  77. MV_PCS_CSSR1_RESOLVED = BIT(11),
  78. MV_PCS_CSSR1_MDIX = BIT(6),
  79. MV_PCS_CSSR1_SPD2_MASK = 0x000c,
  80. MV_PCS_CSSR1_SPD2_5000 = 0x0008,
  81. MV_PCS_CSSR1_SPD2_2500 = 0x0004,
  82. MV_PCS_CSSR1_SPD2_10000 = 0x0000,
  83. /* Temperature read register (88E2110 only) */
  84. MV_PCS_TEMP = 0x8042,
  85. /* Number of ports on the device */
  86. MV_PCS_PORT_INFO = 0xd00d,
  87. MV_PCS_PORT_INFO_NPORTS_MASK = 0x0380,
  88. MV_PCS_PORT_INFO_NPORTS_SHIFT = 7,
  89. /* SerDes reinitialization 88E21X0 */
  90. MV_AN_21X0_SERDES_CTRL2 = 0x800f,
  91. MV_AN_21X0_SERDES_CTRL2_AUTO_INIT_DIS = BIT(13),
  92. MV_AN_21X0_SERDES_CTRL2_RUN_INIT = BIT(15),
  93. /* These registers appear at 0x800X and 0xa00X - the 0xa00X control
  94. * registers appear to set themselves to the 0x800X when AN is
  95. * restarted, but status registers appear readable from either.
  96. */
  97. MV_AN_CTRL1000 = 0x8000, /* 1000base-T control register */
  98. MV_AN_STAT1000 = 0x8001, /* 1000base-T status register */
  99. /* Vendor2 MMD registers */
  100. MV_V2_PORT_CTRL = 0xf001,
  101. MV_V2_PORT_CTRL_PWRDOWN = BIT(11),
  102. MV_V2_33X0_PORT_CTRL_SWRST = BIT(15),
  103. MV_V2_33X0_PORT_CTRL_MACTYPE_MASK = 0x7,
  104. MV_V2_33X0_PORT_CTRL_MACTYPE_RXAUI = 0x0,
  105. MV_V2_3310_PORT_CTRL_MACTYPE_XAUI_RATE_MATCH = 0x1,
  106. MV_V2_3340_PORT_CTRL_MACTYPE_RXAUI_NO_SGMII_AN = 0x1,
  107. MV_V2_33X0_PORT_CTRL_MACTYPE_RXAUI_RATE_MATCH = 0x2,
  108. MV_V2_3310_PORT_CTRL_MACTYPE_XAUI = 0x3,
  109. MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER = 0x4,
  110. MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER_NO_SGMII_AN = 0x5,
  111. MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH = 0x6,
  112. MV_V2_33X0_PORT_CTRL_MACTYPE_USXGMII = 0x7,
  113. MV_V2_PORT_INTR_STS = 0xf040,
  114. MV_V2_PORT_INTR_MASK = 0xf043,
  115. MV_V2_PORT_INTR_STS_WOL_EN = BIT(8),
  116. MV_V2_MAGIC_PKT_WORD0 = 0xf06b,
  117. MV_V2_MAGIC_PKT_WORD1 = 0xf06c,
  118. MV_V2_MAGIC_PKT_WORD2 = 0xf06d,
  119. /* Wake on LAN registers */
  120. MV_V2_WOL_CTRL = 0xf06e,
  121. MV_V2_WOL_CTRL_CLEAR_STS = BIT(15),
  122. MV_V2_WOL_CTRL_MAGIC_PKT_EN = BIT(0),
  123. /* Temperature control/read registers (88X3310 only) */
  124. MV_V2_TEMP_CTRL = 0xf08a,
  125. MV_V2_TEMP_CTRL_MASK = 0xc000,
  126. MV_V2_TEMP_CTRL_SAMPLE = 0x0000,
  127. MV_V2_TEMP_CTRL_DISABLE = 0xc000,
  128. MV_V2_TEMP = 0xf08c,
  129. MV_V2_TEMP_UNKNOWN = 0x9600, /* unknown function */
  130. };
  131. struct mv3310_chip {
  132. bool (*has_downshift)(struct phy_device *phydev);
  133. void (*init_supported_interfaces)(unsigned long *mask);
  134. int (*get_mactype)(struct phy_device *phydev);
  135. int (*set_mactype)(struct phy_device *phydev, int mactype);
  136. int (*select_mactype)(unsigned long *interfaces);
  137. int (*init_interface)(struct phy_device *phydev, int mactype);
  138. #ifdef CONFIG_HWMON
  139. int (*hwmon_read_temp_reg)(struct phy_device *phydev);
  140. #endif
  141. };
  142. struct mv3310_priv {
  143. DECLARE_BITMAP(supported_interfaces, PHY_INTERFACE_MODE_MAX);
  144. u32 firmware_ver;
  145. bool has_downshift;
  146. bool rate_match;
  147. phy_interface_t const_interface;
  148. struct device *hwmon_dev;
  149. char *hwmon_name;
  150. };
  151. static const struct mv3310_chip *to_mv3310_chip(struct phy_device *phydev)
  152. {
  153. return phydev->drv->driver_data;
  154. }
  155. #ifdef CONFIG_HWMON
  156. static umode_t mv3310_hwmon_is_visible(const void *data,
  157. enum hwmon_sensor_types type,
  158. u32 attr, int channel)
  159. {
  160. if (type == hwmon_chip && attr == hwmon_chip_update_interval)
  161. return 0444;
  162. if (type == hwmon_temp && attr == hwmon_temp_input)
  163. return 0444;
  164. return 0;
  165. }
  166. static int mv3310_hwmon_read_temp_reg(struct phy_device *phydev)
  167. {
  168. return phy_read_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP);
  169. }
  170. static int mv2110_hwmon_read_temp_reg(struct phy_device *phydev)
  171. {
  172. return phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_TEMP);
  173. }
  174. static int mv3310_hwmon_read(struct device *dev, enum hwmon_sensor_types type,
  175. u32 attr, int channel, long *value)
  176. {
  177. struct phy_device *phydev = dev_get_drvdata(dev);
  178. const struct mv3310_chip *chip = to_mv3310_chip(phydev);
  179. int temp;
  180. if (type == hwmon_chip && attr == hwmon_chip_update_interval) {
  181. *value = MSEC_PER_SEC;
  182. return 0;
  183. }
  184. if (type == hwmon_temp && attr == hwmon_temp_input) {
  185. temp = chip->hwmon_read_temp_reg(phydev);
  186. if (temp < 0)
  187. return temp;
  188. *value = ((temp & 0xff) - 75) * 1000;
  189. return 0;
  190. }
  191. return -EOPNOTSUPP;
  192. }
  193. static const struct hwmon_ops mv3310_hwmon_ops = {
  194. .is_visible = mv3310_hwmon_is_visible,
  195. .read = mv3310_hwmon_read,
  196. };
  197. static u32 mv3310_hwmon_chip_config[] = {
  198. HWMON_C_REGISTER_TZ | HWMON_C_UPDATE_INTERVAL,
  199. 0,
  200. };
  201. static const struct hwmon_channel_info mv3310_hwmon_chip = {
  202. .type = hwmon_chip,
  203. .config = mv3310_hwmon_chip_config,
  204. };
  205. static u32 mv3310_hwmon_temp_config[] = {
  206. HWMON_T_INPUT,
  207. 0,
  208. };
  209. static const struct hwmon_channel_info mv3310_hwmon_temp = {
  210. .type = hwmon_temp,
  211. .config = mv3310_hwmon_temp_config,
  212. };
  213. static const struct hwmon_channel_info *mv3310_hwmon_info[] = {
  214. &mv3310_hwmon_chip,
  215. &mv3310_hwmon_temp,
  216. NULL,
  217. };
  218. static const struct hwmon_chip_info mv3310_hwmon_chip_info = {
  219. .ops = &mv3310_hwmon_ops,
  220. .info = mv3310_hwmon_info,
  221. };
  222. static int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
  223. {
  224. u16 val;
  225. int ret;
  226. if (phydev->drv->phy_id != MARVELL_PHY_ID_88X3310)
  227. return 0;
  228. ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP,
  229. MV_V2_TEMP_UNKNOWN);
  230. if (ret < 0)
  231. return ret;
  232. val = enable ? MV_V2_TEMP_CTRL_SAMPLE : MV_V2_TEMP_CTRL_DISABLE;
  233. return phy_modify_mmd(phydev, MDIO_MMD_VEND2, MV_V2_TEMP_CTRL,
  234. MV_V2_TEMP_CTRL_MASK, val);
  235. }
  236. static int mv3310_hwmon_probe(struct phy_device *phydev)
  237. {
  238. struct device *dev = &phydev->mdio.dev;
  239. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  240. int i, j, ret;
  241. priv->hwmon_name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
  242. if (!priv->hwmon_name)
  243. return -ENODEV;
  244. for (i = j = 0; priv->hwmon_name[i]; i++) {
  245. if (isalnum(priv->hwmon_name[i])) {
  246. if (i != j)
  247. priv->hwmon_name[j] = priv->hwmon_name[i];
  248. j++;
  249. }
  250. }
  251. priv->hwmon_name[j] = '\0';
  252. ret = mv3310_hwmon_config(phydev, true);
  253. if (ret)
  254. return ret;
  255. priv->hwmon_dev = devm_hwmon_device_register_with_info(dev,
  256. priv->hwmon_name, phydev,
  257. &mv3310_hwmon_chip_info, NULL);
  258. return PTR_ERR_OR_ZERO(priv->hwmon_dev);
  259. }
  260. #else
  261. static inline int mv3310_hwmon_config(struct phy_device *phydev, bool enable)
  262. {
  263. return 0;
  264. }
  265. static int mv3310_hwmon_probe(struct phy_device *phydev)
  266. {
  267. return 0;
  268. }
  269. #endif
  270. static int mv3310_power_down(struct phy_device *phydev)
  271. {
  272. return phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
  273. MV_V2_PORT_CTRL_PWRDOWN);
  274. }
  275. static int mv3310_power_up(struct phy_device *phydev)
  276. {
  277. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  278. int ret;
  279. ret = phy_clear_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
  280. MV_V2_PORT_CTRL_PWRDOWN);
  281. /* Sometimes, the power down bit doesn't clear immediately, and
  282. * a read of this register causes the bit not to clear. Delay
  283. * 100us to allow the PHY to come out of power down mode before
  284. * the next access.
  285. */
  286. udelay(100);
  287. if (phydev->drv->phy_id != MARVELL_PHY_ID_88X3310 ||
  288. priv->firmware_ver < 0x00030000)
  289. return ret;
  290. return phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
  291. MV_V2_33X0_PORT_CTRL_SWRST);
  292. }
  293. static int mv3310_reset(struct phy_device *phydev, u32 unit)
  294. {
  295. int val, err;
  296. err = phy_modify_mmd(phydev, MDIO_MMD_PCS, unit + MDIO_CTRL1,
  297. MDIO_CTRL1_RESET, MDIO_CTRL1_RESET);
  298. if (err < 0)
  299. return err;
  300. return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_PCS,
  301. unit + MDIO_CTRL1, val,
  302. !(val & MDIO_CTRL1_RESET),
  303. 5000, 100000, true);
  304. }
  305. static int mv3310_get_downshift(struct phy_device *phydev, u8 *ds)
  306. {
  307. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  308. int val;
  309. if (!priv->has_downshift)
  310. return -EOPNOTSUPP;
  311. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_DSC1);
  312. if (val < 0)
  313. return val;
  314. if (val & MV_PCS_DSC1_ENABLE)
  315. /* assume that all fields are the same */
  316. *ds = 1 + FIELD_GET(MV_PCS_DSC1_10GBT, (u16)val);
  317. else
  318. *ds = DOWNSHIFT_DEV_DISABLE;
  319. return 0;
  320. }
  321. static int mv3310_set_downshift(struct phy_device *phydev, u8 ds)
  322. {
  323. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  324. u16 val;
  325. int err;
  326. if (!priv->has_downshift)
  327. return -EOPNOTSUPP;
  328. if (ds == DOWNSHIFT_DEV_DISABLE)
  329. return phy_clear_bits_mmd(phydev, MDIO_MMD_PCS, MV_PCS_DSC1,
  330. MV_PCS_DSC1_ENABLE);
  331. /* DOWNSHIFT_DEV_DEFAULT_COUNT is confusing. It looks like it should
  332. * set the default settings for the PHY. However, it is used for
  333. * "ethtool --set-phy-tunable ethN downshift on". The intention is
  334. * to enable downshift at a default number of retries. The default
  335. * settings for 88x3310 are for two retries with downshift disabled.
  336. * So let's use two retries with downshift enabled.
  337. */
  338. if (ds == DOWNSHIFT_DEV_DEFAULT_COUNT)
  339. ds = 2;
  340. if (ds > 8)
  341. return -E2BIG;
  342. ds -= 1;
  343. val = FIELD_PREP(MV_PCS_DSC2_2P5G, ds);
  344. val |= FIELD_PREP(MV_PCS_DSC2_5G, ds);
  345. err = phy_modify_mmd(phydev, MDIO_MMD_PCS, MV_PCS_DSC2,
  346. MV_PCS_DSC2_2P5G | MV_PCS_DSC2_5G, val);
  347. if (err < 0)
  348. return err;
  349. val = MV_PCS_DSC1_ENABLE;
  350. val |= FIELD_PREP(MV_PCS_DSC1_10GBT, ds);
  351. val |= FIELD_PREP(MV_PCS_DSC1_1GBR, ds);
  352. val |= FIELD_PREP(MV_PCS_DSC1_100BTX, ds);
  353. return phy_modify_mmd(phydev, MDIO_MMD_PCS, MV_PCS_DSC1,
  354. MV_PCS_DSC1_ENABLE | MV_PCS_DSC1_10GBT |
  355. MV_PCS_DSC1_1GBR | MV_PCS_DSC1_100BTX, val);
  356. }
  357. static int mv3310_get_edpd(struct phy_device *phydev, u16 *edpd)
  358. {
  359. int val;
  360. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_CSCR1);
  361. if (val < 0)
  362. return val;
  363. switch (val & MV_PCS_CSCR1_ED_MASK) {
  364. case MV_PCS_CSCR1_ED_NLP:
  365. *edpd = 1000;
  366. break;
  367. case MV_PCS_CSCR1_ED_RX:
  368. *edpd = ETHTOOL_PHY_EDPD_NO_TX;
  369. break;
  370. default:
  371. *edpd = ETHTOOL_PHY_EDPD_DISABLE;
  372. break;
  373. }
  374. return 0;
  375. }
  376. static int mv3310_set_edpd(struct phy_device *phydev, u16 edpd)
  377. {
  378. u16 val;
  379. int err;
  380. switch (edpd) {
  381. case 1000:
  382. case ETHTOOL_PHY_EDPD_DFLT_TX_MSECS:
  383. val = MV_PCS_CSCR1_ED_NLP;
  384. break;
  385. case ETHTOOL_PHY_EDPD_NO_TX:
  386. val = MV_PCS_CSCR1_ED_RX;
  387. break;
  388. case ETHTOOL_PHY_EDPD_DISABLE:
  389. val = MV_PCS_CSCR1_ED_OFF;
  390. break;
  391. default:
  392. return -EINVAL;
  393. }
  394. err = phy_modify_mmd_changed(phydev, MDIO_MMD_PCS, MV_PCS_CSCR1,
  395. MV_PCS_CSCR1_ED_MASK, val);
  396. if (err > 0)
  397. err = mv3310_reset(phydev, MV_PCS_BASE_T);
  398. return err;
  399. }
  400. static int mv3310_sfp_insert(void *upstream, const struct sfp_eeprom_id *id)
  401. {
  402. struct phy_device *phydev = upstream;
  403. __ETHTOOL_DECLARE_LINK_MODE_MASK(support) = { 0, };
  404. DECLARE_PHY_INTERFACE_MASK(interfaces);
  405. phy_interface_t iface;
  406. sfp_parse_support(phydev->sfp_bus, id, support, interfaces);
  407. iface = sfp_select_interface(phydev->sfp_bus, support);
  408. if (iface != PHY_INTERFACE_MODE_10GBASER) {
  409. dev_err(&phydev->mdio.dev, "incompatible SFP module inserted\n");
  410. return -EINVAL;
  411. }
  412. return 0;
  413. }
  414. static const struct sfp_upstream_ops mv3310_sfp_ops = {
  415. .attach = phy_sfp_attach,
  416. .detach = phy_sfp_detach,
  417. .module_insert = mv3310_sfp_insert,
  418. };
  419. static int mv3310_probe(struct phy_device *phydev)
  420. {
  421. const struct mv3310_chip *chip = to_mv3310_chip(phydev);
  422. struct mv3310_priv *priv;
  423. u32 mmd_mask = MDIO_DEVS_PMAPMD | MDIO_DEVS_AN;
  424. int ret;
  425. if (!phydev->is_c45 ||
  426. (phydev->c45_ids.devices_in_package & mmd_mask) != mmd_mask)
  427. return -ENODEV;
  428. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_BOOT);
  429. if (ret < 0)
  430. return ret;
  431. if (ret & MV_PMA_BOOT_FATAL) {
  432. dev_warn(&phydev->mdio.dev,
  433. "PHY failed to boot firmware, status=%04x\n", ret);
  434. return -ENODEV;
  435. }
  436. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  437. if (!priv)
  438. return -ENOMEM;
  439. dev_set_drvdata(&phydev->mdio.dev, priv);
  440. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_FW_VER0);
  441. if (ret < 0)
  442. return ret;
  443. priv->firmware_ver = ret << 16;
  444. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_FW_VER1);
  445. if (ret < 0)
  446. return ret;
  447. priv->firmware_ver |= ret;
  448. phydev_info(phydev, "Firmware version %u.%u.%u.%u\n",
  449. priv->firmware_ver >> 24, (priv->firmware_ver >> 16) & 255,
  450. (priv->firmware_ver >> 8) & 255, priv->firmware_ver & 255);
  451. if (chip->has_downshift)
  452. priv->has_downshift = chip->has_downshift(phydev);
  453. /* Powering down the port when not in use saves about 600mW */
  454. ret = mv3310_power_down(phydev);
  455. if (ret)
  456. return ret;
  457. ret = mv3310_hwmon_probe(phydev);
  458. if (ret)
  459. return ret;
  460. chip->init_supported_interfaces(priv->supported_interfaces);
  461. return phy_sfp_probe(phydev, &mv3310_sfp_ops);
  462. }
  463. static void mv3310_remove(struct phy_device *phydev)
  464. {
  465. mv3310_hwmon_config(phydev, false);
  466. }
  467. static int mv3310_suspend(struct phy_device *phydev)
  468. {
  469. return mv3310_power_down(phydev);
  470. }
  471. static int mv3310_resume(struct phy_device *phydev)
  472. {
  473. int ret;
  474. ret = mv3310_power_up(phydev);
  475. if (ret)
  476. return ret;
  477. return mv3310_hwmon_config(phydev, true);
  478. }
  479. /* Some PHYs in the Alaska family such as the 88X3310 and the 88E2010
  480. * don't set bit 14 in PMA Extended Abilities (1.11), although they do
  481. * support 2.5GBASET and 5GBASET. For these models, we can still read their
  482. * 2.5G/5G extended abilities register (1.21). We detect these models based on
  483. * the PMA device identifier, with a mask matching models known to have this
  484. * issue
  485. */
  486. static bool mv3310_has_pma_ngbaset_quirk(struct phy_device *phydev)
  487. {
  488. if (!(phydev->c45_ids.devices_in_package & MDIO_DEVS_PMAPMD))
  489. return false;
  490. /* Only some revisions of the 88X3310 family PMA seem to be impacted */
  491. return (phydev->c45_ids.device_ids[MDIO_MMD_PMAPMD] &
  492. MV_PHY_ALASKA_NBT_QUIRK_MASK) == MV_PHY_ALASKA_NBT_QUIRK_REV;
  493. }
  494. static int mv2110_get_mactype(struct phy_device *phydev)
  495. {
  496. int mactype;
  497. mactype = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_21X0_PORT_CTRL);
  498. if (mactype < 0)
  499. return mactype;
  500. return mactype & MV_PMA_21X0_PORT_CTRL_MACTYPE_MASK;
  501. }
  502. static int mv2110_set_mactype(struct phy_device *phydev, int mactype)
  503. {
  504. int err, val;
  505. mactype &= MV_PMA_21X0_PORT_CTRL_MACTYPE_MASK;
  506. err = phy_modify_mmd(phydev, MDIO_MMD_PMAPMD, MV_PMA_21X0_PORT_CTRL,
  507. MV_PMA_21X0_PORT_CTRL_SWRST |
  508. MV_PMA_21X0_PORT_CTRL_MACTYPE_MASK,
  509. MV_PMA_21X0_PORT_CTRL_SWRST | mactype);
  510. if (err)
  511. return err;
  512. err = phy_set_bits_mmd(phydev, MDIO_MMD_AN, MV_AN_21X0_SERDES_CTRL2,
  513. MV_AN_21X0_SERDES_CTRL2_AUTO_INIT_DIS |
  514. MV_AN_21X0_SERDES_CTRL2_RUN_INIT);
  515. if (err)
  516. return err;
  517. err = phy_read_mmd_poll_timeout(phydev, MDIO_MMD_AN,
  518. MV_AN_21X0_SERDES_CTRL2, val,
  519. !(val &
  520. MV_AN_21X0_SERDES_CTRL2_RUN_INIT),
  521. 5000, 100000, true);
  522. if (err)
  523. return err;
  524. return phy_clear_bits_mmd(phydev, MDIO_MMD_AN, MV_AN_21X0_SERDES_CTRL2,
  525. MV_AN_21X0_SERDES_CTRL2_AUTO_INIT_DIS);
  526. }
  527. static int mv2110_select_mactype(unsigned long *interfaces)
  528. {
  529. if (test_bit(PHY_INTERFACE_MODE_USXGMII, interfaces))
  530. return MV_PMA_21X0_PORT_CTRL_MACTYPE_USXGMII;
  531. else if (test_bit(PHY_INTERFACE_MODE_SGMII, interfaces) &&
  532. !test_bit(PHY_INTERFACE_MODE_10GBASER, interfaces))
  533. return MV_PMA_21X0_PORT_CTRL_MACTYPE_5GBASER;
  534. else if (test_bit(PHY_INTERFACE_MODE_10GBASER, interfaces))
  535. return MV_PMA_21X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH;
  536. else
  537. return -1;
  538. }
  539. static int mv3310_get_mactype(struct phy_device *phydev)
  540. {
  541. int mactype;
  542. mactype = phy_read_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL);
  543. if (mactype < 0)
  544. return mactype;
  545. return mactype & MV_V2_33X0_PORT_CTRL_MACTYPE_MASK;
  546. }
  547. static int mv3310_set_mactype(struct phy_device *phydev, int mactype)
  548. {
  549. int ret;
  550. mactype &= MV_V2_33X0_PORT_CTRL_MACTYPE_MASK;
  551. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
  552. MV_V2_33X0_PORT_CTRL_MACTYPE_MASK,
  553. mactype);
  554. if (ret <= 0)
  555. return ret;
  556. return phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MV_V2_PORT_CTRL,
  557. MV_V2_33X0_PORT_CTRL_SWRST);
  558. }
  559. static int mv3310_select_mactype(unsigned long *interfaces)
  560. {
  561. if (test_bit(PHY_INTERFACE_MODE_USXGMII, interfaces))
  562. return MV_V2_33X0_PORT_CTRL_MACTYPE_USXGMII;
  563. else if (test_bit(PHY_INTERFACE_MODE_SGMII, interfaces) &&
  564. test_bit(PHY_INTERFACE_MODE_10GBASER, interfaces))
  565. return MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER;
  566. else if (test_bit(PHY_INTERFACE_MODE_SGMII, interfaces) &&
  567. test_bit(PHY_INTERFACE_MODE_RXAUI, interfaces))
  568. return MV_V2_33X0_PORT_CTRL_MACTYPE_RXAUI;
  569. else if (test_bit(PHY_INTERFACE_MODE_SGMII, interfaces) &&
  570. test_bit(PHY_INTERFACE_MODE_XAUI, interfaces))
  571. return MV_V2_3310_PORT_CTRL_MACTYPE_XAUI;
  572. else if (test_bit(PHY_INTERFACE_MODE_10GBASER, interfaces))
  573. return MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH;
  574. else if (test_bit(PHY_INTERFACE_MODE_RXAUI, interfaces))
  575. return MV_V2_33X0_PORT_CTRL_MACTYPE_RXAUI_RATE_MATCH;
  576. else if (test_bit(PHY_INTERFACE_MODE_XAUI, interfaces))
  577. return MV_V2_3310_PORT_CTRL_MACTYPE_XAUI_RATE_MATCH;
  578. else if (test_bit(PHY_INTERFACE_MODE_SGMII, interfaces))
  579. return MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER;
  580. else
  581. return -1;
  582. }
  583. static int mv2110_init_interface(struct phy_device *phydev, int mactype)
  584. {
  585. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  586. priv->rate_match = false;
  587. if (mactype == MV_PMA_21X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH)
  588. priv->rate_match = true;
  589. if (mactype == MV_PMA_21X0_PORT_CTRL_MACTYPE_USXGMII)
  590. priv->const_interface = PHY_INTERFACE_MODE_USXGMII;
  591. else if (mactype == MV_PMA_21X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH)
  592. priv->const_interface = PHY_INTERFACE_MODE_10GBASER;
  593. else if (mactype == MV_PMA_21X0_PORT_CTRL_MACTYPE_5GBASER ||
  594. mactype == MV_PMA_21X0_PORT_CTRL_MACTYPE_5GBASER_NO_SGMII_AN)
  595. priv->const_interface = PHY_INTERFACE_MODE_NA;
  596. else
  597. return -EINVAL;
  598. return 0;
  599. }
  600. static int mv3310_init_interface(struct phy_device *phydev, int mactype)
  601. {
  602. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  603. priv->rate_match = false;
  604. if (mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH ||
  605. mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_RXAUI_RATE_MATCH ||
  606. mactype == MV_V2_3310_PORT_CTRL_MACTYPE_XAUI_RATE_MATCH)
  607. priv->rate_match = true;
  608. if (mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_USXGMII)
  609. priv->const_interface = PHY_INTERFACE_MODE_USXGMII;
  610. else if (mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER_RATE_MATCH ||
  611. mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER_NO_SGMII_AN ||
  612. mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_10GBASER)
  613. priv->const_interface = PHY_INTERFACE_MODE_10GBASER;
  614. else if (mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_RXAUI_RATE_MATCH ||
  615. mactype == MV_V2_33X0_PORT_CTRL_MACTYPE_RXAUI)
  616. priv->const_interface = PHY_INTERFACE_MODE_RXAUI;
  617. else if (mactype == MV_V2_3310_PORT_CTRL_MACTYPE_XAUI_RATE_MATCH ||
  618. mactype == MV_V2_3310_PORT_CTRL_MACTYPE_XAUI)
  619. priv->const_interface = PHY_INTERFACE_MODE_XAUI;
  620. else
  621. return -EINVAL;
  622. return 0;
  623. }
  624. static int mv3340_init_interface(struct phy_device *phydev, int mactype)
  625. {
  626. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  627. int err = 0;
  628. priv->rate_match = false;
  629. if (mactype == MV_V2_3340_PORT_CTRL_MACTYPE_RXAUI_NO_SGMII_AN)
  630. priv->const_interface = PHY_INTERFACE_MODE_RXAUI;
  631. else
  632. err = mv3310_init_interface(phydev, mactype);
  633. return err;
  634. }
  635. static int mv3310_config_init(struct phy_device *phydev)
  636. {
  637. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  638. const struct mv3310_chip *chip = to_mv3310_chip(phydev);
  639. int err, mactype;
  640. /* Check that the PHY interface type is compatible */
  641. if (!test_bit(phydev->interface, priv->supported_interfaces))
  642. return -ENODEV;
  643. phydev->mdix_ctrl = ETH_TP_MDI_AUTO;
  644. /* Power up so reset works */
  645. err = mv3310_power_up(phydev);
  646. if (err)
  647. return err;
  648. /* If host provided host supported interface modes, try to select the
  649. * best one
  650. */
  651. if (!phy_interface_empty(phydev->host_interfaces)) {
  652. mactype = chip->select_mactype(phydev->host_interfaces);
  653. if (mactype >= 0) {
  654. phydev_info(phydev, "Changing MACTYPE to %i\n",
  655. mactype);
  656. err = chip->set_mactype(phydev, mactype);
  657. if (err)
  658. return err;
  659. }
  660. }
  661. mactype = chip->get_mactype(phydev);
  662. if (mactype < 0)
  663. return mactype;
  664. err = chip->init_interface(phydev, mactype);
  665. if (err) {
  666. phydev_err(phydev, "MACTYPE configuration invalid\n");
  667. return err;
  668. }
  669. /* Enable EDPD mode - saving 600mW */
  670. err = mv3310_set_edpd(phydev, ETHTOOL_PHY_EDPD_DFLT_TX_MSECS);
  671. if (err)
  672. return err;
  673. /* Allow downshift */
  674. err = mv3310_set_downshift(phydev, DOWNSHIFT_DEV_DEFAULT_COUNT);
  675. if (err && err != -EOPNOTSUPP)
  676. return err;
  677. return 0;
  678. }
  679. static int mv3310_get_features(struct phy_device *phydev)
  680. {
  681. int ret, val;
  682. ret = genphy_c45_pma_read_abilities(phydev);
  683. if (ret)
  684. return ret;
  685. if (mv3310_has_pma_ngbaset_quirk(phydev)) {
  686. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
  687. MDIO_PMA_NG_EXTABLE);
  688. if (val < 0)
  689. return val;
  690. linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  691. phydev->supported,
  692. val & MDIO_PMA_NG_EXTABLE_2_5GBT);
  693. linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  694. phydev->supported,
  695. val & MDIO_PMA_NG_EXTABLE_5GBT);
  696. }
  697. return 0;
  698. }
  699. static int mv3310_config_mdix(struct phy_device *phydev)
  700. {
  701. u16 val;
  702. int err;
  703. switch (phydev->mdix_ctrl) {
  704. case ETH_TP_MDI_AUTO:
  705. val = MV_PCS_CSCR1_MDIX_AUTO;
  706. break;
  707. case ETH_TP_MDI_X:
  708. val = MV_PCS_CSCR1_MDIX_MDIX;
  709. break;
  710. case ETH_TP_MDI:
  711. val = MV_PCS_CSCR1_MDIX_MDI;
  712. break;
  713. default:
  714. return -EINVAL;
  715. }
  716. err = phy_modify_mmd_changed(phydev, MDIO_MMD_PCS, MV_PCS_CSCR1,
  717. MV_PCS_CSCR1_MDIX_MASK, val);
  718. if (err > 0)
  719. err = mv3310_reset(phydev, MV_PCS_BASE_T);
  720. return err;
  721. }
  722. static int mv3310_config_aneg(struct phy_device *phydev)
  723. {
  724. bool changed = false;
  725. u16 reg;
  726. int ret;
  727. ret = mv3310_config_mdix(phydev);
  728. if (ret < 0)
  729. return ret;
  730. if (phydev->autoneg == AUTONEG_DISABLE)
  731. return genphy_c45_pma_setup_forced(phydev);
  732. ret = genphy_c45_an_config_aneg(phydev);
  733. if (ret < 0)
  734. return ret;
  735. if (ret > 0)
  736. changed = true;
  737. /* Clause 45 has no standardized support for 1000BaseT, therefore
  738. * use vendor registers for this mode.
  739. */
  740. reg = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising);
  741. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MV_AN_CTRL1000,
  742. ADVERTISE_1000FULL | ADVERTISE_1000HALF, reg);
  743. if (ret < 0)
  744. return ret;
  745. if (ret > 0)
  746. changed = true;
  747. return genphy_c45_check_and_restart_aneg(phydev, changed);
  748. }
  749. static int mv3310_aneg_done(struct phy_device *phydev)
  750. {
  751. int val;
  752. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
  753. if (val < 0)
  754. return val;
  755. if (val & MDIO_STAT1_LSTATUS)
  756. return 1;
  757. return genphy_c45_aneg_done(phydev);
  758. }
  759. static void mv3310_update_interface(struct phy_device *phydev)
  760. {
  761. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  762. if (!phydev->link)
  763. return;
  764. /* In all of the "* with Rate Matching" modes the PHY interface is fixed
  765. * at 10Gb. The PHY adapts the rate to actual wire speed with help of
  766. * internal 16KB buffer.
  767. *
  768. * In USXGMII mode the PHY interface mode is also fixed.
  769. */
  770. if (priv->rate_match ||
  771. priv->const_interface == PHY_INTERFACE_MODE_USXGMII) {
  772. phydev->interface = priv->const_interface;
  773. return;
  774. }
  775. /* The PHY automatically switches its serdes interface (and active PHYXS
  776. * instance) between Cisco SGMII, 2500BaseX, 5GBase-R and 10GBase-R /
  777. * xaui / rxaui modes according to the speed.
  778. * Florian suggests setting phydev->interface to communicate this to the
  779. * MAC. Only do this if we are already in one of the above modes.
  780. */
  781. switch (phydev->speed) {
  782. case SPEED_10000:
  783. phydev->interface = priv->const_interface;
  784. break;
  785. case SPEED_5000:
  786. phydev->interface = PHY_INTERFACE_MODE_5GBASER;
  787. break;
  788. case SPEED_2500:
  789. phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
  790. break;
  791. case SPEED_1000:
  792. case SPEED_100:
  793. case SPEED_10:
  794. phydev->interface = PHY_INTERFACE_MODE_SGMII;
  795. break;
  796. default:
  797. break;
  798. }
  799. }
  800. /* 10GBASE-ER,LR,LRM,SR do not support autonegotiation. */
  801. static int mv3310_read_status_10gbaser(struct phy_device *phydev)
  802. {
  803. phydev->link = 1;
  804. phydev->speed = SPEED_10000;
  805. phydev->duplex = DUPLEX_FULL;
  806. phydev->port = PORT_FIBRE;
  807. return 0;
  808. }
  809. static int mv3310_read_status_copper(struct phy_device *phydev)
  810. {
  811. int cssr1, speed, val;
  812. val = genphy_c45_read_link(phydev);
  813. if (val < 0)
  814. return val;
  815. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
  816. if (val < 0)
  817. return val;
  818. cssr1 = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_CSSR1);
  819. if (cssr1 < 0)
  820. return cssr1;
  821. /* If the link settings are not resolved, mark the link down */
  822. if (!(cssr1 & MV_PCS_CSSR1_RESOLVED)) {
  823. phydev->link = 0;
  824. return 0;
  825. }
  826. /* Read the copper link settings */
  827. speed = cssr1 & MV_PCS_CSSR1_SPD1_MASK;
  828. if (speed == MV_PCS_CSSR1_SPD1_SPD2)
  829. speed |= cssr1 & MV_PCS_CSSR1_SPD2_MASK;
  830. switch (speed) {
  831. case MV_PCS_CSSR1_SPD1_SPD2 | MV_PCS_CSSR1_SPD2_10000:
  832. phydev->speed = SPEED_10000;
  833. break;
  834. case MV_PCS_CSSR1_SPD1_SPD2 | MV_PCS_CSSR1_SPD2_5000:
  835. phydev->speed = SPEED_5000;
  836. break;
  837. case MV_PCS_CSSR1_SPD1_SPD2 | MV_PCS_CSSR1_SPD2_2500:
  838. phydev->speed = SPEED_2500;
  839. break;
  840. case MV_PCS_CSSR1_SPD1_1000:
  841. phydev->speed = SPEED_1000;
  842. break;
  843. case MV_PCS_CSSR1_SPD1_100:
  844. phydev->speed = SPEED_100;
  845. break;
  846. case MV_PCS_CSSR1_SPD1_10:
  847. phydev->speed = SPEED_10;
  848. break;
  849. }
  850. phydev->duplex = cssr1 & MV_PCS_CSSR1_DUPLEX_FULL ?
  851. DUPLEX_FULL : DUPLEX_HALF;
  852. phydev->port = PORT_TP;
  853. phydev->mdix = cssr1 & MV_PCS_CSSR1_MDIX ?
  854. ETH_TP_MDI_X : ETH_TP_MDI;
  855. if (val & MDIO_AN_STAT1_COMPLETE) {
  856. val = genphy_c45_read_lpa(phydev);
  857. if (val < 0)
  858. return val;
  859. /* Read the link partner's 1G advertisement */
  860. val = phy_read_mmd(phydev, MDIO_MMD_AN, MV_AN_STAT1000);
  861. if (val < 0)
  862. return val;
  863. mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, val);
  864. /* Update the pause status */
  865. phy_resolve_aneg_pause(phydev);
  866. }
  867. return 0;
  868. }
  869. static int mv3310_read_status(struct phy_device *phydev)
  870. {
  871. int err, val;
  872. phydev->speed = SPEED_UNKNOWN;
  873. phydev->duplex = DUPLEX_UNKNOWN;
  874. linkmode_zero(phydev->lp_advertising);
  875. phydev->link = 0;
  876. phydev->pause = 0;
  877. phydev->asym_pause = 0;
  878. phydev->mdix = ETH_TP_MDI_INVALID;
  879. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_BASE_R + MDIO_STAT1);
  880. if (val < 0)
  881. return val;
  882. if (val & MDIO_STAT1_LSTATUS)
  883. err = mv3310_read_status_10gbaser(phydev);
  884. else
  885. err = mv3310_read_status_copper(phydev);
  886. if (err < 0)
  887. return err;
  888. if (phydev->link)
  889. mv3310_update_interface(phydev);
  890. return 0;
  891. }
  892. static int mv3310_get_tunable(struct phy_device *phydev,
  893. struct ethtool_tunable *tuna, void *data)
  894. {
  895. switch (tuna->id) {
  896. case ETHTOOL_PHY_DOWNSHIFT:
  897. return mv3310_get_downshift(phydev, data);
  898. case ETHTOOL_PHY_EDPD:
  899. return mv3310_get_edpd(phydev, data);
  900. default:
  901. return -EOPNOTSUPP;
  902. }
  903. }
  904. static int mv3310_set_tunable(struct phy_device *phydev,
  905. struct ethtool_tunable *tuna, const void *data)
  906. {
  907. switch (tuna->id) {
  908. case ETHTOOL_PHY_DOWNSHIFT:
  909. return mv3310_set_downshift(phydev, *(u8 *)data);
  910. case ETHTOOL_PHY_EDPD:
  911. return mv3310_set_edpd(phydev, *(u16 *)data);
  912. default:
  913. return -EOPNOTSUPP;
  914. }
  915. }
  916. static bool mv3310_has_downshift(struct phy_device *phydev)
  917. {
  918. struct mv3310_priv *priv = dev_get_drvdata(&phydev->mdio.dev);
  919. /* Fails to downshift with firmware older than v0.3.5.0 */
  920. return priv->firmware_ver >= MV_VERSION(0,3,5,0);
  921. }
  922. static void mv3310_init_supported_interfaces(unsigned long *mask)
  923. {
  924. __set_bit(PHY_INTERFACE_MODE_SGMII, mask);
  925. __set_bit(PHY_INTERFACE_MODE_2500BASEX, mask);
  926. __set_bit(PHY_INTERFACE_MODE_5GBASER, mask);
  927. __set_bit(PHY_INTERFACE_MODE_XAUI, mask);
  928. __set_bit(PHY_INTERFACE_MODE_RXAUI, mask);
  929. __set_bit(PHY_INTERFACE_MODE_10GBASER, mask);
  930. __set_bit(PHY_INTERFACE_MODE_USXGMII, mask);
  931. }
  932. static void mv3340_init_supported_interfaces(unsigned long *mask)
  933. {
  934. __set_bit(PHY_INTERFACE_MODE_SGMII, mask);
  935. __set_bit(PHY_INTERFACE_MODE_2500BASEX, mask);
  936. __set_bit(PHY_INTERFACE_MODE_5GBASER, mask);
  937. __set_bit(PHY_INTERFACE_MODE_RXAUI, mask);
  938. __set_bit(PHY_INTERFACE_MODE_10GBASER, mask);
  939. __set_bit(PHY_INTERFACE_MODE_USXGMII, mask);
  940. }
  941. static void mv2110_init_supported_interfaces(unsigned long *mask)
  942. {
  943. __set_bit(PHY_INTERFACE_MODE_SGMII, mask);
  944. __set_bit(PHY_INTERFACE_MODE_2500BASEX, mask);
  945. __set_bit(PHY_INTERFACE_MODE_5GBASER, mask);
  946. __set_bit(PHY_INTERFACE_MODE_10GBASER, mask);
  947. __set_bit(PHY_INTERFACE_MODE_USXGMII, mask);
  948. }
  949. static void mv2111_init_supported_interfaces(unsigned long *mask)
  950. {
  951. __set_bit(PHY_INTERFACE_MODE_SGMII, mask);
  952. __set_bit(PHY_INTERFACE_MODE_2500BASEX, mask);
  953. __set_bit(PHY_INTERFACE_MODE_10GBASER, mask);
  954. __set_bit(PHY_INTERFACE_MODE_USXGMII, mask);
  955. }
  956. static const struct mv3310_chip mv3310_type = {
  957. .has_downshift = mv3310_has_downshift,
  958. .init_supported_interfaces = mv3310_init_supported_interfaces,
  959. .get_mactype = mv3310_get_mactype,
  960. .set_mactype = mv3310_set_mactype,
  961. .select_mactype = mv3310_select_mactype,
  962. .init_interface = mv3310_init_interface,
  963. #ifdef CONFIG_HWMON
  964. .hwmon_read_temp_reg = mv3310_hwmon_read_temp_reg,
  965. #endif
  966. };
  967. static const struct mv3310_chip mv3340_type = {
  968. .has_downshift = mv3310_has_downshift,
  969. .init_supported_interfaces = mv3340_init_supported_interfaces,
  970. .get_mactype = mv3310_get_mactype,
  971. .set_mactype = mv3310_set_mactype,
  972. .select_mactype = mv3310_select_mactype,
  973. .init_interface = mv3340_init_interface,
  974. #ifdef CONFIG_HWMON
  975. .hwmon_read_temp_reg = mv3310_hwmon_read_temp_reg,
  976. #endif
  977. };
  978. static const struct mv3310_chip mv2110_type = {
  979. .init_supported_interfaces = mv2110_init_supported_interfaces,
  980. .get_mactype = mv2110_get_mactype,
  981. .set_mactype = mv2110_set_mactype,
  982. .select_mactype = mv2110_select_mactype,
  983. .init_interface = mv2110_init_interface,
  984. #ifdef CONFIG_HWMON
  985. .hwmon_read_temp_reg = mv2110_hwmon_read_temp_reg,
  986. #endif
  987. };
  988. static const struct mv3310_chip mv2111_type = {
  989. .init_supported_interfaces = mv2111_init_supported_interfaces,
  990. .get_mactype = mv2110_get_mactype,
  991. .set_mactype = mv2110_set_mactype,
  992. .select_mactype = mv2110_select_mactype,
  993. .init_interface = mv2110_init_interface,
  994. #ifdef CONFIG_HWMON
  995. .hwmon_read_temp_reg = mv2110_hwmon_read_temp_reg,
  996. #endif
  997. };
  998. static int mv3310_get_number_of_ports(struct phy_device *phydev)
  999. {
  1000. int ret;
  1001. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_PCS_PORT_INFO);
  1002. if (ret < 0)
  1003. return ret;
  1004. ret &= MV_PCS_PORT_INFO_NPORTS_MASK;
  1005. ret >>= MV_PCS_PORT_INFO_NPORTS_SHIFT;
  1006. return ret + 1;
  1007. }
  1008. static int mv3310_match_phy_device(struct phy_device *phydev)
  1009. {
  1010. if ((phydev->c45_ids.device_ids[MDIO_MMD_PMAPMD] &
  1011. MARVELL_PHY_ID_MASK) != MARVELL_PHY_ID_88X3310)
  1012. return 0;
  1013. return mv3310_get_number_of_ports(phydev) == 1;
  1014. }
  1015. static int mv3340_match_phy_device(struct phy_device *phydev)
  1016. {
  1017. if ((phydev->c45_ids.device_ids[MDIO_MMD_PMAPMD] &
  1018. MARVELL_PHY_ID_MASK) != MARVELL_PHY_ID_88X3310)
  1019. return 0;
  1020. return mv3310_get_number_of_ports(phydev) == 4;
  1021. }
  1022. static int mv211x_match_phy_device(struct phy_device *phydev, bool has_5g)
  1023. {
  1024. int val;
  1025. if ((phydev->c45_ids.device_ids[MDIO_MMD_PMAPMD] &
  1026. MARVELL_PHY_ID_MASK) != MARVELL_PHY_ID_88E2110)
  1027. return 0;
  1028. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_SPEED);
  1029. if (val < 0)
  1030. return val;
  1031. return !!(val & MDIO_PCS_SPEED_5G) == has_5g;
  1032. }
  1033. static int mv2110_match_phy_device(struct phy_device *phydev)
  1034. {
  1035. return mv211x_match_phy_device(phydev, true);
  1036. }
  1037. static int mv2111_match_phy_device(struct phy_device *phydev)
  1038. {
  1039. return mv211x_match_phy_device(phydev, false);
  1040. }
  1041. static void mv3110_get_wol(struct phy_device *phydev,
  1042. struct ethtool_wolinfo *wol)
  1043. {
  1044. int ret;
  1045. wol->supported = WAKE_MAGIC;
  1046. wol->wolopts = 0;
  1047. ret = phy_read_mmd(phydev, MDIO_MMD_VEND2, MV_V2_WOL_CTRL);
  1048. if (ret < 0)
  1049. return;
  1050. if (ret & MV_V2_WOL_CTRL_MAGIC_PKT_EN)
  1051. wol->wolopts |= WAKE_MAGIC;
  1052. }
  1053. static int mv3110_set_wol(struct phy_device *phydev,
  1054. struct ethtool_wolinfo *wol)
  1055. {
  1056. int ret;
  1057. if (wol->wolopts & WAKE_MAGIC) {
  1058. /* Enable the WOL interrupt */
  1059. ret = phy_set_bits_mmd(phydev, MDIO_MMD_VEND2,
  1060. MV_V2_PORT_INTR_MASK,
  1061. MV_V2_PORT_INTR_STS_WOL_EN);
  1062. if (ret < 0)
  1063. return ret;
  1064. /* Store the device address for the magic packet */
  1065. ret = phy_write_mmd(phydev, MDIO_MMD_VEND2,
  1066. MV_V2_MAGIC_PKT_WORD2,
  1067. ((phydev->attached_dev->dev_addr[5] << 8) |
  1068. phydev->attached_dev->dev_addr[4]));
  1069. if (ret < 0)
  1070. return ret;
  1071. ret = phy_write_mmd(phydev, MDIO_MMD_VEND2,
  1072. MV_V2_MAGIC_PKT_WORD1,
  1073. ((phydev->attached_dev->dev_addr[3] << 8) |
  1074. phydev->attached_dev->dev_addr[2]));
  1075. if (ret < 0)
  1076. return ret;
  1077. ret = phy_write_mmd(phydev, MDIO_MMD_VEND2,
  1078. MV_V2_MAGIC_PKT_WORD0,
  1079. ((phydev->attached_dev->dev_addr[1] << 8) |
  1080. phydev->attached_dev->dev_addr[0]));
  1081. if (ret < 0)
  1082. return ret;
  1083. /* Clear WOL status and enable magic packet matching */
  1084. ret = phy_set_bits_mmd(phydev, MDIO_MMD_VEND2,
  1085. MV_V2_WOL_CTRL,
  1086. MV_V2_WOL_CTRL_MAGIC_PKT_EN |
  1087. MV_V2_WOL_CTRL_CLEAR_STS);
  1088. if (ret < 0)
  1089. return ret;
  1090. } else {
  1091. /* Disable magic packet matching & reset WOL status bit */
  1092. ret = phy_modify_mmd(phydev, MDIO_MMD_VEND2,
  1093. MV_V2_WOL_CTRL,
  1094. MV_V2_WOL_CTRL_MAGIC_PKT_EN,
  1095. MV_V2_WOL_CTRL_CLEAR_STS);
  1096. if (ret < 0)
  1097. return ret;
  1098. }
  1099. /* Reset the clear WOL status bit as it does not self-clear */
  1100. return phy_clear_bits_mmd(phydev, MDIO_MMD_VEND2,
  1101. MV_V2_WOL_CTRL,
  1102. MV_V2_WOL_CTRL_CLEAR_STS);
  1103. }
  1104. static struct phy_driver mv3310_drivers[] = {
  1105. {
  1106. .phy_id = MARVELL_PHY_ID_88X3310,
  1107. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1108. .match_phy_device = mv3310_match_phy_device,
  1109. .name = "mv88x3310",
  1110. .driver_data = &mv3310_type,
  1111. .get_features = mv3310_get_features,
  1112. .config_init = mv3310_config_init,
  1113. .probe = mv3310_probe,
  1114. .suspend = mv3310_suspend,
  1115. .resume = mv3310_resume,
  1116. .config_aneg = mv3310_config_aneg,
  1117. .aneg_done = mv3310_aneg_done,
  1118. .read_status = mv3310_read_status,
  1119. .get_tunable = mv3310_get_tunable,
  1120. .set_tunable = mv3310_set_tunable,
  1121. .remove = mv3310_remove,
  1122. .set_loopback = genphy_c45_loopback,
  1123. .get_wol = mv3110_get_wol,
  1124. .set_wol = mv3110_set_wol,
  1125. },
  1126. {
  1127. .phy_id = MARVELL_PHY_ID_88X3310,
  1128. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1129. .match_phy_device = mv3340_match_phy_device,
  1130. .name = "mv88x3340",
  1131. .driver_data = &mv3340_type,
  1132. .get_features = mv3310_get_features,
  1133. .config_init = mv3310_config_init,
  1134. .probe = mv3310_probe,
  1135. .suspend = mv3310_suspend,
  1136. .resume = mv3310_resume,
  1137. .config_aneg = mv3310_config_aneg,
  1138. .aneg_done = mv3310_aneg_done,
  1139. .read_status = mv3310_read_status,
  1140. .get_tunable = mv3310_get_tunable,
  1141. .set_tunable = mv3310_set_tunable,
  1142. .remove = mv3310_remove,
  1143. .set_loopback = genphy_c45_loopback,
  1144. },
  1145. {
  1146. .phy_id = MARVELL_PHY_ID_88E2110,
  1147. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1148. .match_phy_device = mv2110_match_phy_device,
  1149. .name = "mv88e2110",
  1150. .driver_data = &mv2110_type,
  1151. .probe = mv3310_probe,
  1152. .suspend = mv3310_suspend,
  1153. .resume = mv3310_resume,
  1154. .config_init = mv3310_config_init,
  1155. .config_aneg = mv3310_config_aneg,
  1156. .aneg_done = mv3310_aneg_done,
  1157. .read_status = mv3310_read_status,
  1158. .get_tunable = mv3310_get_tunable,
  1159. .set_tunable = mv3310_set_tunable,
  1160. .remove = mv3310_remove,
  1161. .set_loopback = genphy_c45_loopback,
  1162. .get_wol = mv3110_get_wol,
  1163. .set_wol = mv3110_set_wol,
  1164. },
  1165. {
  1166. .phy_id = MARVELL_PHY_ID_88E2110,
  1167. .phy_id_mask = MARVELL_PHY_ID_MASK,
  1168. .match_phy_device = mv2111_match_phy_device,
  1169. .name = "mv88e2111",
  1170. .driver_data = &mv2111_type,
  1171. .probe = mv3310_probe,
  1172. .suspend = mv3310_suspend,
  1173. .resume = mv3310_resume,
  1174. .config_init = mv3310_config_init,
  1175. .config_aneg = mv3310_config_aneg,
  1176. .aneg_done = mv3310_aneg_done,
  1177. .read_status = mv3310_read_status,
  1178. .get_tunable = mv3310_get_tunable,
  1179. .set_tunable = mv3310_set_tunable,
  1180. .remove = mv3310_remove,
  1181. .set_loopback = genphy_c45_loopback,
  1182. },
  1183. };
  1184. module_phy_driver(mv3310_drivers);
  1185. static struct mdio_device_id __maybe_unused mv3310_tbl[] = {
  1186. { MARVELL_PHY_ID_88X3310, MARVELL_PHY_ID_MASK },
  1187. { MARVELL_PHY_ID_88E2110, MARVELL_PHY_ID_MASK },
  1188. { },
  1189. };
  1190. MODULE_DEVICE_TABLE(mdio, mv3310_tbl);
  1191. MODULE_DESCRIPTION("Marvell Alaska X/M multi-gigabit Ethernet PHY driver");
  1192. MODULE_LICENSE("GPL");