intel-xway.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2012 Daniel Schwierzeck <[email protected]>
  4. * Copyright (C) 2016 Hauke Mehrtens <[email protected]>
  5. */
  6. #include <linux/mdio.h>
  7. #include <linux/module.h>
  8. #include <linux/phy.h>
  9. #include <linux/of.h>
  10. #include <linux/bitfield.h>
  11. #define XWAY_MDIO_MIICTRL 0x17 /* mii control */
  12. #define XWAY_MDIO_IMASK 0x19 /* interrupt mask */
  13. #define XWAY_MDIO_ISTAT 0x1A /* interrupt status */
  14. #define XWAY_MDIO_LED 0x1B /* led control */
  15. #define XWAY_MDIO_MIICTRL_RXSKEW_MASK GENMASK(14, 12)
  16. #define XWAY_MDIO_MIICTRL_TXSKEW_MASK GENMASK(10, 8)
  17. /* bit 15:12 are reserved */
  18. #define XWAY_MDIO_LED_LED3_EN BIT(11) /* Enable the integrated function of LED3 */
  19. #define XWAY_MDIO_LED_LED2_EN BIT(10) /* Enable the integrated function of LED2 */
  20. #define XWAY_MDIO_LED_LED1_EN BIT(9) /* Enable the integrated function of LED1 */
  21. #define XWAY_MDIO_LED_LED0_EN BIT(8) /* Enable the integrated function of LED0 */
  22. /* bit 7:4 are reserved */
  23. #define XWAY_MDIO_LED_LED3_DA BIT(3) /* Direct Access to LED3 */
  24. #define XWAY_MDIO_LED_LED2_DA BIT(2) /* Direct Access to LED2 */
  25. #define XWAY_MDIO_LED_LED1_DA BIT(1) /* Direct Access to LED1 */
  26. #define XWAY_MDIO_LED_LED0_DA BIT(0) /* Direct Access to LED0 */
  27. #define XWAY_MDIO_INIT_WOL BIT(15) /* Wake-On-LAN */
  28. #define XWAY_MDIO_INIT_MSRE BIT(14)
  29. #define XWAY_MDIO_INIT_NPRX BIT(13)
  30. #define XWAY_MDIO_INIT_NPTX BIT(12)
  31. #define XWAY_MDIO_INIT_ANE BIT(11) /* Auto-Neg error */
  32. #define XWAY_MDIO_INIT_ANC BIT(10) /* Auto-Neg complete */
  33. #define XWAY_MDIO_INIT_ADSC BIT(5) /* Link auto-downspeed detect */
  34. #define XWAY_MDIO_INIT_MPIPC BIT(4)
  35. #define XWAY_MDIO_INIT_MDIXC BIT(3)
  36. #define XWAY_MDIO_INIT_DXMC BIT(2) /* Duplex mode change */
  37. #define XWAY_MDIO_INIT_LSPC BIT(1) /* Link speed change */
  38. #define XWAY_MDIO_INIT_LSTC BIT(0) /* Link state change */
  39. #define XWAY_MDIO_INIT_MASK (XWAY_MDIO_INIT_LSTC | \
  40. XWAY_MDIO_INIT_ADSC)
  41. #define ADVERTISED_MPD BIT(10) /* Multi-port device */
  42. /* LED Configuration */
  43. #define XWAY_MMD_LEDCH 0x01E0
  44. /* Inverse of SCAN Function */
  45. #define XWAY_MMD_LEDCH_NACS_NONE 0x0000
  46. #define XWAY_MMD_LEDCH_NACS_LINK 0x0001
  47. #define XWAY_MMD_LEDCH_NACS_PDOWN 0x0002
  48. #define XWAY_MMD_LEDCH_NACS_EEE 0x0003
  49. #define XWAY_MMD_LEDCH_NACS_ANEG 0x0004
  50. #define XWAY_MMD_LEDCH_NACS_ABIST 0x0005
  51. #define XWAY_MMD_LEDCH_NACS_CDIAG 0x0006
  52. #define XWAY_MMD_LEDCH_NACS_TEST 0x0007
  53. /* Slow Blink Frequency */
  54. #define XWAY_MMD_LEDCH_SBF_F02HZ 0x0000
  55. #define XWAY_MMD_LEDCH_SBF_F04HZ 0x0010
  56. #define XWAY_MMD_LEDCH_SBF_F08HZ 0x0020
  57. #define XWAY_MMD_LEDCH_SBF_F16HZ 0x0030
  58. /* Fast Blink Frequency */
  59. #define XWAY_MMD_LEDCH_FBF_F02HZ 0x0000
  60. #define XWAY_MMD_LEDCH_FBF_F04HZ 0x0040
  61. #define XWAY_MMD_LEDCH_FBF_F08HZ 0x0080
  62. #define XWAY_MMD_LEDCH_FBF_F16HZ 0x00C0
  63. /* LED Configuration */
  64. #define XWAY_MMD_LEDCL 0x01E1
  65. /* Complex Blinking Configuration */
  66. #define XWAY_MMD_LEDCH_CBLINK_NONE 0x0000
  67. #define XWAY_MMD_LEDCH_CBLINK_LINK 0x0001
  68. #define XWAY_MMD_LEDCH_CBLINK_PDOWN 0x0002
  69. #define XWAY_MMD_LEDCH_CBLINK_EEE 0x0003
  70. #define XWAY_MMD_LEDCH_CBLINK_ANEG 0x0004
  71. #define XWAY_MMD_LEDCH_CBLINK_ABIST 0x0005
  72. #define XWAY_MMD_LEDCH_CBLINK_CDIAG 0x0006
  73. #define XWAY_MMD_LEDCH_CBLINK_TEST 0x0007
  74. /* Complex SCAN Configuration */
  75. #define XWAY_MMD_LEDCH_SCAN_NONE 0x0000
  76. #define XWAY_MMD_LEDCH_SCAN_LINK 0x0010
  77. #define XWAY_MMD_LEDCH_SCAN_PDOWN 0x0020
  78. #define XWAY_MMD_LEDCH_SCAN_EEE 0x0030
  79. #define XWAY_MMD_LEDCH_SCAN_ANEG 0x0040
  80. #define XWAY_MMD_LEDCH_SCAN_ABIST 0x0050
  81. #define XWAY_MMD_LEDCH_SCAN_CDIAG 0x0060
  82. #define XWAY_MMD_LEDCH_SCAN_TEST 0x0070
  83. /* Configuration for LED Pin x */
  84. #define XWAY_MMD_LED0H 0x01E2
  85. /* Fast Blinking Configuration */
  86. #define XWAY_MMD_LEDxH_BLINKF_MASK 0x000F
  87. #define XWAY_MMD_LEDxH_BLINKF_NONE 0x0000
  88. #define XWAY_MMD_LEDxH_BLINKF_LINK10 0x0001
  89. #define XWAY_MMD_LEDxH_BLINKF_LINK100 0x0002
  90. #define XWAY_MMD_LEDxH_BLINKF_LINK10X 0x0003
  91. #define XWAY_MMD_LEDxH_BLINKF_LINK1000 0x0004
  92. #define XWAY_MMD_LEDxH_BLINKF_LINK10_0 0x0005
  93. #define XWAY_MMD_LEDxH_BLINKF_LINK100X 0x0006
  94. #define XWAY_MMD_LEDxH_BLINKF_LINK10XX 0x0007
  95. #define XWAY_MMD_LEDxH_BLINKF_PDOWN 0x0008
  96. #define XWAY_MMD_LEDxH_BLINKF_EEE 0x0009
  97. #define XWAY_MMD_LEDxH_BLINKF_ANEG 0x000A
  98. #define XWAY_MMD_LEDxH_BLINKF_ABIST 0x000B
  99. #define XWAY_MMD_LEDxH_BLINKF_CDIAG 0x000C
  100. /* Constant On Configuration */
  101. #define XWAY_MMD_LEDxH_CON_MASK 0x00F0
  102. #define XWAY_MMD_LEDxH_CON_NONE 0x0000
  103. #define XWAY_MMD_LEDxH_CON_LINK10 0x0010
  104. #define XWAY_MMD_LEDxH_CON_LINK100 0x0020
  105. #define XWAY_MMD_LEDxH_CON_LINK10X 0x0030
  106. #define XWAY_MMD_LEDxH_CON_LINK1000 0x0040
  107. #define XWAY_MMD_LEDxH_CON_LINK10_0 0x0050
  108. #define XWAY_MMD_LEDxH_CON_LINK100X 0x0060
  109. #define XWAY_MMD_LEDxH_CON_LINK10XX 0x0070
  110. #define XWAY_MMD_LEDxH_CON_PDOWN 0x0080
  111. #define XWAY_MMD_LEDxH_CON_EEE 0x0090
  112. #define XWAY_MMD_LEDxH_CON_ANEG 0x00A0
  113. #define XWAY_MMD_LEDxH_CON_ABIST 0x00B0
  114. #define XWAY_MMD_LEDxH_CON_CDIAG 0x00C0
  115. #define XWAY_MMD_LEDxH_CON_COPPER 0x00D0
  116. #define XWAY_MMD_LEDxH_CON_FIBER 0x00E0
  117. /* Configuration for LED Pin x */
  118. #define XWAY_MMD_LED0L 0x01E3
  119. /* Pulsing Configuration */
  120. #define XWAY_MMD_LEDxL_PULSE_MASK 0x000F
  121. #define XWAY_MMD_LEDxL_PULSE_NONE 0x0000
  122. #define XWAY_MMD_LEDxL_PULSE_TXACT 0x0001
  123. #define XWAY_MMD_LEDxL_PULSE_RXACT 0x0002
  124. #define XWAY_MMD_LEDxL_PULSE_COL 0x0004
  125. /* Slow Blinking Configuration */
  126. #define XWAY_MMD_LEDxL_BLINKS_MASK 0x00F0
  127. #define XWAY_MMD_LEDxL_BLINKS_NONE 0x0000
  128. #define XWAY_MMD_LEDxL_BLINKS_LINK10 0x0010
  129. #define XWAY_MMD_LEDxL_BLINKS_LINK100 0x0020
  130. #define XWAY_MMD_LEDxL_BLINKS_LINK10X 0x0030
  131. #define XWAY_MMD_LEDxL_BLINKS_LINK1000 0x0040
  132. #define XWAY_MMD_LEDxL_BLINKS_LINK10_0 0x0050
  133. #define XWAY_MMD_LEDxL_BLINKS_LINK100X 0x0060
  134. #define XWAY_MMD_LEDxL_BLINKS_LINK10XX 0x0070
  135. #define XWAY_MMD_LEDxL_BLINKS_PDOWN 0x0080
  136. #define XWAY_MMD_LEDxL_BLINKS_EEE 0x0090
  137. #define XWAY_MMD_LEDxL_BLINKS_ANEG 0x00A0
  138. #define XWAY_MMD_LEDxL_BLINKS_ABIST 0x00B0
  139. #define XWAY_MMD_LEDxL_BLINKS_CDIAG 0x00C0
  140. #define XWAY_MMD_LED1H 0x01E4
  141. #define XWAY_MMD_LED1L 0x01E5
  142. #define XWAY_MMD_LED2H 0x01E6
  143. #define XWAY_MMD_LED2L 0x01E7
  144. #define XWAY_MMD_LED3H 0x01E8
  145. #define XWAY_MMD_LED3L 0x01E9
  146. #define PHY_ID_PHY11G_1_3 0x030260D1
  147. #define PHY_ID_PHY22F_1_3 0x030260E1
  148. #define PHY_ID_PHY11G_1_4 0xD565A400
  149. #define PHY_ID_PHY22F_1_4 0xD565A410
  150. #define PHY_ID_PHY11G_1_5 0xD565A401
  151. #define PHY_ID_PHY22F_1_5 0xD565A411
  152. #define PHY_ID_PHY11G_VR9_1_1 0xD565A408
  153. #define PHY_ID_PHY22F_VR9_1_1 0xD565A418
  154. #define PHY_ID_PHY11G_VR9_1_2 0xD565A409
  155. #define PHY_ID_PHY22F_VR9_1_2 0xD565A419
  156. static const int xway_internal_delay[] = {0, 500, 1000, 1500, 2000, 2500,
  157. 3000, 3500};
  158. static int xway_gphy_rgmii_init(struct phy_device *phydev)
  159. {
  160. struct device *dev = &phydev->mdio.dev;
  161. unsigned int delay_size = ARRAY_SIZE(xway_internal_delay);
  162. s32 int_delay;
  163. int val = 0;
  164. if (!phy_interface_is_rgmii(phydev))
  165. return 0;
  166. /* Existing behavior was to use default pin strapping delay in rgmii
  167. * mode, but rgmii should have meant no delay. Warn existing users,
  168. * but do not change anything at the moment.
  169. */
  170. if (phydev->interface == PHY_INTERFACE_MODE_RGMII) {
  171. u16 txskew, rxskew;
  172. val = phy_read(phydev, XWAY_MDIO_MIICTRL);
  173. if (val < 0)
  174. return val;
  175. txskew = FIELD_GET(XWAY_MDIO_MIICTRL_TXSKEW_MASK, val);
  176. rxskew = FIELD_GET(XWAY_MDIO_MIICTRL_RXSKEW_MASK, val);
  177. if (txskew > 0 || rxskew > 0)
  178. phydev_warn(phydev,
  179. "PHY has delays (e.g. via pin strapping), but phy-mode = 'rgmii'\n"
  180. "Should be 'rgmii-id' to use internal delays txskew:%d ps rxskew:%d ps\n",
  181. xway_internal_delay[txskew],
  182. xway_internal_delay[rxskew]);
  183. return 0;
  184. }
  185. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  186. phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  187. int_delay = phy_get_internal_delay(phydev, dev,
  188. xway_internal_delay,
  189. delay_size, true);
  190. /* if rx-internal-delay-ps is missing, use default of 2.0 ns */
  191. if (int_delay < 0)
  192. int_delay = 4; /* 2000 ps */
  193. val |= FIELD_PREP(XWAY_MDIO_MIICTRL_RXSKEW_MASK, int_delay);
  194. }
  195. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID ||
  196. phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID) {
  197. int_delay = phy_get_internal_delay(phydev, dev,
  198. xway_internal_delay,
  199. delay_size, false);
  200. /* if tx-internal-delay-ps is missing, use default of 2.0 ns */
  201. if (int_delay < 0)
  202. int_delay = 4; /* 2000 ps */
  203. val |= FIELD_PREP(XWAY_MDIO_MIICTRL_TXSKEW_MASK, int_delay);
  204. }
  205. return phy_modify(phydev, XWAY_MDIO_MIICTRL,
  206. XWAY_MDIO_MIICTRL_RXSKEW_MASK |
  207. XWAY_MDIO_MIICTRL_TXSKEW_MASK, val);
  208. }
  209. static int xway_gphy_config_init(struct phy_device *phydev)
  210. {
  211. int err;
  212. u32 ledxh;
  213. u32 ledxl;
  214. /* Mask all interrupts */
  215. err = phy_write(phydev, XWAY_MDIO_IMASK, 0);
  216. if (err)
  217. return err;
  218. /* Clear all pending interrupts */
  219. phy_read(phydev, XWAY_MDIO_ISTAT);
  220. /* Ensure that integrated led function is enabled for all leds */
  221. err = phy_write(phydev, XWAY_MDIO_LED,
  222. XWAY_MDIO_LED_LED0_EN |
  223. XWAY_MDIO_LED_LED1_EN |
  224. XWAY_MDIO_LED_LED2_EN |
  225. XWAY_MDIO_LED_LED3_EN);
  226. if (err)
  227. return err;
  228. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCH,
  229. XWAY_MMD_LEDCH_NACS_NONE |
  230. XWAY_MMD_LEDCH_SBF_F02HZ |
  231. XWAY_MMD_LEDCH_FBF_F16HZ);
  232. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LEDCL,
  233. XWAY_MMD_LEDCH_CBLINK_NONE |
  234. XWAY_MMD_LEDCH_SCAN_NONE);
  235. /**
  236. * In most cases only one LED is connected to this phy, so
  237. * configure them all to constant on and pulse mode. LED3 is
  238. * only available in some packages, leave it in its reset
  239. * configuration.
  240. */
  241. ledxh = XWAY_MMD_LEDxH_BLINKF_NONE | XWAY_MMD_LEDxH_CON_LINK10XX;
  242. ledxl = XWAY_MMD_LEDxL_PULSE_TXACT | XWAY_MMD_LEDxL_PULSE_RXACT |
  243. XWAY_MMD_LEDxL_BLINKS_NONE;
  244. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0H, ledxh);
  245. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED0L, ledxl);
  246. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1H, ledxh);
  247. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED1L, ledxl);
  248. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2H, ledxh);
  249. phy_write_mmd(phydev, MDIO_MMD_VEND2, XWAY_MMD_LED2L, ledxl);
  250. err = xway_gphy_rgmii_init(phydev);
  251. if (err)
  252. return err;
  253. return 0;
  254. }
  255. static int xway_gphy14_config_aneg(struct phy_device *phydev)
  256. {
  257. int reg, err;
  258. /* Advertise as multi-port device, see IEEE802.3-2002 40.5.1.1 */
  259. /* This is a workaround for an errata in rev < 1.5 devices */
  260. reg = phy_read(phydev, MII_CTRL1000);
  261. reg |= ADVERTISED_MPD;
  262. err = phy_write(phydev, MII_CTRL1000, reg);
  263. if (err)
  264. return err;
  265. return genphy_config_aneg(phydev);
  266. }
  267. static int xway_gphy_ack_interrupt(struct phy_device *phydev)
  268. {
  269. int reg;
  270. reg = phy_read(phydev, XWAY_MDIO_ISTAT);
  271. return (reg < 0) ? reg : 0;
  272. }
  273. static int xway_gphy_config_intr(struct phy_device *phydev)
  274. {
  275. u16 mask = 0;
  276. int err;
  277. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  278. err = xway_gphy_ack_interrupt(phydev);
  279. if (err)
  280. return err;
  281. mask = XWAY_MDIO_INIT_MASK;
  282. err = phy_write(phydev, XWAY_MDIO_IMASK, mask);
  283. } else {
  284. err = phy_write(phydev, XWAY_MDIO_IMASK, mask);
  285. if (err)
  286. return err;
  287. err = xway_gphy_ack_interrupt(phydev);
  288. }
  289. return err;
  290. }
  291. static irqreturn_t xway_gphy_handle_interrupt(struct phy_device *phydev)
  292. {
  293. int irq_status;
  294. irq_status = phy_read(phydev, XWAY_MDIO_ISTAT);
  295. if (irq_status < 0) {
  296. phy_error(phydev);
  297. return IRQ_NONE;
  298. }
  299. if (!(irq_status & XWAY_MDIO_INIT_MASK))
  300. return IRQ_NONE;
  301. phy_trigger_machine(phydev);
  302. return IRQ_HANDLED;
  303. }
  304. static struct phy_driver xway_gphy[] = {
  305. {
  306. .phy_id = PHY_ID_PHY11G_1_3,
  307. .phy_id_mask = 0xffffffff,
  308. .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.3",
  309. /* PHY_GBIT_FEATURES */
  310. .config_init = xway_gphy_config_init,
  311. .config_aneg = xway_gphy14_config_aneg,
  312. .handle_interrupt = xway_gphy_handle_interrupt,
  313. .config_intr = xway_gphy_config_intr,
  314. .suspend = genphy_suspend,
  315. .resume = genphy_resume,
  316. }, {
  317. .phy_id = PHY_ID_PHY22F_1_3,
  318. .phy_id_mask = 0xffffffff,
  319. .name = "Intel XWAY PHY22F (PEF 7061) v1.3",
  320. /* PHY_BASIC_FEATURES */
  321. .config_init = xway_gphy_config_init,
  322. .config_aneg = xway_gphy14_config_aneg,
  323. .handle_interrupt = xway_gphy_handle_interrupt,
  324. .config_intr = xway_gphy_config_intr,
  325. .suspend = genphy_suspend,
  326. .resume = genphy_resume,
  327. }, {
  328. .phy_id = PHY_ID_PHY11G_1_4,
  329. .phy_id_mask = 0xffffffff,
  330. .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.4",
  331. /* PHY_GBIT_FEATURES */
  332. .config_init = xway_gphy_config_init,
  333. .config_aneg = xway_gphy14_config_aneg,
  334. .handle_interrupt = xway_gphy_handle_interrupt,
  335. .config_intr = xway_gphy_config_intr,
  336. .suspend = genphy_suspend,
  337. .resume = genphy_resume,
  338. }, {
  339. .phy_id = PHY_ID_PHY22F_1_4,
  340. .phy_id_mask = 0xffffffff,
  341. .name = "Intel XWAY PHY22F (PEF 7061) v1.4",
  342. /* PHY_BASIC_FEATURES */
  343. .config_init = xway_gphy_config_init,
  344. .config_aneg = xway_gphy14_config_aneg,
  345. .handle_interrupt = xway_gphy_handle_interrupt,
  346. .config_intr = xway_gphy_config_intr,
  347. .suspend = genphy_suspend,
  348. .resume = genphy_resume,
  349. }, {
  350. .phy_id = PHY_ID_PHY11G_1_5,
  351. .phy_id_mask = 0xffffffff,
  352. .name = "Intel XWAY PHY11G (PEF 7071/PEF 7072) v1.5 / v1.6",
  353. /* PHY_GBIT_FEATURES */
  354. .config_init = xway_gphy_config_init,
  355. .handle_interrupt = xway_gphy_handle_interrupt,
  356. .config_intr = xway_gphy_config_intr,
  357. .suspend = genphy_suspend,
  358. .resume = genphy_resume,
  359. }, {
  360. .phy_id = PHY_ID_PHY22F_1_5,
  361. .phy_id_mask = 0xffffffff,
  362. .name = "Intel XWAY PHY22F (PEF 7061) v1.5 / v1.6",
  363. /* PHY_BASIC_FEATURES */
  364. .config_init = xway_gphy_config_init,
  365. .handle_interrupt = xway_gphy_handle_interrupt,
  366. .config_intr = xway_gphy_config_intr,
  367. .suspend = genphy_suspend,
  368. .resume = genphy_resume,
  369. }, {
  370. .phy_id = PHY_ID_PHY11G_VR9_1_1,
  371. .phy_id_mask = 0xffffffff,
  372. .name = "Intel XWAY PHY11G (xRX v1.1 integrated)",
  373. /* PHY_GBIT_FEATURES */
  374. .config_init = xway_gphy_config_init,
  375. .handle_interrupt = xway_gphy_handle_interrupt,
  376. .config_intr = xway_gphy_config_intr,
  377. .suspend = genphy_suspend,
  378. .resume = genphy_resume,
  379. }, {
  380. .phy_id = PHY_ID_PHY22F_VR9_1_1,
  381. .phy_id_mask = 0xffffffff,
  382. .name = "Intel XWAY PHY22F (xRX v1.1 integrated)",
  383. /* PHY_BASIC_FEATURES */
  384. .config_init = xway_gphy_config_init,
  385. .handle_interrupt = xway_gphy_handle_interrupt,
  386. .config_intr = xway_gphy_config_intr,
  387. .suspend = genphy_suspend,
  388. .resume = genphy_resume,
  389. }, {
  390. .phy_id = PHY_ID_PHY11G_VR9_1_2,
  391. .phy_id_mask = 0xffffffff,
  392. .name = "Intel XWAY PHY11G (xRX v1.2 integrated)",
  393. /* PHY_GBIT_FEATURES */
  394. .config_init = xway_gphy_config_init,
  395. .handle_interrupt = xway_gphy_handle_interrupt,
  396. .config_intr = xway_gphy_config_intr,
  397. .suspend = genphy_suspend,
  398. .resume = genphy_resume,
  399. }, {
  400. .phy_id = PHY_ID_PHY22F_VR9_1_2,
  401. .phy_id_mask = 0xffffffff,
  402. .name = "Intel XWAY PHY22F (xRX v1.2 integrated)",
  403. /* PHY_BASIC_FEATURES */
  404. .config_init = xway_gphy_config_init,
  405. .handle_interrupt = xway_gphy_handle_interrupt,
  406. .config_intr = xway_gphy_config_intr,
  407. .suspend = genphy_suspend,
  408. .resume = genphy_resume,
  409. },
  410. };
  411. module_phy_driver(xway_gphy);
  412. static struct mdio_device_id __maybe_unused xway_gphy_tbl[] = {
  413. { PHY_ID_PHY11G_1_3, 0xffffffff },
  414. { PHY_ID_PHY22F_1_3, 0xffffffff },
  415. { PHY_ID_PHY11G_1_4, 0xffffffff },
  416. { PHY_ID_PHY22F_1_4, 0xffffffff },
  417. { PHY_ID_PHY11G_1_5, 0xffffffff },
  418. { PHY_ID_PHY22F_1_5, 0xffffffff },
  419. { PHY_ID_PHY11G_VR9_1_1, 0xffffffff },
  420. { PHY_ID_PHY22F_VR9_1_1, 0xffffffff },
  421. { PHY_ID_PHY11G_VR9_1_2, 0xffffffff },
  422. { PHY_ID_PHY22F_VR9_1_2, 0xffffffff },
  423. { }
  424. };
  425. MODULE_DEVICE_TABLE(mdio, xway_gphy_tbl);
  426. MODULE_DESCRIPTION("Intel XWAY PHY driver");
  427. MODULE_LICENSE("GPL");