dp83tc811.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for the Texas Instruments DP83TC811 PHY
  4. *
  5. * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
  6. *
  7. */
  8. #include <linux/ethtool.h>
  9. #include <linux/etherdevice.h>
  10. #include <linux/kernel.h>
  11. #include <linux/mii.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/phy.h>
  15. #include <linux/netdevice.h>
  16. #define DP83TC811_PHY_ID 0x2000a253
  17. #define DP83811_DEVADDR 0x1f
  18. #define MII_DP83811_SGMII_CTRL 0x09
  19. #define MII_DP83811_INT_STAT1 0x12
  20. #define MII_DP83811_INT_STAT2 0x13
  21. #define MII_DP83811_INT_STAT3 0x18
  22. #define MII_DP83811_RESET_CTRL 0x1f
  23. #define DP83811_HW_RESET BIT(15)
  24. #define DP83811_SW_RESET BIT(14)
  25. /* INT_STAT1 bits */
  26. #define DP83811_RX_ERR_HF_INT_EN BIT(0)
  27. #define DP83811_MS_TRAINING_INT_EN BIT(1)
  28. #define DP83811_ANEG_COMPLETE_INT_EN BIT(2)
  29. #define DP83811_ESD_EVENT_INT_EN BIT(3)
  30. #define DP83811_WOL_INT_EN BIT(4)
  31. #define DP83811_LINK_STAT_INT_EN BIT(5)
  32. #define DP83811_ENERGY_DET_INT_EN BIT(6)
  33. #define DP83811_LINK_QUAL_INT_EN BIT(7)
  34. /* INT_STAT2 bits */
  35. #define DP83811_JABBER_DET_INT_EN BIT(0)
  36. #define DP83811_POLARITY_INT_EN BIT(1)
  37. #define DP83811_SLEEP_MODE_INT_EN BIT(2)
  38. #define DP83811_OVERTEMP_INT_EN BIT(3)
  39. #define DP83811_OVERVOLTAGE_INT_EN BIT(6)
  40. #define DP83811_UNDERVOLTAGE_INT_EN BIT(7)
  41. /* INT_STAT3 bits */
  42. #define DP83811_LPS_INT_EN BIT(0)
  43. #define DP83811_NO_FRAME_INT_EN BIT(3)
  44. #define DP83811_POR_DONE_INT_EN BIT(4)
  45. #define MII_DP83811_RXSOP1 0x04a5
  46. #define MII_DP83811_RXSOP2 0x04a6
  47. #define MII_DP83811_RXSOP3 0x04a7
  48. /* WoL Registers */
  49. #define MII_DP83811_WOL_CFG 0x04a0
  50. #define MII_DP83811_WOL_STAT 0x04a1
  51. #define MII_DP83811_WOL_DA1 0x04a2
  52. #define MII_DP83811_WOL_DA2 0x04a3
  53. #define MII_DP83811_WOL_DA3 0x04a4
  54. /* WoL bits */
  55. #define DP83811_WOL_MAGIC_EN BIT(0)
  56. #define DP83811_WOL_SECURE_ON BIT(5)
  57. #define DP83811_WOL_EN BIT(7)
  58. #define DP83811_WOL_INDICATION_SEL BIT(8)
  59. #define DP83811_WOL_CLR_INDICATION BIT(11)
  60. /* SGMII CTRL bits */
  61. #define DP83811_TDR_AUTO BIT(8)
  62. #define DP83811_SGMII_EN BIT(12)
  63. #define DP83811_SGMII_AUTO_NEG_EN BIT(13)
  64. #define DP83811_SGMII_TX_ERR_DIS BIT(14)
  65. #define DP83811_SGMII_SOFT_RESET BIT(15)
  66. static int dp83811_ack_interrupt(struct phy_device *phydev)
  67. {
  68. int err;
  69. err = phy_read(phydev, MII_DP83811_INT_STAT1);
  70. if (err < 0)
  71. return err;
  72. err = phy_read(phydev, MII_DP83811_INT_STAT2);
  73. if (err < 0)
  74. return err;
  75. err = phy_read(phydev, MII_DP83811_INT_STAT3);
  76. if (err < 0)
  77. return err;
  78. return 0;
  79. }
  80. static int dp83811_set_wol(struct phy_device *phydev,
  81. struct ethtool_wolinfo *wol)
  82. {
  83. struct net_device *ndev = phydev->attached_dev;
  84. const u8 *mac;
  85. u16 value;
  86. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
  87. mac = (const u8 *)ndev->dev_addr;
  88. if (!is_valid_ether_addr(mac))
  89. return -EINVAL;
  90. /* MAC addresses start with byte 5, but stored in mac[0].
  91. * 811 PHYs store bytes 4|5, 2|3, 0|1
  92. */
  93. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA1,
  94. (mac[1] << 8) | mac[0]);
  95. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA2,
  96. (mac[3] << 8) | mac[2]);
  97. phy_write_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_DA3,
  98. (mac[5] << 8) | mac[4]);
  99. value = phy_read_mmd(phydev, DP83811_DEVADDR,
  100. MII_DP83811_WOL_CFG);
  101. if (wol->wolopts & WAKE_MAGIC)
  102. value |= DP83811_WOL_MAGIC_EN;
  103. else
  104. value &= ~DP83811_WOL_MAGIC_EN;
  105. if (wol->wolopts & WAKE_MAGICSECURE) {
  106. phy_write_mmd(phydev, DP83811_DEVADDR,
  107. MII_DP83811_RXSOP1,
  108. (wol->sopass[1] << 8) | wol->sopass[0]);
  109. phy_write_mmd(phydev, DP83811_DEVADDR,
  110. MII_DP83811_RXSOP2,
  111. (wol->sopass[3] << 8) | wol->sopass[2]);
  112. phy_write_mmd(phydev, DP83811_DEVADDR,
  113. MII_DP83811_RXSOP3,
  114. (wol->sopass[5] << 8) | wol->sopass[4]);
  115. value |= DP83811_WOL_SECURE_ON;
  116. } else {
  117. value &= ~DP83811_WOL_SECURE_ON;
  118. }
  119. /* Clear any pending WoL interrupt */
  120. phy_read(phydev, MII_DP83811_INT_STAT1);
  121. value |= DP83811_WOL_EN | DP83811_WOL_INDICATION_SEL |
  122. DP83811_WOL_CLR_INDICATION;
  123. return phy_write_mmd(phydev, DP83811_DEVADDR,
  124. MII_DP83811_WOL_CFG, value);
  125. } else {
  126. return phy_clear_bits_mmd(phydev, DP83811_DEVADDR,
  127. MII_DP83811_WOL_CFG, DP83811_WOL_EN);
  128. }
  129. }
  130. static void dp83811_get_wol(struct phy_device *phydev,
  131. struct ethtool_wolinfo *wol)
  132. {
  133. u16 sopass_val;
  134. int value;
  135. wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE);
  136. wol->wolopts = 0;
  137. value = phy_read_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG);
  138. if (value & DP83811_WOL_MAGIC_EN)
  139. wol->wolopts |= WAKE_MAGIC;
  140. if (value & DP83811_WOL_SECURE_ON) {
  141. sopass_val = phy_read_mmd(phydev, DP83811_DEVADDR,
  142. MII_DP83811_RXSOP1);
  143. wol->sopass[0] = (sopass_val & 0xff);
  144. wol->sopass[1] = (sopass_val >> 8);
  145. sopass_val = phy_read_mmd(phydev, DP83811_DEVADDR,
  146. MII_DP83811_RXSOP2);
  147. wol->sopass[2] = (sopass_val & 0xff);
  148. wol->sopass[3] = (sopass_val >> 8);
  149. sopass_val = phy_read_mmd(phydev, DP83811_DEVADDR,
  150. MII_DP83811_RXSOP3);
  151. wol->sopass[4] = (sopass_val & 0xff);
  152. wol->sopass[5] = (sopass_val >> 8);
  153. wol->wolopts |= WAKE_MAGICSECURE;
  154. }
  155. /* WoL is not enabled so set wolopts to 0 */
  156. if (!(value & DP83811_WOL_EN))
  157. wol->wolopts = 0;
  158. }
  159. static int dp83811_config_intr(struct phy_device *phydev)
  160. {
  161. int misr_status, err;
  162. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  163. err = dp83811_ack_interrupt(phydev);
  164. if (err)
  165. return err;
  166. misr_status = phy_read(phydev, MII_DP83811_INT_STAT1);
  167. if (misr_status < 0)
  168. return misr_status;
  169. misr_status |= (DP83811_RX_ERR_HF_INT_EN |
  170. DP83811_MS_TRAINING_INT_EN |
  171. DP83811_ANEG_COMPLETE_INT_EN |
  172. DP83811_ESD_EVENT_INT_EN |
  173. DP83811_WOL_INT_EN |
  174. DP83811_LINK_STAT_INT_EN |
  175. DP83811_ENERGY_DET_INT_EN |
  176. DP83811_LINK_QUAL_INT_EN);
  177. err = phy_write(phydev, MII_DP83811_INT_STAT1, misr_status);
  178. if (err < 0)
  179. return err;
  180. misr_status = phy_read(phydev, MII_DP83811_INT_STAT2);
  181. if (misr_status < 0)
  182. return misr_status;
  183. misr_status |= (DP83811_JABBER_DET_INT_EN |
  184. DP83811_POLARITY_INT_EN |
  185. DP83811_SLEEP_MODE_INT_EN |
  186. DP83811_OVERTEMP_INT_EN |
  187. DP83811_OVERVOLTAGE_INT_EN |
  188. DP83811_UNDERVOLTAGE_INT_EN);
  189. err = phy_write(phydev, MII_DP83811_INT_STAT2, misr_status);
  190. if (err < 0)
  191. return err;
  192. misr_status = phy_read(phydev, MII_DP83811_INT_STAT3);
  193. if (misr_status < 0)
  194. return misr_status;
  195. misr_status |= (DP83811_LPS_INT_EN |
  196. DP83811_NO_FRAME_INT_EN |
  197. DP83811_POR_DONE_INT_EN);
  198. err = phy_write(phydev, MII_DP83811_INT_STAT3, misr_status);
  199. } else {
  200. err = phy_write(phydev, MII_DP83811_INT_STAT1, 0);
  201. if (err < 0)
  202. return err;
  203. err = phy_write(phydev, MII_DP83811_INT_STAT2, 0);
  204. if (err < 0)
  205. return err;
  206. err = phy_write(phydev, MII_DP83811_INT_STAT3, 0);
  207. if (err < 0)
  208. return err;
  209. err = dp83811_ack_interrupt(phydev);
  210. }
  211. return err;
  212. }
  213. static irqreturn_t dp83811_handle_interrupt(struct phy_device *phydev)
  214. {
  215. bool trigger_machine = false;
  216. int irq_status;
  217. /* The INT_STAT registers 1, 2 and 3 are holding the interrupt status
  218. * in the upper half (15:8), while the lower half (7:0) is used for
  219. * controlling the interrupt enable state of those individual interrupt
  220. * sources. To determine the possible interrupt sources, just read the
  221. * INT_STAT* register and use it directly to know which interrupts have
  222. * been enabled previously or not.
  223. */
  224. irq_status = phy_read(phydev, MII_DP83811_INT_STAT1);
  225. if (irq_status < 0) {
  226. phy_error(phydev);
  227. return IRQ_NONE;
  228. }
  229. if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
  230. trigger_machine = true;
  231. irq_status = phy_read(phydev, MII_DP83811_INT_STAT2);
  232. if (irq_status < 0) {
  233. phy_error(phydev);
  234. return IRQ_NONE;
  235. }
  236. if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
  237. trigger_machine = true;
  238. irq_status = phy_read(phydev, MII_DP83811_INT_STAT3);
  239. if (irq_status < 0) {
  240. phy_error(phydev);
  241. return IRQ_NONE;
  242. }
  243. if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
  244. trigger_machine = true;
  245. if (!trigger_machine)
  246. return IRQ_NONE;
  247. phy_trigger_machine(phydev);
  248. return IRQ_HANDLED;
  249. }
  250. static int dp83811_config_aneg(struct phy_device *phydev)
  251. {
  252. int value, err;
  253. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  254. value = phy_read(phydev, MII_DP83811_SGMII_CTRL);
  255. if (phydev->autoneg == AUTONEG_ENABLE) {
  256. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  257. (DP83811_SGMII_AUTO_NEG_EN | value));
  258. if (err < 0)
  259. return err;
  260. } else {
  261. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  262. (~DP83811_SGMII_AUTO_NEG_EN & value));
  263. if (err < 0)
  264. return err;
  265. }
  266. }
  267. return genphy_config_aneg(phydev);
  268. }
  269. static int dp83811_config_init(struct phy_device *phydev)
  270. {
  271. int value, err;
  272. value = phy_read(phydev, MII_DP83811_SGMII_CTRL);
  273. if (phydev->interface == PHY_INTERFACE_MODE_SGMII) {
  274. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  275. (DP83811_SGMII_EN | value));
  276. } else {
  277. err = phy_write(phydev, MII_DP83811_SGMII_CTRL,
  278. (~DP83811_SGMII_EN & value));
  279. }
  280. if (err < 0)
  281. return err;
  282. value = DP83811_WOL_MAGIC_EN | DP83811_WOL_SECURE_ON | DP83811_WOL_EN;
  283. return phy_clear_bits_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG,
  284. value);
  285. }
  286. static int dp83811_phy_reset(struct phy_device *phydev)
  287. {
  288. int err;
  289. err = phy_write(phydev, MII_DP83811_RESET_CTRL, DP83811_HW_RESET);
  290. if (err < 0)
  291. return err;
  292. return 0;
  293. }
  294. static int dp83811_suspend(struct phy_device *phydev)
  295. {
  296. int value;
  297. value = phy_read_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG);
  298. if (!(value & DP83811_WOL_EN))
  299. genphy_suspend(phydev);
  300. return 0;
  301. }
  302. static int dp83811_resume(struct phy_device *phydev)
  303. {
  304. genphy_resume(phydev);
  305. phy_set_bits_mmd(phydev, DP83811_DEVADDR, MII_DP83811_WOL_CFG,
  306. DP83811_WOL_CLR_INDICATION);
  307. return 0;
  308. }
  309. static struct phy_driver dp83811_driver[] = {
  310. {
  311. .phy_id = DP83TC811_PHY_ID,
  312. .phy_id_mask = 0xfffffff0,
  313. .name = "TI DP83TC811",
  314. /* PHY_BASIC_FEATURES */
  315. .config_init = dp83811_config_init,
  316. .config_aneg = dp83811_config_aneg,
  317. .soft_reset = dp83811_phy_reset,
  318. .get_wol = dp83811_get_wol,
  319. .set_wol = dp83811_set_wol,
  320. .config_intr = dp83811_config_intr,
  321. .handle_interrupt = dp83811_handle_interrupt,
  322. .suspend = dp83811_suspend,
  323. .resume = dp83811_resume,
  324. },
  325. };
  326. module_phy_driver(dp83811_driver);
  327. static struct mdio_device_id __maybe_unused dp83811_tbl[] = {
  328. { DP83TC811_PHY_ID, 0xfffffff0 },
  329. { },
  330. };
  331. MODULE_DEVICE_TABLE(mdio, dp83811_tbl);
  332. MODULE_DESCRIPTION("Texas Instruments DP83TC811 PHY driver");
  333. MODULE_AUTHOR("Dan Murphy <[email protected]");
  334. MODULE_LICENSE("GPL");