dp83822.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Driver for the Texas Instruments DP83822, DP83825 and DP83826 PHYs.
  3. *
  4. * Copyright (C) 2017 Texas Instruments Inc.
  5. */
  6. #include <linux/ethtool.h>
  7. #include <linux/etherdevice.h>
  8. #include <linux/kernel.h>
  9. #include <linux/mii.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/phy.h>
  13. #include <linux/netdevice.h>
  14. #define DP83822_PHY_ID 0x2000a240
  15. #define DP83825S_PHY_ID 0x2000a140
  16. #define DP83825I_PHY_ID 0x2000a150
  17. #define DP83825CM_PHY_ID 0x2000a160
  18. #define DP83825CS_PHY_ID 0x2000a170
  19. #define DP83826C_PHY_ID 0x2000a130
  20. #define DP83826NC_PHY_ID 0x2000a110
  21. #define DP83822_DEVADDR 0x1f
  22. #define MII_DP83822_CTRL_2 0x0a
  23. #define MII_DP83822_PHYSTS 0x10
  24. #define MII_DP83822_PHYSCR 0x11
  25. #define MII_DP83822_MISR1 0x12
  26. #define MII_DP83822_MISR2 0x13
  27. #define MII_DP83822_FCSCR 0x14
  28. #define MII_DP83822_RCSR 0x17
  29. #define MII_DP83822_RESET_CTRL 0x1f
  30. #define MII_DP83822_GENCFG 0x465
  31. #define MII_DP83822_SOR1 0x467
  32. /* GENCFG */
  33. #define DP83822_SIG_DET_LOW BIT(0)
  34. /* Control Register 2 bits */
  35. #define DP83822_FX_ENABLE BIT(14)
  36. #define DP83822_HW_RESET BIT(15)
  37. #define DP83822_SW_RESET BIT(14)
  38. /* PHY STS bits */
  39. #define DP83822_PHYSTS_DUPLEX BIT(2)
  40. #define DP83822_PHYSTS_10 BIT(1)
  41. #define DP83822_PHYSTS_LINK BIT(0)
  42. /* PHYSCR Register Fields */
  43. #define DP83822_PHYSCR_INT_OE BIT(0) /* Interrupt Output Enable */
  44. #define DP83822_PHYSCR_INTEN BIT(1) /* Interrupt Enable */
  45. /* MISR1 bits */
  46. #define DP83822_RX_ERR_HF_INT_EN BIT(0)
  47. #define DP83822_FALSE_CARRIER_HF_INT_EN BIT(1)
  48. #define DP83822_ANEG_COMPLETE_INT_EN BIT(2)
  49. #define DP83822_DUP_MODE_CHANGE_INT_EN BIT(3)
  50. #define DP83822_SPEED_CHANGED_INT_EN BIT(4)
  51. #define DP83822_LINK_STAT_INT_EN BIT(5)
  52. #define DP83822_ENERGY_DET_INT_EN BIT(6)
  53. #define DP83822_LINK_QUAL_INT_EN BIT(7)
  54. /* MISR2 bits */
  55. #define DP83822_JABBER_DET_INT_EN BIT(0)
  56. #define DP83822_WOL_PKT_INT_EN BIT(1)
  57. #define DP83822_SLEEP_MODE_INT_EN BIT(2)
  58. #define DP83822_MDI_XOVER_INT_EN BIT(3)
  59. #define DP83822_LB_FIFO_INT_EN BIT(4)
  60. #define DP83822_PAGE_RX_INT_EN BIT(5)
  61. #define DP83822_ANEG_ERR_INT_EN BIT(6)
  62. #define DP83822_EEE_ERROR_CHANGE_INT_EN BIT(7)
  63. /* INT_STAT1 bits */
  64. #define DP83822_WOL_INT_EN BIT(4)
  65. #define DP83822_WOL_INT_STAT BIT(12)
  66. #define MII_DP83822_RXSOP1 0x04a5
  67. #define MII_DP83822_RXSOP2 0x04a6
  68. #define MII_DP83822_RXSOP3 0x04a7
  69. /* WoL Registers */
  70. #define MII_DP83822_WOL_CFG 0x04a0
  71. #define MII_DP83822_WOL_STAT 0x04a1
  72. #define MII_DP83822_WOL_DA1 0x04a2
  73. #define MII_DP83822_WOL_DA2 0x04a3
  74. #define MII_DP83822_WOL_DA3 0x04a4
  75. /* WoL bits */
  76. #define DP83822_WOL_MAGIC_EN BIT(0)
  77. #define DP83822_WOL_SECURE_ON BIT(5)
  78. #define DP83822_WOL_EN BIT(7)
  79. #define DP83822_WOL_INDICATION_SEL BIT(8)
  80. #define DP83822_WOL_CLR_INDICATION BIT(11)
  81. /* RCSR bits */
  82. #define DP83822_RGMII_MODE_EN BIT(9)
  83. #define DP83822_RX_CLK_SHIFT BIT(12)
  84. #define DP83822_TX_CLK_SHIFT BIT(11)
  85. /* SOR1 mode */
  86. #define DP83822_STRAP_MODE1 0
  87. #define DP83822_STRAP_MODE2 BIT(0)
  88. #define DP83822_STRAP_MODE3 BIT(1)
  89. #define DP83822_STRAP_MODE4 GENMASK(1, 0)
  90. #define DP83822_COL_STRAP_MASK GENMASK(11, 10)
  91. #define DP83822_COL_SHIFT 10
  92. #define DP83822_RX_ER_STR_MASK GENMASK(9, 8)
  93. #define DP83822_RX_ER_SHIFT 8
  94. #define MII_DP83822_FIBER_ADVERTISE (ADVERTISED_TP | ADVERTISED_MII | \
  95. ADVERTISED_FIBRE | \
  96. ADVERTISED_Pause | ADVERTISED_Asym_Pause)
  97. struct dp83822_private {
  98. bool fx_signal_det_low;
  99. int fx_enabled;
  100. u16 fx_sd_enable;
  101. };
  102. static int dp83822_set_wol(struct phy_device *phydev,
  103. struct ethtool_wolinfo *wol)
  104. {
  105. struct net_device *ndev = phydev->attached_dev;
  106. u16 value;
  107. const u8 *mac;
  108. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE)) {
  109. mac = (const u8 *)ndev->dev_addr;
  110. if (!is_valid_ether_addr(mac))
  111. return -EINVAL;
  112. /* MAC addresses start with byte 5, but stored in mac[0].
  113. * 822 PHYs store bytes 4|5, 2|3, 0|1
  114. */
  115. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA1,
  116. (mac[1] << 8) | mac[0]);
  117. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA2,
  118. (mac[3] << 8) | mac[2]);
  119. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_DA3,
  120. (mac[5] << 8) | mac[4]);
  121. value = phy_read_mmd(phydev, DP83822_DEVADDR,
  122. MII_DP83822_WOL_CFG);
  123. if (wol->wolopts & WAKE_MAGIC)
  124. value |= DP83822_WOL_MAGIC_EN;
  125. else
  126. value &= ~DP83822_WOL_MAGIC_EN;
  127. if (wol->wolopts & WAKE_MAGICSECURE) {
  128. phy_write_mmd(phydev, DP83822_DEVADDR,
  129. MII_DP83822_RXSOP1,
  130. (wol->sopass[1] << 8) | wol->sopass[0]);
  131. phy_write_mmd(phydev, DP83822_DEVADDR,
  132. MII_DP83822_RXSOP2,
  133. (wol->sopass[3] << 8) | wol->sopass[2]);
  134. phy_write_mmd(phydev, DP83822_DEVADDR,
  135. MII_DP83822_RXSOP3,
  136. (wol->sopass[5] << 8) | wol->sopass[4]);
  137. value |= DP83822_WOL_SECURE_ON;
  138. } else {
  139. value &= ~DP83822_WOL_SECURE_ON;
  140. }
  141. /* Clear any pending WoL interrupt */
  142. phy_read(phydev, MII_DP83822_MISR2);
  143. value |= DP83822_WOL_EN | DP83822_WOL_INDICATION_SEL |
  144. DP83822_WOL_CLR_INDICATION;
  145. return phy_write_mmd(phydev, DP83822_DEVADDR,
  146. MII_DP83822_WOL_CFG, value);
  147. } else {
  148. return phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
  149. MII_DP83822_WOL_CFG, DP83822_WOL_EN);
  150. }
  151. }
  152. static void dp83822_get_wol(struct phy_device *phydev,
  153. struct ethtool_wolinfo *wol)
  154. {
  155. int value;
  156. u16 sopass_val;
  157. wol->supported = (WAKE_MAGIC | WAKE_MAGICSECURE);
  158. wol->wolopts = 0;
  159. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  160. if (value & DP83822_WOL_MAGIC_EN)
  161. wol->wolopts |= WAKE_MAGIC;
  162. if (value & DP83822_WOL_SECURE_ON) {
  163. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  164. MII_DP83822_RXSOP1);
  165. wol->sopass[0] = (sopass_val & 0xff);
  166. wol->sopass[1] = (sopass_val >> 8);
  167. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  168. MII_DP83822_RXSOP2);
  169. wol->sopass[2] = (sopass_val & 0xff);
  170. wol->sopass[3] = (sopass_val >> 8);
  171. sopass_val = phy_read_mmd(phydev, DP83822_DEVADDR,
  172. MII_DP83822_RXSOP3);
  173. wol->sopass[4] = (sopass_val & 0xff);
  174. wol->sopass[5] = (sopass_val >> 8);
  175. wol->wolopts |= WAKE_MAGICSECURE;
  176. }
  177. /* WoL is not enabled so set wolopts to 0 */
  178. if (!(value & DP83822_WOL_EN))
  179. wol->wolopts = 0;
  180. }
  181. static int dp83822_config_intr(struct phy_device *phydev)
  182. {
  183. struct dp83822_private *dp83822 = phydev->priv;
  184. int misr_status;
  185. int physcr_status;
  186. int err;
  187. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  188. misr_status = phy_read(phydev, MII_DP83822_MISR1);
  189. if (misr_status < 0)
  190. return misr_status;
  191. misr_status |= (DP83822_LINK_STAT_INT_EN |
  192. DP83822_ENERGY_DET_INT_EN |
  193. DP83822_LINK_QUAL_INT_EN);
  194. /* Private data pointer is NULL on DP83825/26 */
  195. if (!dp83822 || !dp83822->fx_enabled)
  196. misr_status |= DP83822_ANEG_COMPLETE_INT_EN |
  197. DP83822_DUP_MODE_CHANGE_INT_EN |
  198. DP83822_SPEED_CHANGED_INT_EN;
  199. err = phy_write(phydev, MII_DP83822_MISR1, misr_status);
  200. if (err < 0)
  201. return err;
  202. misr_status = phy_read(phydev, MII_DP83822_MISR2);
  203. if (misr_status < 0)
  204. return misr_status;
  205. misr_status |= (DP83822_JABBER_DET_INT_EN |
  206. DP83822_SLEEP_MODE_INT_EN |
  207. DP83822_LB_FIFO_INT_EN |
  208. DP83822_PAGE_RX_INT_EN |
  209. DP83822_EEE_ERROR_CHANGE_INT_EN);
  210. /* Private data pointer is NULL on DP83825/26 */
  211. if (!dp83822 || !dp83822->fx_enabled)
  212. misr_status |= DP83822_ANEG_ERR_INT_EN |
  213. DP83822_WOL_PKT_INT_EN;
  214. err = phy_write(phydev, MII_DP83822_MISR2, misr_status);
  215. if (err < 0)
  216. return err;
  217. physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
  218. if (physcr_status < 0)
  219. return physcr_status;
  220. physcr_status |= DP83822_PHYSCR_INT_OE | DP83822_PHYSCR_INTEN;
  221. } else {
  222. err = phy_write(phydev, MII_DP83822_MISR1, 0);
  223. if (err < 0)
  224. return err;
  225. err = phy_write(phydev, MII_DP83822_MISR2, 0);
  226. if (err < 0)
  227. return err;
  228. physcr_status = phy_read(phydev, MII_DP83822_PHYSCR);
  229. if (physcr_status < 0)
  230. return physcr_status;
  231. physcr_status &= ~DP83822_PHYSCR_INTEN;
  232. }
  233. return phy_write(phydev, MII_DP83822_PHYSCR, physcr_status);
  234. }
  235. static irqreturn_t dp83822_handle_interrupt(struct phy_device *phydev)
  236. {
  237. bool trigger_machine = false;
  238. int irq_status;
  239. /* The MISR1 and MISR2 registers are holding the interrupt status in
  240. * the upper half (15:8), while the lower half (7:0) is used for
  241. * controlling the interrupt enable state of those individual interrupt
  242. * sources. To determine the possible interrupt sources, just read the
  243. * MISR* register and use it directly to know which interrupts have
  244. * been enabled previously or not.
  245. */
  246. irq_status = phy_read(phydev, MII_DP83822_MISR1);
  247. if (irq_status < 0) {
  248. phy_error(phydev);
  249. return IRQ_NONE;
  250. }
  251. if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
  252. trigger_machine = true;
  253. irq_status = phy_read(phydev, MII_DP83822_MISR2);
  254. if (irq_status < 0) {
  255. phy_error(phydev);
  256. return IRQ_NONE;
  257. }
  258. if (irq_status & ((irq_status & GENMASK(7, 0)) << 8))
  259. trigger_machine = true;
  260. if (!trigger_machine)
  261. return IRQ_NONE;
  262. phy_trigger_machine(phydev);
  263. return IRQ_HANDLED;
  264. }
  265. static int dp8382x_disable_wol(struct phy_device *phydev)
  266. {
  267. return phy_clear_bits_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG,
  268. DP83822_WOL_EN | DP83822_WOL_MAGIC_EN |
  269. DP83822_WOL_SECURE_ON);
  270. }
  271. static int dp83822_read_status(struct phy_device *phydev)
  272. {
  273. struct dp83822_private *dp83822 = phydev->priv;
  274. int status = phy_read(phydev, MII_DP83822_PHYSTS);
  275. int ctrl2;
  276. int ret;
  277. if (dp83822->fx_enabled) {
  278. if (status & DP83822_PHYSTS_LINK) {
  279. phydev->speed = SPEED_UNKNOWN;
  280. phydev->duplex = DUPLEX_UNKNOWN;
  281. } else {
  282. ctrl2 = phy_read(phydev, MII_DP83822_CTRL_2);
  283. if (ctrl2 < 0)
  284. return ctrl2;
  285. if (!(ctrl2 & DP83822_FX_ENABLE)) {
  286. ret = phy_write(phydev, MII_DP83822_CTRL_2,
  287. DP83822_FX_ENABLE | ctrl2);
  288. if (ret < 0)
  289. return ret;
  290. }
  291. }
  292. }
  293. ret = genphy_read_status(phydev);
  294. if (ret)
  295. return ret;
  296. if (status < 0)
  297. return status;
  298. if (status & DP83822_PHYSTS_DUPLEX)
  299. phydev->duplex = DUPLEX_FULL;
  300. else
  301. phydev->duplex = DUPLEX_HALF;
  302. if (status & DP83822_PHYSTS_10)
  303. phydev->speed = SPEED_10;
  304. else
  305. phydev->speed = SPEED_100;
  306. return 0;
  307. }
  308. static int dp83822_config_init(struct phy_device *phydev)
  309. {
  310. struct dp83822_private *dp83822 = phydev->priv;
  311. struct device *dev = &phydev->mdio.dev;
  312. int rgmii_delay;
  313. s32 rx_int_delay;
  314. s32 tx_int_delay;
  315. int err = 0;
  316. int bmcr;
  317. if (phy_interface_is_rgmii(phydev)) {
  318. rx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
  319. true);
  320. if (rx_int_delay <= 0)
  321. rgmii_delay = 0;
  322. else
  323. rgmii_delay = DP83822_RX_CLK_SHIFT;
  324. tx_int_delay = phy_get_internal_delay(phydev, dev, NULL, 0,
  325. false);
  326. if (tx_int_delay <= 0)
  327. rgmii_delay &= ~DP83822_TX_CLK_SHIFT;
  328. else
  329. rgmii_delay |= DP83822_TX_CLK_SHIFT;
  330. if (rgmii_delay) {
  331. err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
  332. MII_DP83822_RCSR, rgmii_delay);
  333. if (err)
  334. return err;
  335. }
  336. phy_set_bits_mmd(phydev, DP83822_DEVADDR,
  337. MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
  338. } else {
  339. phy_clear_bits_mmd(phydev, DP83822_DEVADDR,
  340. MII_DP83822_RCSR, DP83822_RGMII_MODE_EN);
  341. }
  342. if (dp83822->fx_enabled) {
  343. err = phy_modify(phydev, MII_DP83822_CTRL_2,
  344. DP83822_FX_ENABLE, 1);
  345. if (err < 0)
  346. return err;
  347. /* Only allow advertising what this PHY supports */
  348. linkmode_and(phydev->advertising, phydev->advertising,
  349. phydev->supported);
  350. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
  351. phydev->supported);
  352. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT,
  353. phydev->advertising);
  354. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
  355. phydev->supported);
  356. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
  357. phydev->supported);
  358. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
  359. phydev->advertising);
  360. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
  361. phydev->advertising);
  362. /* Auto neg is not supported in fiber mode */
  363. bmcr = phy_read(phydev, MII_BMCR);
  364. if (bmcr < 0)
  365. return bmcr;
  366. if (bmcr & BMCR_ANENABLE) {
  367. err = phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0);
  368. if (err < 0)
  369. return err;
  370. }
  371. phydev->autoneg = AUTONEG_DISABLE;
  372. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  373. phydev->supported);
  374. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  375. phydev->advertising);
  376. /* Setup fiber advertisement */
  377. err = phy_modify_changed(phydev, MII_ADVERTISE,
  378. MII_DP83822_FIBER_ADVERTISE,
  379. MII_DP83822_FIBER_ADVERTISE);
  380. if (err < 0)
  381. return err;
  382. if (dp83822->fx_signal_det_low) {
  383. err = phy_set_bits_mmd(phydev, DP83822_DEVADDR,
  384. MII_DP83822_GENCFG,
  385. DP83822_SIG_DET_LOW);
  386. if (err)
  387. return err;
  388. }
  389. }
  390. return dp8382x_disable_wol(phydev);
  391. }
  392. static int dp8382x_config_init(struct phy_device *phydev)
  393. {
  394. return dp8382x_disable_wol(phydev);
  395. }
  396. static int dp83822_phy_reset(struct phy_device *phydev)
  397. {
  398. int err;
  399. err = phy_write(phydev, MII_DP83822_RESET_CTRL, DP83822_SW_RESET);
  400. if (err < 0)
  401. return err;
  402. return phydev->drv->config_init(phydev);
  403. }
  404. #ifdef CONFIG_OF_MDIO
  405. static int dp83822_of_init(struct phy_device *phydev)
  406. {
  407. struct dp83822_private *dp83822 = phydev->priv;
  408. struct device *dev = &phydev->mdio.dev;
  409. /* Signal detection for the PHY is only enabled if the FX_EN and the
  410. * SD_EN pins are strapped. Signal detection can only enabled if FX_EN
  411. * is strapped otherwise signal detection is disabled for the PHY.
  412. */
  413. if (dp83822->fx_enabled && dp83822->fx_sd_enable)
  414. dp83822->fx_signal_det_low = device_property_present(dev,
  415. "ti,link-loss-low");
  416. if (!dp83822->fx_enabled)
  417. dp83822->fx_enabled = device_property_present(dev,
  418. "ti,fiber-mode");
  419. return 0;
  420. }
  421. #else
  422. static int dp83822_of_init(struct phy_device *phydev)
  423. {
  424. return 0;
  425. }
  426. #endif /* CONFIG_OF_MDIO */
  427. static int dp83822_read_straps(struct phy_device *phydev)
  428. {
  429. struct dp83822_private *dp83822 = phydev->priv;
  430. int fx_enabled, fx_sd_enable;
  431. int val;
  432. val = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_SOR1);
  433. if (val < 0)
  434. return val;
  435. fx_enabled = (val & DP83822_COL_STRAP_MASK) >> DP83822_COL_SHIFT;
  436. if (fx_enabled == DP83822_STRAP_MODE2 ||
  437. fx_enabled == DP83822_STRAP_MODE3)
  438. dp83822->fx_enabled = 1;
  439. if (dp83822->fx_enabled) {
  440. fx_sd_enable = (val & DP83822_RX_ER_STR_MASK) >> DP83822_RX_ER_SHIFT;
  441. if (fx_sd_enable == DP83822_STRAP_MODE3 ||
  442. fx_sd_enable == DP83822_STRAP_MODE4)
  443. dp83822->fx_sd_enable = 1;
  444. }
  445. return 0;
  446. }
  447. static int dp83822_probe(struct phy_device *phydev)
  448. {
  449. struct dp83822_private *dp83822;
  450. int ret;
  451. dp83822 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83822),
  452. GFP_KERNEL);
  453. if (!dp83822)
  454. return -ENOMEM;
  455. phydev->priv = dp83822;
  456. ret = dp83822_read_straps(phydev);
  457. if (ret)
  458. return ret;
  459. dp83822_of_init(phydev);
  460. if (dp83822->fx_enabled)
  461. phydev->port = PORT_FIBRE;
  462. return 0;
  463. }
  464. static int dp83822_suspend(struct phy_device *phydev)
  465. {
  466. int value;
  467. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  468. if (!(value & DP83822_WOL_EN))
  469. genphy_suspend(phydev);
  470. return 0;
  471. }
  472. static int dp83822_resume(struct phy_device *phydev)
  473. {
  474. int value;
  475. genphy_resume(phydev);
  476. value = phy_read_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG);
  477. phy_write_mmd(phydev, DP83822_DEVADDR, MII_DP83822_WOL_CFG, value |
  478. DP83822_WOL_CLR_INDICATION);
  479. return 0;
  480. }
  481. #define DP83822_PHY_DRIVER(_id, _name) \
  482. { \
  483. PHY_ID_MATCH_MODEL(_id), \
  484. .name = (_name), \
  485. /* PHY_BASIC_FEATURES */ \
  486. .probe = dp83822_probe, \
  487. .soft_reset = dp83822_phy_reset, \
  488. .config_init = dp83822_config_init, \
  489. .read_status = dp83822_read_status, \
  490. .get_wol = dp83822_get_wol, \
  491. .set_wol = dp83822_set_wol, \
  492. .config_intr = dp83822_config_intr, \
  493. .handle_interrupt = dp83822_handle_interrupt, \
  494. .suspend = dp83822_suspend, \
  495. .resume = dp83822_resume, \
  496. }
  497. #define DP8382X_PHY_DRIVER(_id, _name) \
  498. { \
  499. PHY_ID_MATCH_MODEL(_id), \
  500. .name = (_name), \
  501. /* PHY_BASIC_FEATURES */ \
  502. .soft_reset = dp83822_phy_reset, \
  503. .config_init = dp8382x_config_init, \
  504. .get_wol = dp83822_get_wol, \
  505. .set_wol = dp83822_set_wol, \
  506. .config_intr = dp83822_config_intr, \
  507. .handle_interrupt = dp83822_handle_interrupt, \
  508. .suspend = dp83822_suspend, \
  509. .resume = dp83822_resume, \
  510. }
  511. static struct phy_driver dp83822_driver[] = {
  512. DP83822_PHY_DRIVER(DP83822_PHY_ID, "TI DP83822"),
  513. DP8382X_PHY_DRIVER(DP83825I_PHY_ID, "TI DP83825I"),
  514. DP8382X_PHY_DRIVER(DP83826C_PHY_ID, "TI DP83826C"),
  515. DP8382X_PHY_DRIVER(DP83826NC_PHY_ID, "TI DP83826NC"),
  516. DP8382X_PHY_DRIVER(DP83825S_PHY_ID, "TI DP83825S"),
  517. DP8382X_PHY_DRIVER(DP83825CM_PHY_ID, "TI DP83825M"),
  518. DP8382X_PHY_DRIVER(DP83825CS_PHY_ID, "TI DP83825CS"),
  519. };
  520. module_phy_driver(dp83822_driver);
  521. static struct mdio_device_id __maybe_unused dp83822_tbl[] = {
  522. { DP83822_PHY_ID, 0xfffffff0 },
  523. { DP83825I_PHY_ID, 0xfffffff0 },
  524. { DP83826C_PHY_ID, 0xfffffff0 },
  525. { DP83826NC_PHY_ID, 0xfffffff0 },
  526. { DP83825S_PHY_ID, 0xfffffff0 },
  527. { DP83825CM_PHY_ID, 0xfffffff0 },
  528. { DP83825CS_PHY_ID, 0xfffffff0 },
  529. { },
  530. };
  531. MODULE_DEVICE_TABLE(mdio, dp83822_tbl);
  532. MODULE_DESCRIPTION("Texas Instruments DP83822 PHY driver");
  533. MODULE_AUTHOR("Dan Murphy <[email protected]");
  534. MODULE_LICENSE("GPL v2");