aquantia_main.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for Aquantia PHY
  4. *
  5. * Author: Shaohui Xie <[email protected]>
  6. *
  7. * Copyright 2015 Freescale Semiconductor, Inc.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/delay.h>
  12. #include <linux/bitfield.h>
  13. #include <linux/phy.h>
  14. #include "aquantia.h"
  15. #define PHY_ID_AQ1202 0x03a1b445
  16. #define PHY_ID_AQ2104 0x03a1b460
  17. #define PHY_ID_AQR105 0x03a1b4a2
  18. #define PHY_ID_AQR106 0x03a1b4d0
  19. #define PHY_ID_AQR107 0x03a1b4e0
  20. #define PHY_ID_AQCS109 0x03a1b5c2
  21. #define PHY_ID_AQR405 0x03a1b4b0
  22. #define PHY_ID_AQR113C 0x31c31c12
  23. #define PHY_ID_AQR115C 0x31c31c33
  24. #define MDIO_PHYXS_VEND_IF_STATUS 0xe812
  25. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK GENMASK(7, 3)
  26. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR 0
  27. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_KX 1
  28. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI 2
  29. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII 3
  30. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_XAUI 4
  31. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII 6
  32. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_RXAUI 7
  33. #define MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII 10
  34. #define MDIO_AN_VEND_PROV 0xc400
  35. #define MDIO_AN_VEND_PROV_1000BASET_FULL BIT(15)
  36. #define MDIO_AN_VEND_PROV_1000BASET_HALF BIT(14)
  37. #define MDIO_AN_VEND_PROV_5000BASET_FULL BIT(11)
  38. #define MDIO_AN_VEND_PROV_2500BASET_FULL BIT(10)
  39. #define MDIO_AN_VEND_PROV_DOWNSHIFT_EN BIT(4)
  40. #define MDIO_AN_VEND_PROV_DOWNSHIFT_MASK GENMASK(3, 0)
  41. #define MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT 4
  42. #define MDIO_AN_TX_VEND_STATUS1 0xc800
  43. #define MDIO_AN_TX_VEND_STATUS1_RATE_MASK GENMASK(3, 1)
  44. #define MDIO_AN_TX_VEND_STATUS1_10BASET 0
  45. #define MDIO_AN_TX_VEND_STATUS1_100BASETX 1
  46. #define MDIO_AN_TX_VEND_STATUS1_1000BASET 2
  47. #define MDIO_AN_TX_VEND_STATUS1_10GBASET 3
  48. #define MDIO_AN_TX_VEND_STATUS1_2500BASET 4
  49. #define MDIO_AN_TX_VEND_STATUS1_5000BASET 5
  50. #define MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX BIT(0)
  51. #define MDIO_AN_TX_VEND_INT_STATUS1 0xcc00
  52. #define MDIO_AN_TX_VEND_INT_STATUS1_DOWNSHIFT BIT(1)
  53. #define MDIO_AN_TX_VEND_INT_STATUS2 0xcc01
  54. #define MDIO_AN_TX_VEND_INT_STATUS2_MASK BIT(0)
  55. #define MDIO_AN_TX_VEND_INT_MASK2 0xd401
  56. #define MDIO_AN_TX_VEND_INT_MASK2_LINK BIT(0)
  57. #define MDIO_AN_RX_LP_STAT1 0xe820
  58. #define MDIO_AN_RX_LP_STAT1_1000BASET_FULL BIT(15)
  59. #define MDIO_AN_RX_LP_STAT1_1000BASET_HALF BIT(14)
  60. #define MDIO_AN_RX_LP_STAT1_SHORT_REACH BIT(13)
  61. #define MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT BIT(12)
  62. #define MDIO_AN_RX_LP_STAT1_AQ_PHY BIT(2)
  63. #define MDIO_AN_RX_LP_STAT4 0xe823
  64. #define MDIO_AN_RX_LP_STAT4_FW_MAJOR GENMASK(15, 8)
  65. #define MDIO_AN_RX_LP_STAT4_FW_MINOR GENMASK(7, 0)
  66. #define MDIO_AN_RX_VEND_STAT3 0xe832
  67. #define MDIO_AN_RX_VEND_STAT3_AFR BIT(0)
  68. /* MDIO_MMD_C22EXT */
  69. #define MDIO_C22EXT_STAT_SGMII_RX_GOOD_FRAMES 0xd292
  70. #define MDIO_C22EXT_STAT_SGMII_RX_BAD_FRAMES 0xd294
  71. #define MDIO_C22EXT_STAT_SGMII_RX_FALSE_CARRIER 0xd297
  72. #define MDIO_C22EXT_STAT_SGMII_TX_GOOD_FRAMES 0xd313
  73. #define MDIO_C22EXT_STAT_SGMII_TX_BAD_FRAMES 0xd315
  74. #define MDIO_C22EXT_STAT_SGMII_TX_FALSE_CARRIER 0xd317
  75. #define MDIO_C22EXT_STAT_SGMII_TX_COLLISIONS 0xd318
  76. #define MDIO_C22EXT_STAT_SGMII_TX_LINE_COLLISIONS 0xd319
  77. #define MDIO_C22EXT_STAT_SGMII_TX_FRAME_ALIGN_ERR 0xd31a
  78. #define MDIO_C22EXT_STAT_SGMII_TX_RUNT_FRAMES 0xd31b
  79. /* Vendor specific 1, MDIO_MMD_VEND1 */
  80. #define VEND1_GLOBAL_FW_ID 0x0020
  81. #define VEND1_GLOBAL_FW_ID_MAJOR GENMASK(15, 8)
  82. #define VEND1_GLOBAL_FW_ID_MINOR GENMASK(7, 0)
  83. #define VEND1_GLOBAL_GEN_STAT2 0xc831
  84. #define VEND1_GLOBAL_GEN_STAT2_OP_IN_PROG BIT(15)
  85. /* The following registers all have similar layouts; first the registers... */
  86. #define VEND1_GLOBAL_CFG_10M 0x0310
  87. #define VEND1_GLOBAL_CFG_100M 0x031b
  88. #define VEND1_GLOBAL_CFG_1G 0x031c
  89. #define VEND1_GLOBAL_CFG_2_5G 0x031d
  90. #define VEND1_GLOBAL_CFG_5G 0x031e
  91. #define VEND1_GLOBAL_CFG_10G 0x031f
  92. /* ...and now the fields */
  93. #define VEND1_GLOBAL_CFG_RATE_ADAPT GENMASK(8, 7)
  94. #define VEND1_GLOBAL_CFG_RATE_ADAPT_NONE 0
  95. #define VEND1_GLOBAL_CFG_RATE_ADAPT_USX 1
  96. #define VEND1_GLOBAL_CFG_RATE_ADAPT_PAUSE 2
  97. #define VEND1_GLOBAL_RSVD_STAT1 0xc885
  98. #define VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID GENMASK(7, 4)
  99. #define VEND1_GLOBAL_RSVD_STAT1_PROV_ID GENMASK(3, 0)
  100. #define VEND1_GLOBAL_RSVD_STAT9 0xc88d
  101. #define VEND1_GLOBAL_RSVD_STAT9_MODE GENMASK(7, 0)
  102. #define VEND1_GLOBAL_RSVD_STAT9_1000BT2 0x23
  103. #define VEND1_GLOBAL_INT_STD_STATUS 0xfc00
  104. #define VEND1_GLOBAL_INT_VEND_STATUS 0xfc01
  105. #define VEND1_GLOBAL_INT_STD_MASK 0xff00
  106. #define VEND1_GLOBAL_INT_STD_MASK_PMA1 BIT(15)
  107. #define VEND1_GLOBAL_INT_STD_MASK_PMA2 BIT(14)
  108. #define VEND1_GLOBAL_INT_STD_MASK_PCS1 BIT(13)
  109. #define VEND1_GLOBAL_INT_STD_MASK_PCS2 BIT(12)
  110. #define VEND1_GLOBAL_INT_STD_MASK_PCS3 BIT(11)
  111. #define VEND1_GLOBAL_INT_STD_MASK_PHY_XS1 BIT(10)
  112. #define VEND1_GLOBAL_INT_STD_MASK_PHY_XS2 BIT(9)
  113. #define VEND1_GLOBAL_INT_STD_MASK_AN1 BIT(8)
  114. #define VEND1_GLOBAL_INT_STD_MASK_AN2 BIT(7)
  115. #define VEND1_GLOBAL_INT_STD_MASK_GBE BIT(6)
  116. #define VEND1_GLOBAL_INT_STD_MASK_ALL BIT(0)
  117. #define VEND1_GLOBAL_INT_VEND_MASK 0xff01
  118. #define VEND1_GLOBAL_INT_VEND_MASK_PMA BIT(15)
  119. #define VEND1_GLOBAL_INT_VEND_MASK_PCS BIT(14)
  120. #define VEND1_GLOBAL_INT_VEND_MASK_PHY_XS BIT(13)
  121. #define VEND1_GLOBAL_INT_VEND_MASK_AN BIT(12)
  122. #define VEND1_GLOBAL_INT_VEND_MASK_GBE BIT(11)
  123. #define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL1 BIT(2)
  124. #define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL2 BIT(1)
  125. #define VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 BIT(0)
  126. /* Sleep and timeout for checking if the Processor-Intensive
  127. * MDIO operation is finished
  128. */
  129. #define AQR107_OP_IN_PROG_SLEEP 1000
  130. #define AQR107_OP_IN_PROG_TIMEOUT 100000
  131. struct aqr107_hw_stat {
  132. const char *name;
  133. int reg;
  134. int size;
  135. };
  136. #define SGMII_STAT(n, r, s) { n, MDIO_C22EXT_STAT_SGMII_ ## r, s }
  137. static const struct aqr107_hw_stat aqr107_hw_stats[] = {
  138. SGMII_STAT("sgmii_rx_good_frames", RX_GOOD_FRAMES, 26),
  139. SGMII_STAT("sgmii_rx_bad_frames", RX_BAD_FRAMES, 26),
  140. SGMII_STAT("sgmii_rx_false_carrier_events", RX_FALSE_CARRIER, 8),
  141. SGMII_STAT("sgmii_tx_good_frames", TX_GOOD_FRAMES, 26),
  142. SGMII_STAT("sgmii_tx_bad_frames", TX_BAD_FRAMES, 26),
  143. SGMII_STAT("sgmii_tx_false_carrier_events", TX_FALSE_CARRIER, 8),
  144. SGMII_STAT("sgmii_tx_collisions", TX_COLLISIONS, 8),
  145. SGMII_STAT("sgmii_tx_line_collisions", TX_LINE_COLLISIONS, 8),
  146. SGMII_STAT("sgmii_tx_frame_alignment_err", TX_FRAME_ALIGN_ERR, 16),
  147. SGMII_STAT("sgmii_tx_runt_frames", TX_RUNT_FRAMES, 22),
  148. };
  149. #define AQR107_SGMII_STAT_SZ ARRAY_SIZE(aqr107_hw_stats)
  150. struct aqr107_priv {
  151. u64 sgmii_stats[AQR107_SGMII_STAT_SZ];
  152. };
  153. static int aqr107_get_sset_count(struct phy_device *phydev)
  154. {
  155. return AQR107_SGMII_STAT_SZ;
  156. }
  157. static void aqr107_get_strings(struct phy_device *phydev, u8 *data)
  158. {
  159. int i;
  160. for (i = 0; i < AQR107_SGMII_STAT_SZ; i++)
  161. strscpy(data + i * ETH_GSTRING_LEN, aqr107_hw_stats[i].name,
  162. ETH_GSTRING_LEN);
  163. }
  164. static u64 aqr107_get_stat(struct phy_device *phydev, int index)
  165. {
  166. const struct aqr107_hw_stat *stat = aqr107_hw_stats + index;
  167. int len_l = min(stat->size, 16);
  168. int len_h = stat->size - len_l;
  169. u64 ret;
  170. int val;
  171. val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg);
  172. if (val < 0)
  173. return U64_MAX;
  174. ret = val & GENMASK(len_l - 1, 0);
  175. if (len_h) {
  176. val = phy_read_mmd(phydev, MDIO_MMD_C22EXT, stat->reg + 1);
  177. if (val < 0)
  178. return U64_MAX;
  179. ret += (val & GENMASK(len_h - 1, 0)) << 16;
  180. }
  181. return ret;
  182. }
  183. static void aqr107_get_stats(struct phy_device *phydev,
  184. struct ethtool_stats *stats, u64 *data)
  185. {
  186. struct aqr107_priv *priv = phydev->priv;
  187. u64 val;
  188. int i;
  189. for (i = 0; i < AQR107_SGMII_STAT_SZ; i++) {
  190. val = aqr107_get_stat(phydev, i);
  191. if (val == U64_MAX)
  192. phydev_err(phydev, "Reading HW Statistics failed for %s\n",
  193. aqr107_hw_stats[i].name);
  194. else
  195. priv->sgmii_stats[i] += val;
  196. data[i] = priv->sgmii_stats[i];
  197. }
  198. }
  199. static int aqr_config_aneg(struct phy_device *phydev)
  200. {
  201. bool changed = false;
  202. u16 reg;
  203. int ret;
  204. if (phydev->autoneg == AUTONEG_DISABLE)
  205. return genphy_c45_pma_setup_forced(phydev);
  206. ret = genphy_c45_an_config_aneg(phydev);
  207. if (ret < 0)
  208. return ret;
  209. if (ret > 0)
  210. changed = true;
  211. /* Clause 45 has no standardized support for 1000BaseT, therefore
  212. * use vendor registers for this mode.
  213. */
  214. reg = 0;
  215. if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  216. phydev->advertising))
  217. reg |= MDIO_AN_VEND_PROV_1000BASET_FULL;
  218. if (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  219. phydev->advertising))
  220. reg |= MDIO_AN_VEND_PROV_1000BASET_HALF;
  221. /* Handle the case when the 2.5G and 5G speeds are not advertised */
  222. if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  223. phydev->advertising))
  224. reg |= MDIO_AN_VEND_PROV_2500BASET_FULL;
  225. if (linkmode_test_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  226. phydev->advertising))
  227. reg |= MDIO_AN_VEND_PROV_5000BASET_FULL;
  228. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV,
  229. MDIO_AN_VEND_PROV_1000BASET_HALF |
  230. MDIO_AN_VEND_PROV_1000BASET_FULL |
  231. MDIO_AN_VEND_PROV_2500BASET_FULL |
  232. MDIO_AN_VEND_PROV_5000BASET_FULL, reg);
  233. if (ret < 0)
  234. return ret;
  235. if (ret > 0)
  236. changed = true;
  237. return genphy_c45_check_and_restart_aneg(phydev, changed);
  238. }
  239. static int aqr_config_intr(struct phy_device *phydev)
  240. {
  241. bool en = phydev->interrupts == PHY_INTERRUPT_ENABLED;
  242. int err;
  243. if (en) {
  244. /* Clear any pending interrupts before enabling them */
  245. err = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS2);
  246. if (err < 0)
  247. return err;
  248. }
  249. err = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_MASK2,
  250. en ? MDIO_AN_TX_VEND_INT_MASK2_LINK : 0);
  251. if (err < 0)
  252. return err;
  253. err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_STD_MASK,
  254. en ? VEND1_GLOBAL_INT_STD_MASK_ALL : 0);
  255. if (err < 0)
  256. return err;
  257. err = phy_write_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_INT_VEND_MASK,
  258. en ? VEND1_GLOBAL_INT_VEND_MASK_GLOBAL3 |
  259. VEND1_GLOBAL_INT_VEND_MASK_AN : 0);
  260. if (err < 0)
  261. return err;
  262. if (!en) {
  263. /* Clear any pending interrupts after we have disabled them */
  264. err = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS2);
  265. if (err < 0)
  266. return err;
  267. }
  268. return 0;
  269. }
  270. static irqreturn_t aqr_handle_interrupt(struct phy_device *phydev)
  271. {
  272. int irq_status;
  273. irq_status = phy_read_mmd(phydev, MDIO_MMD_AN,
  274. MDIO_AN_TX_VEND_INT_STATUS2);
  275. if (irq_status < 0) {
  276. phy_error(phydev);
  277. return IRQ_NONE;
  278. }
  279. if (!(irq_status & MDIO_AN_TX_VEND_INT_STATUS2_MASK))
  280. return IRQ_NONE;
  281. phy_trigger_machine(phydev);
  282. return IRQ_HANDLED;
  283. }
  284. static int aqr_read_status(struct phy_device *phydev)
  285. {
  286. int val;
  287. if (phydev->autoneg == AUTONEG_ENABLE) {
  288. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1);
  289. if (val < 0)
  290. return val;
  291. linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  292. phydev->lp_advertising,
  293. val & MDIO_AN_RX_LP_STAT1_1000BASET_FULL);
  294. linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  295. phydev->lp_advertising,
  296. val & MDIO_AN_RX_LP_STAT1_1000BASET_HALF);
  297. }
  298. return genphy_c45_read_status(phydev);
  299. }
  300. static int aqr107_read_rate(struct phy_device *phydev)
  301. {
  302. u32 config_reg;
  303. int val;
  304. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_STATUS1);
  305. if (val < 0)
  306. return val;
  307. if (val & MDIO_AN_TX_VEND_STATUS1_FULL_DUPLEX)
  308. phydev->duplex = DUPLEX_FULL;
  309. else
  310. phydev->duplex = DUPLEX_HALF;
  311. switch (FIELD_GET(MDIO_AN_TX_VEND_STATUS1_RATE_MASK, val)) {
  312. case MDIO_AN_TX_VEND_STATUS1_10BASET:
  313. phydev->speed = SPEED_10;
  314. config_reg = VEND1_GLOBAL_CFG_10M;
  315. break;
  316. case MDIO_AN_TX_VEND_STATUS1_100BASETX:
  317. phydev->speed = SPEED_100;
  318. config_reg = VEND1_GLOBAL_CFG_100M;
  319. break;
  320. case MDIO_AN_TX_VEND_STATUS1_1000BASET:
  321. phydev->speed = SPEED_1000;
  322. config_reg = VEND1_GLOBAL_CFG_1G;
  323. break;
  324. case MDIO_AN_TX_VEND_STATUS1_2500BASET:
  325. phydev->speed = SPEED_2500;
  326. config_reg = VEND1_GLOBAL_CFG_2_5G;
  327. break;
  328. case MDIO_AN_TX_VEND_STATUS1_5000BASET:
  329. phydev->speed = SPEED_5000;
  330. config_reg = VEND1_GLOBAL_CFG_5G;
  331. break;
  332. case MDIO_AN_TX_VEND_STATUS1_10GBASET:
  333. phydev->speed = SPEED_10000;
  334. config_reg = VEND1_GLOBAL_CFG_10G;
  335. break;
  336. default:
  337. phydev->speed = SPEED_UNKNOWN;
  338. return 0;
  339. }
  340. val = phy_read_mmd(phydev, MDIO_MMD_VEND1, config_reg);
  341. if (val < 0)
  342. return val;
  343. if (FIELD_GET(VEND1_GLOBAL_CFG_RATE_ADAPT, val) ==
  344. VEND1_GLOBAL_CFG_RATE_ADAPT_PAUSE)
  345. phydev->rate_matching = RATE_MATCH_PAUSE;
  346. else
  347. phydev->rate_matching = RATE_MATCH_NONE;
  348. return 0;
  349. }
  350. static int aqr107_read_status(struct phy_device *phydev)
  351. {
  352. int val, ret;
  353. ret = aqr_read_status(phydev);
  354. if (ret)
  355. return ret;
  356. if (!phydev->link || phydev->autoneg == AUTONEG_DISABLE)
  357. return 0;
  358. val = phy_read_mmd(phydev, MDIO_MMD_PHYXS, MDIO_PHYXS_VEND_IF_STATUS);
  359. if (val < 0)
  360. return val;
  361. switch (FIELD_GET(MDIO_PHYXS_VEND_IF_STATUS_TYPE_MASK, val)) {
  362. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_KR:
  363. phydev->interface = PHY_INTERFACE_MODE_10GKR;
  364. break;
  365. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_KX:
  366. phydev->interface = PHY_INTERFACE_MODE_1000BASEKX;
  367. break;
  368. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_XFI:
  369. phydev->interface = PHY_INTERFACE_MODE_10GBASER;
  370. break;
  371. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_USXGMII:
  372. phydev->interface = PHY_INTERFACE_MODE_USXGMII;
  373. break;
  374. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_XAUI:
  375. phydev->interface = PHY_INTERFACE_MODE_XAUI;
  376. break;
  377. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_SGMII:
  378. phydev->interface = PHY_INTERFACE_MODE_SGMII;
  379. break;
  380. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_RXAUI:
  381. phydev->interface = PHY_INTERFACE_MODE_RXAUI;
  382. break;
  383. case MDIO_PHYXS_VEND_IF_STATUS_TYPE_OCSGMII:
  384. phydev->interface = PHY_INTERFACE_MODE_2500BASEX;
  385. break;
  386. default:
  387. phydev->interface = PHY_INTERFACE_MODE_NA;
  388. break;
  389. }
  390. /* Read possibly downshifted rate from vendor register */
  391. return aqr107_read_rate(phydev);
  392. }
  393. static int aqr107_get_downshift(struct phy_device *phydev, u8 *data)
  394. {
  395. int val, cnt, enable;
  396. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV);
  397. if (val < 0)
  398. return val;
  399. enable = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_EN, val);
  400. cnt = FIELD_GET(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val);
  401. *data = enable && cnt ? cnt : DOWNSHIFT_DEV_DISABLE;
  402. return 0;
  403. }
  404. static int aqr107_set_downshift(struct phy_device *phydev, u8 cnt)
  405. {
  406. int val = 0;
  407. if (!FIELD_FIT(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt))
  408. return -E2BIG;
  409. if (cnt != DOWNSHIFT_DEV_DISABLE) {
  410. val = MDIO_AN_VEND_PROV_DOWNSHIFT_EN;
  411. val |= FIELD_PREP(MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, cnt);
  412. }
  413. return phy_modify_mmd(phydev, MDIO_MMD_AN, MDIO_AN_VEND_PROV,
  414. MDIO_AN_VEND_PROV_DOWNSHIFT_EN |
  415. MDIO_AN_VEND_PROV_DOWNSHIFT_MASK, val);
  416. }
  417. static int aqr107_get_tunable(struct phy_device *phydev,
  418. struct ethtool_tunable *tuna, void *data)
  419. {
  420. switch (tuna->id) {
  421. case ETHTOOL_PHY_DOWNSHIFT:
  422. return aqr107_get_downshift(phydev, data);
  423. default:
  424. return -EOPNOTSUPP;
  425. }
  426. }
  427. static int aqr107_set_tunable(struct phy_device *phydev,
  428. struct ethtool_tunable *tuna, const void *data)
  429. {
  430. switch (tuna->id) {
  431. case ETHTOOL_PHY_DOWNSHIFT:
  432. return aqr107_set_downshift(phydev, *(const u8 *)data);
  433. default:
  434. return -EOPNOTSUPP;
  435. }
  436. }
  437. /* If we configure settings whilst firmware is still initializing the chip,
  438. * then these settings may be overwritten. Therefore make sure chip
  439. * initialization has completed. Use presence of the firmware ID as
  440. * indicator for initialization having completed.
  441. * The chip also provides a "reset completed" bit, but it's cleared after
  442. * read. Therefore function would time out if called again.
  443. */
  444. static int aqr107_wait_reset_complete(struct phy_device *phydev)
  445. {
  446. int val;
  447. return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1,
  448. VEND1_GLOBAL_FW_ID, val, val != 0,
  449. 20000, 2000000, false);
  450. }
  451. static void aqr107_chip_info(struct phy_device *phydev)
  452. {
  453. u8 fw_major, fw_minor, build_id, prov_id;
  454. int val;
  455. val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_FW_ID);
  456. if (val < 0)
  457. return;
  458. fw_major = FIELD_GET(VEND1_GLOBAL_FW_ID_MAJOR, val);
  459. fw_minor = FIELD_GET(VEND1_GLOBAL_FW_ID_MINOR, val);
  460. val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT1);
  461. if (val < 0)
  462. return;
  463. build_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_FW_BUILD_ID, val);
  464. prov_id = FIELD_GET(VEND1_GLOBAL_RSVD_STAT1_PROV_ID, val);
  465. phydev_dbg(phydev, "FW %u.%u, Build %u, Provisioning %u\n",
  466. fw_major, fw_minor, build_id, prov_id);
  467. }
  468. static int aqr107_config_init(struct phy_device *phydev)
  469. {
  470. int ret;
  471. /* Check that the PHY interface type is compatible */
  472. if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  473. phydev->interface != PHY_INTERFACE_MODE_1000BASEKX &&
  474. phydev->interface != PHY_INTERFACE_MODE_2500BASEX &&
  475. phydev->interface != PHY_INTERFACE_MODE_XGMII &&
  476. phydev->interface != PHY_INTERFACE_MODE_USXGMII &&
  477. phydev->interface != PHY_INTERFACE_MODE_10GKR &&
  478. phydev->interface != PHY_INTERFACE_MODE_10GBASER &&
  479. phydev->interface != PHY_INTERFACE_MODE_XAUI &&
  480. phydev->interface != PHY_INTERFACE_MODE_RXAUI)
  481. return -ENODEV;
  482. WARN(phydev->interface == PHY_INTERFACE_MODE_XGMII,
  483. "Your devicetree is out of date, please update it. The AQR107 family doesn't support XGMII, maybe you mean USXGMII.\n");
  484. ret = aqr107_wait_reset_complete(phydev);
  485. if (!ret)
  486. aqr107_chip_info(phydev);
  487. return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT);
  488. }
  489. static int aqcs109_config_init(struct phy_device *phydev)
  490. {
  491. int ret;
  492. /* Check that the PHY interface type is compatible */
  493. if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  494. phydev->interface != PHY_INTERFACE_MODE_2500BASEX)
  495. return -ENODEV;
  496. ret = aqr107_wait_reset_complete(phydev);
  497. if (!ret)
  498. aqr107_chip_info(phydev);
  499. /* AQCS109 belongs to a chip family partially supporting 10G and 5G.
  500. * PMA speed ability bits are the same for all members of the family,
  501. * AQCS109 however supports speeds up to 2.5G only.
  502. */
  503. phy_set_max_speed(phydev, SPEED_2500);
  504. return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT);
  505. }
  506. static void aqr107_link_change_notify(struct phy_device *phydev)
  507. {
  508. u8 fw_major, fw_minor;
  509. bool downshift, short_reach, afr;
  510. int mode, val;
  511. if (phydev->state != PHY_RUNNING || phydev->autoneg == AUTONEG_DISABLE)
  512. return;
  513. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT1);
  514. /* call failed or link partner is no Aquantia PHY */
  515. if (val < 0 || !(val & MDIO_AN_RX_LP_STAT1_AQ_PHY))
  516. return;
  517. short_reach = val & MDIO_AN_RX_LP_STAT1_SHORT_REACH;
  518. downshift = val & MDIO_AN_RX_LP_STAT1_AQRATE_DOWNSHIFT;
  519. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_LP_STAT4);
  520. if (val < 0)
  521. return;
  522. fw_major = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MAJOR, val);
  523. fw_minor = FIELD_GET(MDIO_AN_RX_LP_STAT4_FW_MINOR, val);
  524. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_RX_VEND_STAT3);
  525. if (val < 0)
  526. return;
  527. afr = val & MDIO_AN_RX_VEND_STAT3_AFR;
  528. phydev_dbg(phydev, "Link partner is Aquantia PHY, FW %u.%u%s%s%s\n",
  529. fw_major, fw_minor,
  530. short_reach ? ", short reach mode" : "",
  531. downshift ? ", fast-retrain downshift advertised" : "",
  532. afr ? ", fast reframe advertised" : "");
  533. val = phy_read_mmd(phydev, MDIO_MMD_VEND1, VEND1_GLOBAL_RSVD_STAT9);
  534. if (val < 0)
  535. return;
  536. mode = FIELD_GET(VEND1_GLOBAL_RSVD_STAT9_MODE, val);
  537. if (mode == VEND1_GLOBAL_RSVD_STAT9_1000BT2)
  538. phydev_info(phydev, "Aquantia 1000Base-T2 mode active\n");
  539. }
  540. static int aqr107_wait_processor_intensive_op(struct phy_device *phydev)
  541. {
  542. int val, err;
  543. /* The datasheet notes to wait at least 1ms after issuing a
  544. * processor intensive operation before checking.
  545. * We cannot use the 'sleep_before_read' parameter of read_poll_timeout
  546. * because that just determines the maximum time slept, not the minimum.
  547. */
  548. usleep_range(1000, 5000);
  549. err = phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1,
  550. VEND1_GLOBAL_GEN_STAT2, val,
  551. !(val & VEND1_GLOBAL_GEN_STAT2_OP_IN_PROG),
  552. AQR107_OP_IN_PROG_SLEEP,
  553. AQR107_OP_IN_PROG_TIMEOUT, false);
  554. if (err) {
  555. phydev_err(phydev, "timeout: processor-intensive MDIO operation\n");
  556. return err;
  557. }
  558. return 0;
  559. }
  560. static int aqr107_get_rate_matching(struct phy_device *phydev,
  561. phy_interface_t iface)
  562. {
  563. if (iface == PHY_INTERFACE_MODE_10GBASER ||
  564. iface == PHY_INTERFACE_MODE_2500BASEX ||
  565. iface == PHY_INTERFACE_MODE_NA)
  566. return RATE_MATCH_PAUSE;
  567. return RATE_MATCH_NONE;
  568. }
  569. static int aqr107_suspend(struct phy_device *phydev)
  570. {
  571. int err;
  572. err = phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1,
  573. MDIO_CTRL1_LPOWER);
  574. if (err)
  575. return err;
  576. return aqr107_wait_processor_intensive_op(phydev);
  577. }
  578. static int aqr107_resume(struct phy_device *phydev)
  579. {
  580. int err;
  581. err = phy_clear_bits_mmd(phydev, MDIO_MMD_VEND1, MDIO_CTRL1,
  582. MDIO_CTRL1_LPOWER);
  583. if (err)
  584. return err;
  585. return aqr107_wait_processor_intensive_op(phydev);
  586. }
  587. static int aqr107_probe(struct phy_device *phydev)
  588. {
  589. phydev->priv = devm_kzalloc(&phydev->mdio.dev,
  590. sizeof(struct aqr107_priv), GFP_KERNEL);
  591. if (!phydev->priv)
  592. return -ENOMEM;
  593. return aqr_hwmon_probe(phydev);
  594. }
  595. static int aqr107_read_downshift_event(struct phy_device *phydev)
  596. {
  597. int val;
  598. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_TX_VEND_INT_STATUS1);
  599. if (val < 0)
  600. return val;
  601. return !!(val & MDIO_AN_TX_VEND_INT_STATUS1_DOWNSHIFT);
  602. }
  603. static int aqr113_fix_provisioning(struct phy_device *phydev)
  604. {
  605. int config_regs[] = {0x31B, 0x31C, 0x31D, 0x31E, 0x31F};
  606. int i, val = 0;
  607. for (i = 0; i < ARRAY_SIZE(config_regs); i++) {
  608. val = phy_read_mmd(phydev, MDIO_MMD_VEND1, config_regs[i]);
  609. #if IS_ENABLED(CONFIG_AQUANTIA_MACSEC)
  610. /* Enabling MACSEC provisioning */
  611. val |= BIT(9);
  612. #endif
  613. /* Enabling EEE provisioning */
  614. val |= BIT(11);
  615. phy_write_mmd(phydev, MDIO_MMD_VEND1, config_regs[i], val);
  616. }
  617. return 0;
  618. }
  619. static int aqr113_config_init(struct phy_device *phydev)
  620. {
  621. int ret;
  622. #if IS_ENABLED(CONFIG_AQUANTIA_MACSEC)
  623. struct aqr107_priv *priv = phydev->priv;
  624. struct aqr_port *port = &priv->port;
  625. #endif
  626. /* Check that the PHY interface type is compatible */
  627. if (phydev->interface != PHY_INTERFACE_MODE_SGMII &&
  628. phydev->interface != PHY_INTERFACE_MODE_2500BASEX &&
  629. phydev->interface != PHY_INTERFACE_MODE_XGMII &&
  630. phydev->interface != PHY_INTERFACE_MODE_USXGMII &&
  631. phydev->interface != PHY_INTERFACE_MODE_10GKR)
  632. return -ENODEV;
  633. WARN(phydev->interface == PHY_INTERFACE_MODE_XGMII,
  634. "Your devicetree is out of date, please update it. The AQR107 family doesn't support XGMII, maybe you mean USXGMII.\n");
  635. phydev->is_c45 = true;
  636. aqr113_fix_provisioning(phydev);
  637. #if IS_ENABLED(CONFIG_AQUANTIA_MACSEC)
  638. port->device = aqr_gen_4;
  639. port->priv = phydev;
  640. port->mdio_ops.aqr_mdio_write = &aqr_mdio_write;
  641. port->mdio_ops.aqr_mdio_read = &aqr_mdio_read;
  642. phydev->macsec_ops = &aqr_macsec_ops;
  643. #endif
  644. #ifdef MDIO_LOAD
  645. aquantia_upload_firmware(phydev);
  646. #endif
  647. ret = aqr107_wait_reset_complete(phydev);
  648. if (!ret)
  649. aqr107_chip_info(phydev);
  650. linkmode_copy(phydev->advertising, phydev->supported);
  651. /* ensure that a latched downshift event is cleared */
  652. aqr107_read_downshift_event(phydev);
  653. return aqr107_set_downshift(phydev, MDIO_AN_VEND_PROV_DOWNSHIFT_DFLT);
  654. }
  655. static struct phy_driver aqr_driver[] = {
  656. {
  657. PHY_ID_MATCH_MODEL(PHY_ID_AQ1202),
  658. .name = "Aquantia AQ1202",
  659. .config_aneg = aqr_config_aneg,
  660. .config_intr = aqr_config_intr,
  661. .handle_interrupt = aqr_handle_interrupt,
  662. .read_status = aqr_read_status,
  663. },
  664. {
  665. PHY_ID_MATCH_MODEL(PHY_ID_AQ2104),
  666. .name = "Aquantia AQ2104",
  667. .config_aneg = aqr_config_aneg,
  668. .config_intr = aqr_config_intr,
  669. .handle_interrupt = aqr_handle_interrupt,
  670. .read_status = aqr_read_status,
  671. },
  672. {
  673. PHY_ID_MATCH_MODEL(PHY_ID_AQR105),
  674. .name = "Aquantia AQR105",
  675. .config_aneg = aqr_config_aneg,
  676. .config_intr = aqr_config_intr,
  677. .handle_interrupt = aqr_handle_interrupt,
  678. .read_status = aqr_read_status,
  679. .suspend = aqr107_suspend,
  680. .resume = aqr107_resume,
  681. },
  682. {
  683. PHY_ID_MATCH_MODEL(PHY_ID_AQR106),
  684. .name = "Aquantia AQR106",
  685. .config_aneg = aqr_config_aneg,
  686. .config_intr = aqr_config_intr,
  687. .handle_interrupt = aqr_handle_interrupt,
  688. .read_status = aqr_read_status,
  689. },
  690. {
  691. PHY_ID_MATCH_MODEL(PHY_ID_AQR107),
  692. .name = "Aquantia AQR107",
  693. .probe = aqr107_probe,
  694. .get_rate_matching = aqr107_get_rate_matching,
  695. .config_init = aqr107_config_init,
  696. .config_aneg = aqr_config_aneg,
  697. .config_intr = aqr_config_intr,
  698. .handle_interrupt = aqr_handle_interrupt,
  699. .read_status = aqr107_read_status,
  700. .get_tunable = aqr107_get_tunable,
  701. .set_tunable = aqr107_set_tunable,
  702. .suspend = aqr107_suspend,
  703. .resume = aqr107_resume,
  704. .get_sset_count = aqr107_get_sset_count,
  705. .get_strings = aqr107_get_strings,
  706. .get_stats = aqr107_get_stats,
  707. .link_change_notify = aqr107_link_change_notify,
  708. },
  709. {
  710. PHY_ID_MATCH_MODEL(PHY_ID_AQCS109),
  711. .name = "Aquantia AQCS109",
  712. .probe = aqr107_probe,
  713. .get_rate_matching = aqr107_get_rate_matching,
  714. .config_init = aqcs109_config_init,
  715. .config_aneg = aqr_config_aneg,
  716. .config_intr = aqr_config_intr,
  717. .handle_interrupt = aqr_handle_interrupt,
  718. .read_status = aqr107_read_status,
  719. .get_tunable = aqr107_get_tunable,
  720. .set_tunable = aqr107_set_tunable,
  721. .suspend = aqr107_suspend,
  722. .resume = aqr107_resume,
  723. .get_sset_count = aqr107_get_sset_count,
  724. .get_strings = aqr107_get_strings,
  725. .get_stats = aqr107_get_stats,
  726. .link_change_notify = aqr107_link_change_notify,
  727. },
  728. {
  729. PHY_ID_MATCH_MODEL(PHY_ID_AQR405),
  730. .name = "Aquantia AQR405",
  731. .config_aneg = aqr_config_aneg,
  732. .config_intr = aqr_config_intr,
  733. .handle_interrupt = aqr_handle_interrupt,
  734. .read_status = aqr_read_status,
  735. },
  736. {
  737. PHY_ID_MATCH_MODEL(PHY_ID_AQR113C),
  738. .name = "Aquantia AQR113C",
  739. .probe = aqr107_probe,
  740. .get_rate_matching = aqr107_get_rate_matching,
  741. .config_init = aqr107_config_init,
  742. .config_aneg = aqr_config_aneg,
  743. .config_intr = aqr_config_intr,
  744. .handle_interrupt = aqr_handle_interrupt,
  745. .read_status = aqr107_read_status,
  746. .get_tunable = aqr107_get_tunable,
  747. .set_tunable = aqr107_set_tunable,
  748. .suspend = aqr107_suspend,
  749. .resume = aqr107_resume,
  750. .get_sset_count = aqr107_get_sset_count,
  751. .get_strings = aqr107_get_strings,
  752. .get_stats = aqr107_get_stats,
  753. .link_change_notify = aqr107_link_change_notify,
  754. },
  755. {
  756. PHY_ID_MATCH_MODEL(PHY_ID_AQR115C),
  757. .name = "Aquantia AQR115c",
  758. .probe = aqr107_probe,
  759. .config_init = aqr113_config_init,
  760. .config_aneg = aqr_config_aneg,
  761. .config_intr = aqr_config_intr,
  762. .handle_interrupt = aqr_handle_interrupt,
  763. .read_status = aqr107_read_status,
  764. .get_tunable = aqr107_get_tunable,
  765. .set_tunable = aqr107_set_tunable,
  766. .suspend = aqr107_suspend,
  767. .resume = aqr107_resume,
  768. .get_sset_count = aqr107_get_sset_count,
  769. .get_strings = aqr107_get_strings,
  770. .get_stats = aqr107_get_stats,
  771. .link_change_notify = aqr107_link_change_notify,
  772. },
  773. };
  774. module_phy_driver(aqr_driver);
  775. static struct mdio_device_id __maybe_unused aqr_tbl[] = {
  776. { PHY_ID_MATCH_MODEL(PHY_ID_AQ1202) },
  777. { PHY_ID_MATCH_MODEL(PHY_ID_AQ2104) },
  778. { PHY_ID_MATCH_MODEL(PHY_ID_AQR105) },
  779. { PHY_ID_MATCH_MODEL(PHY_ID_AQR106) },
  780. { PHY_ID_MATCH_MODEL(PHY_ID_AQR107) },
  781. { PHY_ID_MATCH_MODEL(PHY_ID_AQCS109) },
  782. { PHY_ID_MATCH_MODEL(PHY_ID_AQR405) },
  783. { PHY_ID_MATCH_MODEL(PHY_ID_AQR113C) },
  784. { PHY_ID_MATCH_MODEL(PHY_ID_AQR115C) },
  785. { }
  786. };
  787. MODULE_DEVICE_TABLE(mdio, aqr_tbl);
  788. MODULE_DESCRIPTION("Aquantia PHY driver");
  789. MODULE_AUTHOR("Shaohui Xie <[email protected]>");
  790. MODULE_LICENSE("GPL v2");