adin1100.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297
  1. // SPDX-License-Identifier: (GPL-2.0+ OR BSD-3-Clause)
  2. /*
  3. * Driver for Analog Devices Industrial Ethernet T1L PHYs
  4. *
  5. * Copyright 2020 Analog Devices Inc.
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/bitfield.h>
  9. #include <linux/delay.h>
  10. #include <linux/errno.h>
  11. #include <linux/init.h>
  12. #include <linux/module.h>
  13. #include <linux/mii.h>
  14. #include <linux/phy.h>
  15. #include <linux/property.h>
  16. #define PHY_ID_ADIN1100 0x0283bc81
  17. #define PHY_ID_ADIN1110 0x0283bc91
  18. #define PHY_ID_ADIN2111 0x0283bca1
  19. #define ADIN_FORCED_MODE 0x8000
  20. #define ADIN_FORCED_MODE_EN BIT(0)
  21. #define ADIN_CRSM_SFT_RST 0x8810
  22. #define ADIN_CRSM_SFT_RST_EN BIT(0)
  23. #define ADIN_CRSM_SFT_PD_CNTRL 0x8812
  24. #define ADIN_CRSM_SFT_PD_CNTRL_EN BIT(0)
  25. #define ADIN_AN_PHY_INST_STATUS 0x8030
  26. #define ADIN_IS_CFG_SLV BIT(2)
  27. #define ADIN_IS_CFG_MST BIT(3)
  28. #define ADIN_CRSM_STAT 0x8818
  29. #define ADIN_CRSM_SFT_PD_RDY BIT(1)
  30. #define ADIN_CRSM_SYS_RDY BIT(0)
  31. #define ADIN_MSE_VAL 0x830B
  32. #define ADIN_SQI_MAX 7
  33. struct adin_mse_sqi_range {
  34. u16 start;
  35. u16 end;
  36. };
  37. static const struct adin_mse_sqi_range adin_mse_sqi_map[] = {
  38. { 0x0A74, 0xFFFF },
  39. { 0x084E, 0x0A74 },
  40. { 0x0698, 0x084E },
  41. { 0x053D, 0x0698 },
  42. { 0x0429, 0x053D },
  43. { 0x034E, 0x0429 },
  44. { 0x02A0, 0x034E },
  45. { 0x0000, 0x02A0 },
  46. };
  47. /**
  48. * struct adin_priv - ADIN PHY driver private data
  49. * @tx_level_2v4_able: set if the PHY supports 2.4V TX levels (10BASE-T1L)
  50. * @tx_level_2v4: set if the PHY requests 2.4V TX levels (10BASE-T1L)
  51. * @tx_level_prop_present: set if the TX level is specified in DT
  52. */
  53. struct adin_priv {
  54. unsigned int tx_level_2v4_able:1;
  55. unsigned int tx_level_2v4:1;
  56. unsigned int tx_level_prop_present:1;
  57. };
  58. static int adin_read_status(struct phy_device *phydev)
  59. {
  60. int ret;
  61. ret = genphy_c45_read_status(phydev);
  62. if (ret)
  63. return ret;
  64. ret = phy_read_mmd(phydev, MDIO_MMD_AN, ADIN_AN_PHY_INST_STATUS);
  65. if (ret < 0)
  66. return ret;
  67. if (ret & ADIN_IS_CFG_SLV)
  68. phydev->master_slave_state = MASTER_SLAVE_STATE_SLAVE;
  69. if (ret & ADIN_IS_CFG_MST)
  70. phydev->master_slave_state = MASTER_SLAVE_STATE_MASTER;
  71. return 0;
  72. }
  73. static int adin_config_aneg(struct phy_device *phydev)
  74. {
  75. struct adin_priv *priv = phydev->priv;
  76. int ret;
  77. if (phydev->autoneg == AUTONEG_DISABLE) {
  78. ret = genphy_c45_pma_setup_forced(phydev);
  79. if (ret < 0)
  80. return ret;
  81. if (priv->tx_level_prop_present && priv->tx_level_2v4)
  82. ret = phy_set_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_B10L_PMA_CTRL,
  83. MDIO_PMA_10T1L_CTRL_2V4_EN);
  84. else
  85. ret = phy_clear_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_B10L_PMA_CTRL,
  86. MDIO_PMA_10T1L_CTRL_2V4_EN);
  87. if (ret < 0)
  88. return ret;
  89. /* Force PHY to use above configurations */
  90. return phy_set_bits_mmd(phydev, MDIO_MMD_AN, ADIN_FORCED_MODE, ADIN_FORCED_MODE_EN);
  91. }
  92. ret = phy_clear_bits_mmd(phydev, MDIO_MMD_AN, ADIN_FORCED_MODE, ADIN_FORCED_MODE_EN);
  93. if (ret < 0)
  94. return ret;
  95. /* Request increased transmit level from LP. */
  96. if (priv->tx_level_prop_present && priv->tx_level_2v4) {
  97. ret = phy_set_bits_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_H,
  98. MDIO_AN_T1_ADV_H_10L_TX_HI |
  99. MDIO_AN_T1_ADV_H_10L_TX_HI_REQ);
  100. if (ret < 0)
  101. return ret;
  102. }
  103. /* Disable 2.4 Vpp transmit level. */
  104. if ((priv->tx_level_prop_present && !priv->tx_level_2v4) || !priv->tx_level_2v4_able) {
  105. ret = phy_clear_bits_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_H,
  106. MDIO_AN_T1_ADV_H_10L_TX_HI |
  107. MDIO_AN_T1_ADV_H_10L_TX_HI_REQ);
  108. if (ret < 0)
  109. return ret;
  110. }
  111. return genphy_c45_config_aneg(phydev);
  112. }
  113. static int adin_set_powerdown_mode(struct phy_device *phydev, bool en)
  114. {
  115. int ret;
  116. int val;
  117. val = en ? ADIN_CRSM_SFT_PD_CNTRL_EN : 0;
  118. ret = phy_write_mmd(phydev, MDIO_MMD_VEND1,
  119. ADIN_CRSM_SFT_PD_CNTRL, val);
  120. if (ret < 0)
  121. return ret;
  122. return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1, ADIN_CRSM_STAT, ret,
  123. (ret & ADIN_CRSM_SFT_PD_RDY) == val,
  124. 1000, 30000, true);
  125. }
  126. static int adin_suspend(struct phy_device *phydev)
  127. {
  128. return adin_set_powerdown_mode(phydev, true);
  129. }
  130. static int adin_resume(struct phy_device *phydev)
  131. {
  132. return adin_set_powerdown_mode(phydev, false);
  133. }
  134. static int adin_set_loopback(struct phy_device *phydev, bool enable)
  135. {
  136. if (enable)
  137. return phy_set_bits_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_10T1L_CTRL,
  138. BMCR_LOOPBACK);
  139. /* PCS loopback (according to 10BASE-T1L spec) */
  140. return phy_clear_bits_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_10T1L_CTRL,
  141. BMCR_LOOPBACK);
  142. }
  143. static int adin_soft_reset(struct phy_device *phydev)
  144. {
  145. int ret;
  146. ret = phy_set_bits_mmd(phydev, MDIO_MMD_VEND1, ADIN_CRSM_SFT_RST, ADIN_CRSM_SFT_RST_EN);
  147. if (ret < 0)
  148. return ret;
  149. return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND1, ADIN_CRSM_STAT, ret,
  150. (ret & ADIN_CRSM_SYS_RDY),
  151. 10000, 30000, true);
  152. }
  153. static int adin_get_features(struct phy_device *phydev)
  154. {
  155. struct adin_priv *priv = phydev->priv;
  156. struct device *dev = &phydev->mdio.dev;
  157. int ret;
  158. u8 val;
  159. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10T1L_STAT);
  160. if (ret < 0)
  161. return ret;
  162. /* This depends on the voltage level from the power source */
  163. priv->tx_level_2v4_able = !!(ret & MDIO_PMA_10T1L_STAT_2V4_ABLE);
  164. phydev_dbg(phydev, "PHY supports 2.4V TX level: %s\n",
  165. priv->tx_level_2v4_able ? "yes" : "no");
  166. priv->tx_level_prop_present = device_property_present(dev, "phy-10base-t1l-2.4vpp");
  167. if (priv->tx_level_prop_present) {
  168. ret = device_property_read_u8(dev, "phy-10base-t1l-2.4vpp", &val);
  169. if (ret < 0)
  170. return ret;
  171. priv->tx_level_2v4 = val;
  172. if (!priv->tx_level_2v4 && priv->tx_level_2v4_able)
  173. phydev_info(phydev,
  174. "PHY supports 2.4V TX level, but disabled via config\n");
  175. }
  176. linkmode_set_bit_array(phy_basic_ports_array, ARRAY_SIZE(phy_basic_ports_array),
  177. phydev->supported);
  178. return genphy_c45_pma_read_abilities(phydev);
  179. }
  180. static int adin_get_sqi(struct phy_device *phydev)
  181. {
  182. u16 mse_val;
  183. int sqi;
  184. int ret;
  185. ret = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_STAT1);
  186. if (ret < 0)
  187. return ret;
  188. else if (!(ret & MDIO_STAT1_LSTATUS))
  189. return 0;
  190. ret = phy_read_mmd(phydev, MDIO_STAT1, ADIN_MSE_VAL);
  191. if (ret < 0)
  192. return ret;
  193. mse_val = 0xFFFF & ret;
  194. for (sqi = 0; sqi < ARRAY_SIZE(adin_mse_sqi_map); sqi++) {
  195. if (mse_val >= adin_mse_sqi_map[sqi].start && mse_val <= adin_mse_sqi_map[sqi].end)
  196. return sqi;
  197. }
  198. return -EINVAL;
  199. }
  200. static int adin_get_sqi_max(struct phy_device *phydev)
  201. {
  202. return ADIN_SQI_MAX;
  203. }
  204. static int adin_probe(struct phy_device *phydev)
  205. {
  206. struct device *dev = &phydev->mdio.dev;
  207. struct adin_priv *priv;
  208. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  209. if (!priv)
  210. return -ENOMEM;
  211. phydev->priv = priv;
  212. return 0;
  213. }
  214. static struct phy_driver adin_driver[] = {
  215. {
  216. .phy_id = PHY_ID_ADIN1100,
  217. .phy_id_mask = 0xffffffcf,
  218. .name = "ADIN1100",
  219. .get_features = adin_get_features,
  220. .soft_reset = adin_soft_reset,
  221. .probe = adin_probe,
  222. .config_aneg = adin_config_aneg,
  223. .read_status = adin_read_status,
  224. .set_loopback = adin_set_loopback,
  225. .suspend = adin_suspend,
  226. .resume = adin_resume,
  227. .get_sqi = adin_get_sqi,
  228. .get_sqi_max = adin_get_sqi_max,
  229. },
  230. };
  231. module_phy_driver(adin_driver);
  232. static struct mdio_device_id __maybe_unused adin_tbl[] = {
  233. { PHY_ID_MATCH_MODEL(PHY_ID_ADIN1100) },
  234. { PHY_ID_MATCH_MODEL(PHY_ID_ADIN1110) },
  235. { PHY_ID_MATCH_MODEL(PHY_ID_ADIN2111) },
  236. { }
  237. };
  238. MODULE_DEVICE_TABLE(mdio, adin_tbl);
  239. MODULE_DESCRIPTION("Analog Devices Industrial Ethernet T1L PHY driver");
  240. MODULE_LICENSE("Dual BSD/GPL");