ipa_reg-v4.9.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2022 Linaro Ltd. */
  3. #include <linux/types.h>
  4. #include "../ipa.h"
  5. #include "../ipa_reg.h"
  6. static const u32 ipa_reg_comp_cfg_fmask[] = {
  7. [RAM_ARB_PRI_CLIENT_SAMP_FIX_DIS] = BIT(0),
  8. [GSI_SNOC_BYPASS_DIS] = BIT(1),
  9. [GEN_QMB_0_SNOC_BYPASS_DIS] = BIT(2),
  10. [GEN_QMB_1_SNOC_BYPASS_DIS] = BIT(3),
  11. /* Bit 4 reserved */
  12. [IPA_QMB_SELECT_CONS_EN] = BIT(5),
  13. [IPA_QMB_SELECT_PROD_EN] = BIT(6),
  14. [GSI_MULTI_INORDER_RD_DIS] = BIT(7),
  15. [GSI_MULTI_INORDER_WR_DIS] = BIT(8),
  16. [GEN_QMB_0_MULTI_INORDER_RD_DIS] = BIT(9),
  17. [GEN_QMB_1_MULTI_INORDER_RD_DIS] = BIT(10),
  18. [GEN_QMB_0_MULTI_INORDER_WR_DIS] = BIT(11),
  19. [GEN_QMB_1_MULTI_INORDER_WR_DIS] = BIT(12),
  20. [GEN_QMB_0_SNOC_CNOC_LOOP_PROT_DIS] = BIT(13),
  21. [GSI_SNOC_CNOC_LOOP_PROT_DISABLE] = BIT(14),
  22. [GSI_MULTI_AXI_MASTERS_DIS] = BIT(15),
  23. [IPA_QMB_SELECT_GLOBAL_EN] = BIT(16),
  24. [FULL_FLUSH_WAIT_RS_CLOSURE_EN] = BIT(17),
  25. [QMB_RAM_RD_CACHE_DISABLE] = BIT(19),
  26. [GENQMB_AOOOWR] = BIT(20),
  27. [IF_OUT_OF_BUF_STOP_RESET_MASK_EN] = BIT(21),
  28. [ATOMIC_FETCHER_ARB_LOCK_DIS] = GENMASK(24, 22),
  29. /* Bits 25-29 reserved */
  30. [GEN_QMB_1_DYNAMIC_ASIZE] = BIT(30),
  31. [GEN_QMB_0_DYNAMIC_ASIZE] = BIT(31),
  32. };
  33. IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c);
  34. static const u32 ipa_reg_clkon_cfg_fmask[] = {
  35. [CLKON_RX] = BIT(0),
  36. [CLKON_PROC] = BIT(1),
  37. [TX_WRAPPER] = BIT(2),
  38. [CLKON_MISC] = BIT(3),
  39. [RAM_ARB] = BIT(4),
  40. [FTCH_HPS] = BIT(5),
  41. [FTCH_DPS] = BIT(6),
  42. [CLKON_HPS] = BIT(7),
  43. [CLKON_DPS] = BIT(8),
  44. [RX_HPS_CMDQS] = BIT(9),
  45. [HPS_DPS_CMDQS] = BIT(10),
  46. [DPS_TX_CMDQS] = BIT(11),
  47. [RSRC_MNGR] = BIT(12),
  48. [CTX_HANDLER] = BIT(13),
  49. [ACK_MNGR] = BIT(14),
  50. [D_DCPH] = BIT(15),
  51. [H_DCPH] = BIT(16),
  52. [CLKON_DCMP] = BIT(17),
  53. [NTF_TX_CMDQS] = BIT(18),
  54. [CLKON_TX_0] = BIT(19),
  55. [CLKON_TX_1] = BIT(20),
  56. [CLKON_FNR] = BIT(21),
  57. [QSB2AXI_CMDQ_L] = BIT(22),
  58. [AGGR_WRAPPER] = BIT(23),
  59. [RAM_SLAVEWAY] = BIT(24),
  60. [CLKON_QMB] = BIT(25),
  61. [WEIGHT_ARB] = BIT(26),
  62. [GSI_IF] = BIT(27),
  63. [CLKON_GLOBAL] = BIT(28),
  64. [GLOBAL_2X_CLK] = BIT(29),
  65. [DPL_FIFO] = BIT(30),
  66. [DRBIP] = BIT(31),
  67. };
  68. IPA_REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044);
  69. static const u32 ipa_reg_route_fmask[] = {
  70. [ROUTE_DIS] = BIT(0),
  71. [ROUTE_DEF_PIPE] = GENMASK(5, 1),
  72. [ROUTE_DEF_HDR_TABLE] = BIT(6),
  73. [ROUTE_DEF_HDR_OFST] = GENMASK(16, 7),
  74. [ROUTE_FRAG_DEF_PIPE] = GENMASK(21, 17),
  75. /* Bits 22-23 reserved */
  76. [ROUTE_DEF_RETAIN_HDR] = BIT(24),
  77. /* Bits 25-31 reserved */
  78. };
  79. IPA_REG_FIELDS(ROUTE, route, 0x00000048);
  80. static const u32 ipa_reg_shared_mem_size_fmask[] = {
  81. [MEM_SIZE] = GENMASK(15, 0),
  82. [MEM_BADDR] = GENMASK(31, 16),
  83. };
  84. IPA_REG_FIELDS(SHARED_MEM_SIZE, shared_mem_size, 0x00000054);
  85. static const u32 ipa_reg_qsb_max_writes_fmask[] = {
  86. [GEN_QMB_0_MAX_WRITES] = GENMASK(3, 0),
  87. [GEN_QMB_1_MAX_WRITES] = GENMASK(7, 4),
  88. /* Bits 8-31 reserved */
  89. };
  90. IPA_REG_FIELDS(QSB_MAX_WRITES, qsb_max_writes, 0x00000074);
  91. static const u32 ipa_reg_qsb_max_reads_fmask[] = {
  92. [GEN_QMB_0_MAX_READS] = GENMASK(3, 0),
  93. [GEN_QMB_1_MAX_READS] = GENMASK(7, 4),
  94. /* Bits 8-15 reserved */
  95. [GEN_QMB_0_MAX_READS_BEATS] = GENMASK(23, 16),
  96. [GEN_QMB_1_MAX_READS_BEATS] = GENMASK(31, 24),
  97. };
  98. IPA_REG_FIELDS(QSB_MAX_READS, qsb_max_reads, 0x00000078);
  99. static const u32 ipa_reg_filt_rout_hash_en_fmask[] = {
  100. [IPV6_ROUTER_HASH] = BIT(0),
  101. /* Bits 1-3 reserved */
  102. [IPV6_FILTER_HASH] = BIT(4),
  103. /* Bits 5-7 reserved */
  104. [IPV4_ROUTER_HASH] = BIT(8),
  105. /* Bits 9-11 reserved */
  106. [IPV4_FILTER_HASH] = BIT(12),
  107. /* Bits 13-31 reserved */
  108. };
  109. IPA_REG_FIELDS(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x0000148);
  110. static const u32 ipa_reg_filt_rout_hash_flush_fmask[] = {
  111. [IPV6_ROUTER_HASH] = BIT(0),
  112. /* Bits 1-3 reserved */
  113. [IPV6_FILTER_HASH] = BIT(4),
  114. /* Bits 5-7 reserved */
  115. [IPV4_ROUTER_HASH] = BIT(8),
  116. /* Bits 9-11 reserved */
  117. [IPV4_FILTER_HASH] = BIT(12),
  118. /* Bits 13-31 reserved */
  119. };
  120. IPA_REG_FIELDS(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x000014c);
  121. /* Valid bits defined by ipa->available */
  122. IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x000000b4);
  123. static const u32 ipa_reg_local_pkt_proc_cntxt_fmask[] = {
  124. [IPA_BASE_ADDR] = GENMASK(17, 0),
  125. /* Bits 18-31 reserved */
  126. };
  127. /* Offset must be a multiple of 8 */
  128. IPA_REG_FIELDS(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8);
  129. /* Valid bits defined by ipa->available */
  130. IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec);
  131. static const u32 ipa_reg_ipa_tx_cfg_fmask[] = {
  132. /* Bits 0-1 reserved */
  133. [PREFETCH_ALMOST_EMPTY_SIZE_TX0] = GENMASK(5, 2),
  134. [DMAW_SCND_OUTSD_PRED_THRESHOLD] = GENMASK(9, 6),
  135. [DMAW_SCND_OUTSD_PRED_EN] = BIT(10),
  136. [DMAW_MAX_BEATS_256_DIS] = BIT(11),
  137. [PA_MASK_EN] = BIT(12),
  138. [PREFETCH_ALMOST_EMPTY_SIZE_TX1] = GENMASK(16, 13),
  139. [DUAL_TX_ENABLE] = BIT(17),
  140. [SSPND_PA_NO_START_STATE] = BIT(18),
  141. /* Bits 19-31 reserved */
  142. };
  143. IPA_REG_FIELDS(IPA_TX_CFG, ipa_tx_cfg, 0x000001fc);
  144. static const u32 ipa_reg_flavor_0_fmask[] = {
  145. [MAX_PIPES] = GENMASK(3, 0),
  146. /* Bits 4-7 reserved */
  147. [MAX_CONS_PIPES] = GENMASK(12, 8),
  148. /* Bits 13-15 reserved */
  149. [MAX_PROD_PIPES] = GENMASK(20, 16),
  150. /* Bits 21-23 reserved */
  151. [PROD_LOWEST] = GENMASK(27, 24),
  152. /* Bits 28-31 reserved */
  153. };
  154. IPA_REG_FIELDS(FLAVOR_0, flavor_0, 0x00000210);
  155. static const u32 ipa_reg_idle_indication_cfg_fmask[] = {
  156. [ENTER_IDLE_DEBOUNCE_THRESH] = GENMASK(15, 0),
  157. [CONST_NON_IDLE_ENABLE] = BIT(16),
  158. /* Bits 17-31 reserved */
  159. };
  160. IPA_REG_FIELDS(IDLE_INDICATION_CFG, idle_indication_cfg, 0x00000240);
  161. static const u32 ipa_reg_qtime_timestamp_cfg_fmask[] = {
  162. [DPL_TIMESTAMP_LSB] = GENMASK(4, 0),
  163. /* Bits 5-6 reserved */
  164. [DPL_TIMESTAMP_SEL] = BIT(7),
  165. [TAG_TIMESTAMP_LSB] = GENMASK(12, 8),
  166. /* Bits 13-15 reserved */
  167. [NAT_TIMESTAMP_LSB] = GENMASK(20, 16),
  168. /* Bits 21-31 reserved */
  169. };
  170. IPA_REG_FIELDS(QTIME_TIMESTAMP_CFG, qtime_timestamp_cfg, 0x0000024c);
  171. static const u32 ipa_reg_timers_xo_clk_div_cfg_fmask[] = {
  172. [DIV_VALUE] = GENMASK(8, 0),
  173. /* Bits 9-30 reserved */
  174. [DIV_ENABLE] = BIT(31),
  175. };
  176. IPA_REG_FIELDS(TIMERS_XO_CLK_DIV_CFG, timers_xo_clk_div_cfg, 0x00000250);
  177. static const u32 ipa_reg_timers_pulse_gran_cfg_fmask[] = {
  178. [PULSE_GRAN_0] = GENMASK(2, 0),
  179. [PULSE_GRAN_1] = GENMASK(5, 3),
  180. [PULSE_GRAN_2] = GENMASK(8, 6),
  181. };
  182. IPA_REG_FIELDS(TIMERS_PULSE_GRAN_CFG, timers_pulse_gran_cfg, 0x00000254);
  183. static const u32 ipa_reg_src_rsrc_grp_01_rsrc_type_fmask[] = {
  184. [X_MIN_LIM] = GENMASK(5, 0),
  185. /* Bits 6-7 reserved */
  186. [X_MAX_LIM] = GENMASK(13, 8),
  187. /* Bits 14-15 reserved */
  188. [Y_MIN_LIM] = GENMASK(21, 16),
  189. /* Bits 22-23 reserved */
  190. [Y_MAX_LIM] = GENMASK(29, 24),
  191. /* Bits 30-31 reserved */
  192. };
  193. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type,
  194. 0x00000400, 0x0020);
  195. static const u32 ipa_reg_src_rsrc_grp_23_rsrc_type_fmask[] = {
  196. [X_MIN_LIM] = GENMASK(5, 0),
  197. /* Bits 6-7 reserved */
  198. [X_MAX_LIM] = GENMASK(13, 8),
  199. /* Bits 14-15 reserved */
  200. [Y_MIN_LIM] = GENMASK(21, 16),
  201. /* Bits 22-23 reserved */
  202. [Y_MAX_LIM] = GENMASK(29, 24),
  203. /* Bits 30-31 reserved */
  204. };
  205. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type,
  206. 0x00000404, 0x0020);
  207. static const u32 ipa_reg_dst_rsrc_grp_01_rsrc_type_fmask[] = {
  208. [X_MIN_LIM] = GENMASK(5, 0),
  209. /* Bits 6-7 reserved */
  210. [X_MAX_LIM] = GENMASK(13, 8),
  211. /* Bits 14-15 reserved */
  212. [Y_MIN_LIM] = GENMASK(21, 16),
  213. /* Bits 22-23 reserved */
  214. [Y_MAX_LIM] = GENMASK(29, 24),
  215. /* Bits 30-31 reserved */
  216. };
  217. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type,
  218. 0x00000500, 0x0020);
  219. static const u32 ipa_reg_dst_rsrc_grp_23_rsrc_type_fmask[] = {
  220. [X_MIN_LIM] = GENMASK(5, 0),
  221. /* Bits 6-7 reserved */
  222. [X_MAX_LIM] = GENMASK(13, 8),
  223. /* Bits 14-15 reserved */
  224. [Y_MIN_LIM] = GENMASK(21, 16),
  225. /* Bits 22-23 reserved */
  226. [Y_MAX_LIM] = GENMASK(29, 24),
  227. /* Bits 30-31 reserved */
  228. };
  229. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type,
  230. 0x00000504, 0x0020);
  231. static const u32 ipa_reg_endp_init_cfg_fmask[] = {
  232. [FRAG_OFFLOAD_EN] = BIT(0),
  233. [CS_OFFLOAD_EN] = GENMASK(2, 1),
  234. [CS_METADATA_HDR_OFFSET] = GENMASK(6, 3),
  235. /* Bit 7 reserved */
  236. [CS_GEN_QMB_MASTER_SEL] = BIT(8),
  237. /* Bits 9-31 reserved */
  238. };
  239. IPA_REG_STRIDE_FIELDS(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070);
  240. static const u32 ipa_reg_endp_init_nat_fmask[] = {
  241. [NAT_EN] = GENMASK(1, 0),
  242. /* Bits 2-31 reserved */
  243. };
  244. IPA_REG_STRIDE_FIELDS(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070);
  245. static const u32 ipa_reg_endp_init_hdr_fmask[] = {
  246. [HDR_LEN] = GENMASK(5, 0),
  247. [HDR_OFST_METADATA_VALID] = BIT(6),
  248. [HDR_OFST_METADATA] = GENMASK(12, 7),
  249. [HDR_ADDITIONAL_CONST_LEN] = GENMASK(18, 13),
  250. [HDR_OFST_PKT_SIZE_VALID] = BIT(19),
  251. [HDR_OFST_PKT_SIZE] = GENMASK(25, 20),
  252. [HDR_LEN_INC_DEAGG_HDR] = BIT(27),
  253. [HDR_LEN_MSB] = GENMASK(29, 28),
  254. [HDR_OFST_METADATA_MSB] = GENMASK(31, 30),
  255. };
  256. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070);
  257. static const u32 ipa_reg_endp_init_hdr_ext_fmask[] = {
  258. [HDR_ENDIANNESS] = BIT(0),
  259. [HDR_TOTAL_LEN_OR_PAD_VALID] = BIT(1),
  260. [HDR_TOTAL_LEN_OR_PAD] = BIT(2),
  261. [HDR_PAYLOAD_LEN_INC_PADDING] = BIT(3),
  262. [HDR_TOTAL_LEN_OR_PAD_OFFSET] = GENMASK(9, 4),
  263. [HDR_PAD_TO_ALIGNMENT] = GENMASK(13, 10),
  264. /* Bits 14-15 reserved */
  265. [HDR_TOTAL_LEN_OR_PAD_OFFSET_MSB] = GENMASK(17, 16),
  266. [HDR_OFST_PKT_SIZE_MSB] = GENMASK(19, 18),
  267. [HDR_ADDITIONAL_CONST_LEN_MSB] = GENMASK(21, 20),
  268. /* Bits 22-31 reserved */
  269. };
  270. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070);
  271. IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask,
  272. 0x00000818, 0x0070);
  273. static const u32 ipa_reg_endp_init_mode_fmask[] = {
  274. [ENDP_MODE] = GENMASK(2, 0),
  275. [DCPH_ENABLE] = BIT(3),
  276. [DEST_PIPE_INDEX] = GENMASK(8, 4),
  277. /* Bits 9-11 reserved */
  278. [BYTE_THRESHOLD] = GENMASK(27, 12),
  279. [PIPE_REPLICATION_EN] = BIT(28),
  280. [PAD_EN] = BIT(29),
  281. [DRBIP_ACL_ENABLE] = BIT(30),
  282. /* Bit 31 reserved */
  283. };
  284. IPA_REG_STRIDE_FIELDS(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070);
  285. static const u32 ipa_reg_endp_init_aggr_fmask[] = {
  286. [AGGR_EN] = GENMASK(1, 0),
  287. [AGGR_TYPE] = GENMASK(4, 2),
  288. [BYTE_LIMIT] = GENMASK(10, 5),
  289. /* Bit 11 reserved */
  290. [TIME_LIMIT] = GENMASK(16, 12),
  291. [PKT_LIMIT] = GENMASK(22, 17),
  292. [SW_EOF_ACTIVE] = BIT(23),
  293. [FORCE_CLOSE] = BIT(24),
  294. /* Bit 25 reserved */
  295. [HARD_BYTE_LIMIT_EN] = BIT(26),
  296. [AGGR_GRAN_SEL] = BIT(27),
  297. /* Bits 28-31 reserved */
  298. };
  299. IPA_REG_STRIDE_FIELDS(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070);
  300. static const u32 ipa_reg_endp_init_hol_block_en_fmask[] = {
  301. [HOL_BLOCK_EN] = BIT(0),
  302. /* Bits 1-31 reserved */
  303. };
  304. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en,
  305. 0x0000082c, 0x0070);
  306. static const u32 ipa_reg_endp_init_hol_block_timer_fmask[] = {
  307. [TIMER_LIMIT] = GENMASK(4, 0),
  308. /* Bits 5-7 reserved */
  309. [TIMER_GRAN_SEL] = BIT(8),
  310. /* Bits 9-31 reserved */
  311. };
  312. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer,
  313. 0x00000830, 0x0070);
  314. static const u32 ipa_reg_endp_init_deaggr_fmask[] = {
  315. [DEAGGR_HDR_LEN] = GENMASK(5, 0),
  316. [SYSPIPE_ERR_DETECTION] = BIT(6),
  317. [PACKET_OFFSET_VALID] = BIT(7),
  318. [PACKET_OFFSET_LOCATION] = GENMASK(13, 8),
  319. [IGNORE_MIN_PKT_ERR] = BIT(14),
  320. /* Bit 15 reserved */
  321. [MAX_PACKET_LEN] = GENMASK(31, 16),
  322. };
  323. IPA_REG_STRIDE_FIELDS(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070);
  324. static const u32 ipa_reg_endp_init_rsrc_grp_fmask[] = {
  325. [ENDP_RSRC_GRP] = GENMASK(1, 0),
  326. /* Bits 2-31 reserved */
  327. };
  328. IPA_REG_STRIDE_FIELDS(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp,
  329. 0x00000838, 0x0070);
  330. static const u32 ipa_reg_endp_init_seq_fmask[] = {
  331. [SEQ_TYPE] = GENMASK(7, 0),
  332. /* Bits 8-31 reserved */
  333. };
  334. IPA_REG_STRIDE_FIELDS(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070);
  335. static const u32 ipa_reg_endp_status_fmask[] = {
  336. [STATUS_EN] = BIT(0),
  337. [STATUS_ENDP] = GENMASK(5, 1),
  338. /* Bits 6-8 reserved */
  339. [STATUS_PKT_SUPPRESS] = BIT(9),
  340. /* Bits 10-31 reserved */
  341. };
  342. IPA_REG_STRIDE_FIELDS(ENDP_STATUS, endp_status, 0x00000840, 0x0070);
  343. static const u32 ipa_reg_endp_filter_router_hsh_cfg_fmask[] = {
  344. [FILTER_HASH_MSK_SRC_ID] = BIT(0),
  345. [FILTER_HASH_MSK_SRC_IP] = BIT(1),
  346. [FILTER_HASH_MSK_DST_IP] = BIT(2),
  347. [FILTER_HASH_MSK_SRC_PORT] = BIT(3),
  348. [FILTER_HASH_MSK_DST_PORT] = BIT(4),
  349. [FILTER_HASH_MSK_PROTOCOL] = BIT(5),
  350. [FILTER_HASH_MSK_METADATA] = BIT(6),
  351. [FILTER_HASH_MSK_ALL] = GENMASK(6, 0),
  352. /* Bits 7-15 reserved */
  353. [ROUTER_HASH_MSK_SRC_ID] = BIT(16),
  354. [ROUTER_HASH_MSK_SRC_IP] = BIT(17),
  355. [ROUTER_HASH_MSK_DST_IP] = BIT(18),
  356. [ROUTER_HASH_MSK_SRC_PORT] = BIT(19),
  357. [ROUTER_HASH_MSK_DST_PORT] = BIT(20),
  358. [ROUTER_HASH_MSK_PROTOCOL] = BIT(21),
  359. [ROUTER_HASH_MSK_METADATA] = BIT(22),
  360. [ROUTER_HASH_MSK_ALL] = GENMASK(22, 16),
  361. /* Bits 23-31 reserved */
  362. };
  363. IPA_REG_STRIDE_FIELDS(ENDP_FILTER_ROUTER_HSH_CFG, endp_filter_router_hsh_cfg,
  364. 0x0000085c, 0x0070);
  365. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  366. IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00004008 + 0x1000 * GSI_EE_AP);
  367. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  368. IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000400c + 0x1000 * GSI_EE_AP);
  369. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  370. IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00004010 + 0x1000 * GSI_EE_AP);
  371. static const u32 ipa_reg_ipa_irq_uc_fmask[] = {
  372. [UC_INTR] = BIT(0),
  373. /* Bits 1-31 reserved */
  374. };
  375. IPA_REG_FIELDS(IPA_IRQ_UC, ipa_irq_uc, 0x0000401c + 0x1000 * GSI_EE_AP);
  376. /* Valid bits defined by ipa->available */
  377. IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00004030 + 0x1000 * GSI_EE_AP);
  378. /* Valid bits defined by ipa->available */
  379. IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00004034 + 0x1000 * GSI_EE_AP);
  380. /* Valid bits defined by ipa->available */
  381. IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00004038 + 0x1000 * GSI_EE_AP);
  382. static const struct ipa_reg *ipa_reg_array[] = {
  383. [COMP_CFG] = &ipa_reg_comp_cfg,
  384. [CLKON_CFG] = &ipa_reg_clkon_cfg,
  385. [ROUTE] = &ipa_reg_route,
  386. [SHARED_MEM_SIZE] = &ipa_reg_shared_mem_size,
  387. [QSB_MAX_WRITES] = &ipa_reg_qsb_max_writes,
  388. [QSB_MAX_READS] = &ipa_reg_qsb_max_reads,
  389. [FILT_ROUT_HASH_EN] = &ipa_reg_filt_rout_hash_en,
  390. [FILT_ROUT_HASH_FLUSH] = &ipa_reg_filt_rout_hash_flush,
  391. [STATE_AGGR_ACTIVE] = &ipa_reg_state_aggr_active,
  392. [LOCAL_PKT_PROC_CNTXT] = &ipa_reg_local_pkt_proc_cntxt,
  393. [AGGR_FORCE_CLOSE] = &ipa_reg_aggr_force_close,
  394. [IPA_TX_CFG] = &ipa_reg_ipa_tx_cfg,
  395. [FLAVOR_0] = &ipa_reg_flavor_0,
  396. [IDLE_INDICATION_CFG] = &ipa_reg_idle_indication_cfg,
  397. [QTIME_TIMESTAMP_CFG] = &ipa_reg_qtime_timestamp_cfg,
  398. [TIMERS_XO_CLK_DIV_CFG] = &ipa_reg_timers_xo_clk_div_cfg,
  399. [TIMERS_PULSE_GRAN_CFG] = &ipa_reg_timers_pulse_gran_cfg,
  400. [SRC_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_01_rsrc_type,
  401. [SRC_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_23_rsrc_type,
  402. [DST_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_01_rsrc_type,
  403. [DST_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_23_rsrc_type,
  404. [ENDP_INIT_CFG] = &ipa_reg_endp_init_cfg,
  405. [ENDP_INIT_NAT] = &ipa_reg_endp_init_nat,
  406. [ENDP_INIT_HDR] = &ipa_reg_endp_init_hdr,
  407. [ENDP_INIT_HDR_EXT] = &ipa_reg_endp_init_hdr_ext,
  408. [ENDP_INIT_HDR_METADATA_MASK] = &ipa_reg_endp_init_hdr_metadata_mask,
  409. [ENDP_INIT_MODE] = &ipa_reg_endp_init_mode,
  410. [ENDP_INIT_AGGR] = &ipa_reg_endp_init_aggr,
  411. [ENDP_INIT_HOL_BLOCK_EN] = &ipa_reg_endp_init_hol_block_en,
  412. [ENDP_INIT_HOL_BLOCK_TIMER] = &ipa_reg_endp_init_hol_block_timer,
  413. [ENDP_INIT_DEAGGR] = &ipa_reg_endp_init_deaggr,
  414. [ENDP_INIT_RSRC_GRP] = &ipa_reg_endp_init_rsrc_grp,
  415. [ENDP_INIT_SEQ] = &ipa_reg_endp_init_seq,
  416. [ENDP_STATUS] = &ipa_reg_endp_status,
  417. [ENDP_FILTER_ROUTER_HSH_CFG] = &ipa_reg_endp_filter_router_hsh_cfg,
  418. [IPA_IRQ_STTS] = &ipa_reg_ipa_irq_stts,
  419. [IPA_IRQ_EN] = &ipa_reg_ipa_irq_en,
  420. [IPA_IRQ_CLR] = &ipa_reg_ipa_irq_clr,
  421. [IPA_IRQ_UC] = &ipa_reg_ipa_irq_uc,
  422. [IRQ_SUSPEND_INFO] = &ipa_reg_irq_suspend_info,
  423. [IRQ_SUSPEND_EN] = &ipa_reg_irq_suspend_en,
  424. [IRQ_SUSPEND_CLR] = &ipa_reg_irq_suspend_clr,
  425. };
  426. const struct ipa_regs ipa_regs_v4_9 = {
  427. .reg_count = ARRAY_SIZE(ipa_reg_array),
  428. .reg = ipa_reg_array,
  429. };