ipa_reg-v4.2.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2022 Linaro Ltd. */
  3. #include <linux/types.h>
  4. #include "../ipa.h"
  5. #include "../ipa_reg.h"
  6. static const u32 ipa_reg_comp_cfg_fmask[] = {
  7. /* Bit 0 reserved */
  8. [GSI_SNOC_BYPASS_DIS] = BIT(1),
  9. [GEN_QMB_0_SNOC_BYPASS_DIS] = BIT(2),
  10. [GEN_QMB_1_SNOC_BYPASS_DIS] = BIT(3),
  11. [IPA_DCMP_FAST_CLK_EN] = BIT(4),
  12. [IPA_QMB_SELECT_CONS_EN] = BIT(5),
  13. [IPA_QMB_SELECT_PROD_EN] = BIT(6),
  14. [GSI_MULTI_INORDER_RD_DIS] = BIT(7),
  15. [GSI_MULTI_INORDER_WR_DIS] = BIT(8),
  16. [GEN_QMB_0_MULTI_INORDER_RD_DIS] = BIT(9),
  17. [GEN_QMB_1_MULTI_INORDER_RD_DIS] = BIT(10),
  18. [GEN_QMB_0_MULTI_INORDER_WR_DIS] = BIT(11),
  19. [GEN_QMB_1_MULTI_INORDER_WR_DIS] = BIT(12),
  20. [GEN_QMB_0_SNOC_CNOC_LOOP_PROT_DIS] = BIT(13),
  21. [GSI_SNOC_CNOC_LOOP_PROT_DISABLE] = BIT(14),
  22. [GSI_MULTI_AXI_MASTERS_DIS] = BIT(15),
  23. [IPA_QMB_SELECT_GLOBAL_EN] = BIT(16),
  24. [ATOMIC_FETCHER_ARB_LOCK_DIS] = GENMASK(20, 17),
  25. /* Bits 21-31 reserved */
  26. };
  27. IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c);
  28. static const u32 ipa_reg_clkon_cfg_fmask[] = {
  29. [CLKON_RX] = BIT(0),
  30. [CLKON_PROC] = BIT(1),
  31. [TX_WRAPPER] = BIT(2),
  32. [CLKON_MISC] = BIT(3),
  33. [RAM_ARB] = BIT(4),
  34. [FTCH_HPS] = BIT(5),
  35. [FTCH_DPS] = BIT(6),
  36. [CLKON_HPS] = BIT(7),
  37. [CLKON_DPS] = BIT(8),
  38. [RX_HPS_CMDQS] = BIT(9),
  39. [HPS_DPS_CMDQS] = BIT(10),
  40. [DPS_TX_CMDQS] = BIT(11),
  41. [RSRC_MNGR] = BIT(12),
  42. [CTX_HANDLER] = BIT(13),
  43. [ACK_MNGR] = BIT(14),
  44. [D_DCPH] = BIT(15),
  45. [H_DCPH] = BIT(16),
  46. /* Bit 17 reserved */
  47. [NTF_TX_CMDQS] = BIT(18),
  48. [CLKON_TX_0] = BIT(19),
  49. [CLKON_TX_1] = BIT(20),
  50. [CLKON_FNR] = BIT(21),
  51. [QSB2AXI_CMDQ_L] = BIT(22),
  52. [AGGR_WRAPPER] = BIT(23),
  53. [RAM_SLAVEWAY] = BIT(24),
  54. [CLKON_QMB] = BIT(25),
  55. [WEIGHT_ARB] = BIT(26),
  56. [GSI_IF] = BIT(27),
  57. [CLKON_GLOBAL] = BIT(28),
  58. [GLOBAL_2X_CLK] = BIT(29),
  59. /* Bits 30-31 reserved */
  60. };
  61. IPA_REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044);
  62. static const u32 ipa_reg_route_fmask[] = {
  63. [ROUTE_DIS] = BIT(0),
  64. [ROUTE_DEF_PIPE] = GENMASK(5, 1),
  65. [ROUTE_DEF_HDR_TABLE] = BIT(6),
  66. [ROUTE_DEF_HDR_OFST] = GENMASK(16, 7),
  67. [ROUTE_FRAG_DEF_PIPE] = GENMASK(21, 17),
  68. /* Bits 22-23 reserved */
  69. [ROUTE_DEF_RETAIN_HDR] = BIT(24),
  70. /* Bits 25-31 reserved */
  71. };
  72. IPA_REG_FIELDS(ROUTE, route, 0x00000048);
  73. static const u32 ipa_reg_shared_mem_size_fmask[] = {
  74. [MEM_SIZE] = GENMASK(15, 0),
  75. [MEM_BADDR] = GENMASK(31, 16),
  76. };
  77. IPA_REG_FIELDS(SHARED_MEM_SIZE, shared_mem_size, 0x00000054);
  78. static const u32 ipa_reg_qsb_max_writes_fmask[] = {
  79. [GEN_QMB_0_MAX_WRITES] = GENMASK(3, 0),
  80. [GEN_QMB_1_MAX_WRITES] = GENMASK(7, 4),
  81. /* Bits 8-31 reserved */
  82. };
  83. IPA_REG_FIELDS(QSB_MAX_WRITES, qsb_max_writes, 0x00000074);
  84. static const u32 ipa_reg_qsb_max_reads_fmask[] = {
  85. [GEN_QMB_0_MAX_READS] = GENMASK(3, 0),
  86. [GEN_QMB_1_MAX_READS] = GENMASK(7, 4),
  87. /* Bits 8-15 reserved */
  88. [GEN_QMB_0_MAX_READS_BEATS] = GENMASK(23, 16),
  89. [GEN_QMB_1_MAX_READS_BEATS] = GENMASK(31, 24),
  90. };
  91. IPA_REG_FIELDS(QSB_MAX_READS, qsb_max_reads, 0x00000078);
  92. static const u32 ipa_reg_filt_rout_hash_en_fmask[] = {
  93. [IPV6_ROUTER_HASH] = BIT(0),
  94. /* Bits 1-3 reserved */
  95. [IPV6_FILTER_HASH] = BIT(4),
  96. /* Bits 5-7 reserved */
  97. [IPV4_ROUTER_HASH] = BIT(8),
  98. /* Bits 9-11 reserved */
  99. [IPV4_FILTER_HASH] = BIT(12),
  100. /* Bits 13-31 reserved */
  101. };
  102. IPA_REG_FIELDS(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x0000148);
  103. static const u32 ipa_reg_filt_rout_hash_flush_fmask[] = {
  104. [IPV6_ROUTER_HASH] = BIT(0),
  105. /* Bits 1-3 reserved */
  106. [IPV6_FILTER_HASH] = BIT(4),
  107. /* Bits 5-7 reserved */
  108. [IPV4_ROUTER_HASH] = BIT(8),
  109. /* Bits 9-11 reserved */
  110. [IPV4_FILTER_HASH] = BIT(12),
  111. /* Bits 13-31 reserved */
  112. };
  113. IPA_REG_FIELDS(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x000014c);
  114. /* Valid bits defined by ipa->available */
  115. IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x000000b4);
  116. IPA_REG(IPA_BCR, ipa_bcr, 0x000001d0);
  117. static const u32 ipa_reg_local_pkt_proc_cntxt_fmask[] = {
  118. [IPA_BASE_ADDR] = GENMASK(16, 0),
  119. /* Bits 17-31 reserved */
  120. };
  121. /* Offset must be a multiple of 8 */
  122. IPA_REG_FIELDS(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8);
  123. /* Valid bits defined by ipa->available */
  124. IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec);
  125. static const u32 ipa_reg_counter_cfg_fmask[] = {
  126. /* Bits 0-3 reserved */
  127. [AGGR_GRANULARITY] = GENMASK(8, 4),
  128. /* Bits 9-31 reserved */
  129. };
  130. IPA_REG_FIELDS(COUNTER_CFG, counter_cfg, 0x000001f0);
  131. static const u32 ipa_reg_ipa_tx_cfg_fmask[] = {
  132. /* Bits 0-1 reserved */
  133. [PREFETCH_ALMOST_EMPTY_SIZE_TX0] = GENMASK(5, 2),
  134. [DMAW_SCND_OUTSD_PRED_THRESHOLD] = GENMASK(9, 6),
  135. [DMAW_SCND_OUTSD_PRED_EN] = BIT(10),
  136. [DMAW_MAX_BEATS_256_DIS] = BIT(11),
  137. [PA_MASK_EN] = BIT(12),
  138. [PREFETCH_ALMOST_EMPTY_SIZE_TX1] = GENMASK(16, 13),
  139. /* Bit 17 reserved */
  140. [SSPND_PA_NO_START_STATE] = BIT(18),
  141. [SSPND_PA_NO_BQ_STATE] = BIT(19),
  142. /* Bits 20-31 reserved */
  143. };
  144. IPA_REG_FIELDS(IPA_TX_CFG, ipa_tx_cfg, 0x000001fc);
  145. static const u32 ipa_reg_flavor_0_fmask[] = {
  146. [MAX_PIPES] = GENMASK(3, 0),
  147. /* Bits 4-7 reserved */
  148. [MAX_CONS_PIPES] = GENMASK(12, 8),
  149. /* Bits 13-15 reserved */
  150. [MAX_PROD_PIPES] = GENMASK(20, 16),
  151. /* Bits 21-23 reserved */
  152. [PROD_LOWEST] = GENMASK(27, 24),
  153. /* Bits 28-31 reserved */
  154. };
  155. IPA_REG_FIELDS(FLAVOR_0, flavor_0, 0x00000210);
  156. static const u32 ipa_reg_idle_indication_cfg_fmask[] = {
  157. [ENTER_IDLE_DEBOUNCE_THRESH] = GENMASK(15, 0),
  158. [CONST_NON_IDLE_ENABLE] = BIT(16),
  159. /* Bits 17-31 reserved */
  160. };
  161. IPA_REG_FIELDS(IDLE_INDICATION_CFG, idle_indication_cfg, 0x00000240);
  162. static const u32 ipa_reg_src_rsrc_grp_01_rsrc_type_fmask[] = {
  163. [X_MIN_LIM] = GENMASK(5, 0),
  164. /* Bits 6-7 reserved */
  165. [X_MAX_LIM] = GENMASK(13, 8),
  166. /* Bits 14-15 reserved */
  167. [Y_MIN_LIM] = GENMASK(21, 16),
  168. /* Bits 22-23 reserved */
  169. [Y_MAX_LIM] = GENMASK(29, 24),
  170. /* Bits 30-31 reserved */
  171. };
  172. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type,
  173. 0x00000400, 0x0020);
  174. static const u32 ipa_reg_src_rsrc_grp_23_rsrc_type_fmask[] = {
  175. [X_MIN_LIM] = GENMASK(5, 0),
  176. /* Bits 6-7 reserved */
  177. [X_MAX_LIM] = GENMASK(13, 8),
  178. /* Bits 14-15 reserved */
  179. [Y_MIN_LIM] = GENMASK(21, 16),
  180. /* Bits 22-23 reserved */
  181. [Y_MAX_LIM] = GENMASK(29, 24),
  182. /* Bits 30-31 reserved */
  183. };
  184. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type,
  185. 0x00000404, 0x0020);
  186. static const u32 ipa_reg_dst_rsrc_grp_01_rsrc_type_fmask[] = {
  187. [X_MIN_LIM] = GENMASK(5, 0),
  188. /* Bits 6-7 reserved */
  189. [X_MAX_LIM] = GENMASK(13, 8),
  190. /* Bits 14-15 reserved */
  191. [Y_MIN_LIM] = GENMASK(21, 16),
  192. /* Bits 22-23 reserved */
  193. [Y_MAX_LIM] = GENMASK(29, 24),
  194. /* Bits 30-31 reserved */
  195. };
  196. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type,
  197. 0x00000500, 0x0020);
  198. static const u32 ipa_reg_dst_rsrc_grp_23_rsrc_type_fmask[] = {
  199. [X_MIN_LIM] = GENMASK(5, 0),
  200. /* Bits 6-7 reserved */
  201. [X_MAX_LIM] = GENMASK(13, 8),
  202. /* Bits 14-15 reserved */
  203. [Y_MIN_LIM] = GENMASK(21, 16),
  204. /* Bits 22-23 reserved */
  205. [Y_MAX_LIM] = GENMASK(29, 24),
  206. /* Bits 30-31 reserved */
  207. };
  208. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type,
  209. 0x00000504, 0x0020);
  210. static const u32 ipa_reg_endp_init_cfg_fmask[] = {
  211. [FRAG_OFFLOAD_EN] = BIT(0),
  212. [CS_OFFLOAD_EN] = GENMASK(2, 1),
  213. [CS_METADATA_HDR_OFFSET] = GENMASK(6, 3),
  214. /* Bit 7 reserved */
  215. [CS_GEN_QMB_MASTER_SEL] = BIT(8),
  216. /* Bits 9-31 reserved */
  217. };
  218. IPA_REG_STRIDE_FIELDS(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070);
  219. static const u32 ipa_reg_endp_init_nat_fmask[] = {
  220. [NAT_EN] = GENMASK(1, 0),
  221. /* Bits 2-31 reserved */
  222. };
  223. IPA_REG_STRIDE_FIELDS(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070);
  224. static const u32 ipa_reg_endp_init_hdr_fmask[] = {
  225. [HDR_LEN] = GENMASK(5, 0),
  226. [HDR_OFST_METADATA_VALID] = BIT(6),
  227. [HDR_OFST_METADATA] = GENMASK(12, 7),
  228. [HDR_ADDITIONAL_CONST_LEN] = GENMASK(18, 13),
  229. [HDR_OFST_PKT_SIZE_VALID] = BIT(19),
  230. [HDR_OFST_PKT_SIZE] = GENMASK(25, 20),
  231. [HDR_A5_MUX] = BIT(26),
  232. [HDR_LEN_INC_DEAGG_HDR] = BIT(27),
  233. [HDR_METADATA_REG_VALID] = BIT(28),
  234. /* Bits 29-31 reserved */
  235. };
  236. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070);
  237. static const u32 ipa_reg_endp_init_hdr_ext_fmask[] = {
  238. [HDR_ENDIANNESS] = BIT(0),
  239. [HDR_TOTAL_LEN_OR_PAD_VALID] = BIT(1),
  240. [HDR_TOTAL_LEN_OR_PAD] = BIT(2),
  241. [HDR_PAYLOAD_LEN_INC_PADDING] = BIT(3),
  242. [HDR_TOTAL_LEN_OR_PAD_OFFSET] = GENMASK(9, 4),
  243. [HDR_PAD_TO_ALIGNMENT] = GENMASK(13, 10),
  244. /* Bits 14-31 reserved */
  245. };
  246. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070);
  247. IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask,
  248. 0x00000818, 0x0070);
  249. static const u32 ipa_reg_endp_init_mode_fmask[] = {
  250. [ENDP_MODE] = GENMASK(2, 0),
  251. /* Bit 3 reserved */
  252. [DEST_PIPE_INDEX] = GENMASK(8, 4),
  253. /* Bits 9-11 reserved */
  254. [BYTE_THRESHOLD] = GENMASK(27, 12),
  255. [PIPE_REPLICATION_EN] = BIT(28),
  256. [PAD_EN] = BIT(29),
  257. [HDR_FTCH_DISABLE] = BIT(30),
  258. /* Bit 31 reserved */
  259. };
  260. IPA_REG_STRIDE_FIELDS(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070);
  261. static const u32 ipa_reg_endp_init_aggr_fmask[] = {
  262. [AGGR_EN] = GENMASK(1, 0),
  263. [AGGR_TYPE] = GENMASK(4, 2),
  264. [BYTE_LIMIT] = GENMASK(9, 5),
  265. [TIME_LIMIT] = GENMASK(14, 10),
  266. [PKT_LIMIT] = GENMASK(20, 15),
  267. [SW_EOF_ACTIVE] = BIT(21),
  268. [FORCE_CLOSE] = BIT(22),
  269. /* Bit 23 reserved */
  270. [HARD_BYTE_LIMIT_EN] = BIT(24),
  271. /* Bits 25-31 reserved */
  272. };
  273. IPA_REG_STRIDE_FIELDS(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070);
  274. static const u32 ipa_reg_endp_init_hol_block_en_fmask[] = {
  275. [HOL_BLOCK_EN] = BIT(0),
  276. /* Bits 1-31 reserved */
  277. };
  278. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en,
  279. 0x0000082c, 0x0070);
  280. static const u32 ipa_reg_endp_init_hol_block_timer_fmask[] = {
  281. [TIMER_BASE_VALUE] = GENMASK(4, 0),
  282. /* Bits 5-7 reserved */
  283. [TIMER_SCALE] = GENMASK(12, 8),
  284. /* Bits 9-31 reserved */
  285. };
  286. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer,
  287. 0x00000830, 0x0070);
  288. static const u32 ipa_reg_endp_init_deaggr_fmask[] = {
  289. [DEAGGR_HDR_LEN] = GENMASK(5, 0),
  290. [SYSPIPE_ERR_DETECTION] = BIT(6),
  291. [PACKET_OFFSET_VALID] = BIT(7),
  292. [PACKET_OFFSET_LOCATION] = GENMASK(13, 8),
  293. [IGNORE_MIN_PKT_ERR] = BIT(14),
  294. /* Bit 15 reserved */
  295. [MAX_PACKET_LEN] = GENMASK(31, 16),
  296. };
  297. IPA_REG_STRIDE_FIELDS(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070);
  298. static const u32 ipa_reg_endp_init_rsrc_grp_fmask[] = {
  299. [ENDP_RSRC_GRP] = BIT(0),
  300. /* Bits 1-31 reserved */
  301. };
  302. IPA_REG_STRIDE_FIELDS(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp,
  303. 0x00000838, 0x0070);
  304. static const u32 ipa_reg_endp_init_seq_fmask[] = {
  305. [SEQ_TYPE] = GENMASK(7, 0),
  306. [SEQ_REP_TYPE] = GENMASK(15, 8),
  307. /* Bits 16-31 reserved */
  308. };
  309. IPA_REG_STRIDE_FIELDS(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070);
  310. static const u32 ipa_reg_endp_status_fmask[] = {
  311. [STATUS_EN] = BIT(0),
  312. [STATUS_ENDP] = GENMASK(5, 1),
  313. /* Bits 6-7 reserved */
  314. [STATUS_LOCATION] = BIT(8),
  315. [STATUS_PKT_SUPPRESS] = BIT(9),
  316. /* Bits 10-31 reserved */
  317. };
  318. IPA_REG_STRIDE_FIELDS(ENDP_STATUS, endp_status, 0x00000840, 0x0070);
  319. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  320. IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00003008 + 0x1000 * GSI_EE_AP);
  321. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  322. IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000300c + 0x1000 * GSI_EE_AP);
  323. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  324. IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00003010 + 0x1000 * GSI_EE_AP);
  325. static const u32 ipa_reg_ipa_irq_uc_fmask[] = {
  326. [UC_INTR] = BIT(0),
  327. /* Bits 1-31 reserved */
  328. };
  329. IPA_REG_FIELDS(IPA_IRQ_UC, ipa_irq_uc, 0x0000301c + 0x1000 * GSI_EE_AP);
  330. /* Valid bits defined by ipa->available */
  331. IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00003030 + 0x1000 * GSI_EE_AP);
  332. /* Valid bits defined by ipa->available */
  333. IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00003034 + 0x1000 * GSI_EE_AP);
  334. /* Valid bits defined by ipa->available */
  335. IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00003038 + 0x1000 * GSI_EE_AP);
  336. static const struct ipa_reg *ipa_reg_array[] = {
  337. [COMP_CFG] = &ipa_reg_comp_cfg,
  338. [CLKON_CFG] = &ipa_reg_clkon_cfg,
  339. [ROUTE] = &ipa_reg_route,
  340. [SHARED_MEM_SIZE] = &ipa_reg_shared_mem_size,
  341. [QSB_MAX_WRITES] = &ipa_reg_qsb_max_writes,
  342. [QSB_MAX_READS] = &ipa_reg_qsb_max_reads,
  343. [FILT_ROUT_HASH_EN] = &ipa_reg_filt_rout_hash_en,
  344. [FILT_ROUT_HASH_FLUSH] = &ipa_reg_filt_rout_hash_flush,
  345. [STATE_AGGR_ACTIVE] = &ipa_reg_state_aggr_active,
  346. [IPA_BCR] = &ipa_reg_ipa_bcr,
  347. [LOCAL_PKT_PROC_CNTXT] = &ipa_reg_local_pkt_proc_cntxt,
  348. [AGGR_FORCE_CLOSE] = &ipa_reg_aggr_force_close,
  349. [COUNTER_CFG] = &ipa_reg_counter_cfg,
  350. [IPA_TX_CFG] = &ipa_reg_ipa_tx_cfg,
  351. [FLAVOR_0] = &ipa_reg_flavor_0,
  352. [IDLE_INDICATION_CFG] = &ipa_reg_idle_indication_cfg,
  353. [SRC_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_01_rsrc_type,
  354. [SRC_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_23_rsrc_type,
  355. [DST_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_01_rsrc_type,
  356. [DST_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_23_rsrc_type,
  357. [ENDP_INIT_CFG] = &ipa_reg_endp_init_cfg,
  358. [ENDP_INIT_NAT] = &ipa_reg_endp_init_nat,
  359. [ENDP_INIT_HDR] = &ipa_reg_endp_init_hdr,
  360. [ENDP_INIT_HDR_EXT] = &ipa_reg_endp_init_hdr_ext,
  361. [ENDP_INIT_HDR_METADATA_MASK] = &ipa_reg_endp_init_hdr_metadata_mask,
  362. [ENDP_INIT_MODE] = &ipa_reg_endp_init_mode,
  363. [ENDP_INIT_AGGR] = &ipa_reg_endp_init_aggr,
  364. [ENDP_INIT_HOL_BLOCK_EN] = &ipa_reg_endp_init_hol_block_en,
  365. [ENDP_INIT_HOL_BLOCK_TIMER] = &ipa_reg_endp_init_hol_block_timer,
  366. [ENDP_INIT_DEAGGR] = &ipa_reg_endp_init_deaggr,
  367. [ENDP_INIT_RSRC_GRP] = &ipa_reg_endp_init_rsrc_grp,
  368. [ENDP_INIT_SEQ] = &ipa_reg_endp_init_seq,
  369. [ENDP_STATUS] = &ipa_reg_endp_status,
  370. [IPA_IRQ_STTS] = &ipa_reg_ipa_irq_stts,
  371. [IPA_IRQ_EN] = &ipa_reg_ipa_irq_en,
  372. [IPA_IRQ_CLR] = &ipa_reg_ipa_irq_clr,
  373. [IPA_IRQ_UC] = &ipa_reg_ipa_irq_uc,
  374. [IRQ_SUSPEND_INFO] = &ipa_reg_irq_suspend_info,
  375. [IRQ_SUSPEND_EN] = &ipa_reg_irq_suspend_en,
  376. [IRQ_SUSPEND_CLR] = &ipa_reg_irq_suspend_clr,
  377. };
  378. const struct ipa_regs ipa_regs_v4_2 = {
  379. .reg_count = ARRAY_SIZE(ipa_reg_array),
  380. .reg = ipa_reg_array,
  381. };