ipa_reg-v4.11.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2022 Linaro Ltd. */
  3. #include <linux/types.h>
  4. #include "../ipa.h"
  5. #include "../ipa_reg.h"
  6. static const u32 ipa_reg_comp_cfg_fmask[] = {
  7. [RAM_ARB_PRI_CLIENT_SAMP_FIX_DIS] = BIT(0),
  8. [GSI_SNOC_BYPASS_DIS] = BIT(1),
  9. [GEN_QMB_0_SNOC_BYPASS_DIS] = BIT(2),
  10. [GEN_QMB_1_SNOC_BYPASS_DIS] = BIT(3),
  11. /* Bit 4 reserved */
  12. [IPA_QMB_SELECT_CONS_EN] = BIT(5),
  13. [IPA_QMB_SELECT_PROD_EN] = BIT(6),
  14. [GSI_MULTI_INORDER_RD_DIS] = BIT(7),
  15. [GSI_MULTI_INORDER_WR_DIS] = BIT(8),
  16. [GEN_QMB_0_MULTI_INORDER_RD_DIS] = BIT(9),
  17. [GEN_QMB_1_MULTI_INORDER_RD_DIS] = BIT(10),
  18. [GEN_QMB_0_MULTI_INORDER_WR_DIS] = BIT(11),
  19. [GEN_QMB_1_MULTI_INORDER_WR_DIS] = BIT(12),
  20. [GEN_QMB_0_SNOC_CNOC_LOOP_PROT_DIS] = BIT(13),
  21. [GSI_SNOC_CNOC_LOOP_PROT_DISABLE] = BIT(14),
  22. [GSI_MULTI_AXI_MASTERS_DIS] = BIT(15),
  23. [IPA_QMB_SELECT_GLOBAL_EN] = BIT(16),
  24. [FULL_FLUSH_WAIT_RS_CLOSURE_EN] = BIT(17),
  25. /* Bit 18 reserved */
  26. [QMB_RAM_RD_CACHE_DISABLE] = BIT(19),
  27. [GENQMB_AOOOWR] = BIT(20),
  28. [IF_OUT_OF_BUF_STOP_RESET_MASK_EN] = BIT(21),
  29. [ATOMIC_FETCHER_ARB_LOCK_DIS] = GENMASK(23, 22),
  30. /* Bits 24-29 reserved */
  31. [GEN_QMB_1_DYNAMIC_ASIZE] = BIT(30),
  32. [GEN_QMB_0_DYNAMIC_ASIZE] = BIT(31),
  33. };
  34. IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c);
  35. static const u32 ipa_reg_clkon_cfg_fmask[] = {
  36. [CLKON_RX] = BIT(0),
  37. [CLKON_PROC] = BIT(1),
  38. [TX_WRAPPER] = BIT(2),
  39. [CLKON_MISC] = BIT(3),
  40. [RAM_ARB] = BIT(4),
  41. [FTCH_HPS] = BIT(5),
  42. [FTCH_DPS] = BIT(6),
  43. [CLKON_HPS] = BIT(7),
  44. [CLKON_DPS] = BIT(8),
  45. [RX_HPS_CMDQS] = BIT(9),
  46. [HPS_DPS_CMDQS] = BIT(10),
  47. [DPS_TX_CMDQS] = BIT(11),
  48. [RSRC_MNGR] = BIT(12),
  49. [CTX_HANDLER] = BIT(13),
  50. [ACK_MNGR] = BIT(14),
  51. [D_DCPH] = BIT(15),
  52. [H_DCPH] = BIT(16),
  53. /* Bit 17 reserved */
  54. [NTF_TX_CMDQS] = BIT(18),
  55. [CLKON_TX_0] = BIT(19),
  56. [CLKON_TX_1] = BIT(20),
  57. [CLKON_FNR] = BIT(21),
  58. [QSB2AXI_CMDQ_L] = BIT(22),
  59. [AGGR_WRAPPER] = BIT(23),
  60. [RAM_SLAVEWAY] = BIT(24),
  61. [CLKON_QMB] = BIT(25),
  62. [WEIGHT_ARB] = BIT(26),
  63. [GSI_IF] = BIT(27),
  64. [CLKON_GLOBAL] = BIT(28),
  65. [GLOBAL_2X_CLK] = BIT(29),
  66. [DPL_FIFO] = BIT(30),
  67. [DRBIP] = BIT(31),
  68. };
  69. IPA_REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044);
  70. static const u32 ipa_reg_route_fmask[] = {
  71. [ROUTE_DIS] = BIT(0),
  72. [ROUTE_DEF_PIPE] = GENMASK(5, 1),
  73. [ROUTE_DEF_HDR_TABLE] = BIT(6),
  74. [ROUTE_DEF_HDR_OFST] = GENMASK(16, 7),
  75. [ROUTE_FRAG_DEF_PIPE] = GENMASK(21, 17),
  76. /* Bits 22-23 reserved */
  77. [ROUTE_DEF_RETAIN_HDR] = BIT(24),
  78. /* Bits 25-31 reserved */
  79. };
  80. IPA_REG_FIELDS(ROUTE, route, 0x00000048);
  81. static const u32 ipa_reg_shared_mem_size_fmask[] = {
  82. [MEM_SIZE] = GENMASK(15, 0),
  83. [MEM_BADDR] = GENMASK(31, 16),
  84. };
  85. IPA_REG_FIELDS(SHARED_MEM_SIZE, shared_mem_size, 0x00000054);
  86. static const u32 ipa_reg_qsb_max_writes_fmask[] = {
  87. [GEN_QMB_0_MAX_WRITES] = GENMASK(3, 0),
  88. [GEN_QMB_1_MAX_WRITES] = GENMASK(7, 4),
  89. /* Bits 8-31 reserved */
  90. };
  91. IPA_REG_FIELDS(QSB_MAX_WRITES, qsb_max_writes, 0x00000074);
  92. static const u32 ipa_reg_qsb_max_reads_fmask[] = {
  93. [GEN_QMB_0_MAX_READS] = GENMASK(3, 0),
  94. [GEN_QMB_1_MAX_READS] = GENMASK(7, 4),
  95. /* Bits 8-15 reserved */
  96. [GEN_QMB_0_MAX_READS_BEATS] = GENMASK(23, 16),
  97. [GEN_QMB_1_MAX_READS_BEATS] = GENMASK(31, 24),
  98. };
  99. IPA_REG_FIELDS(QSB_MAX_READS, qsb_max_reads, 0x00000078);
  100. static const u32 ipa_reg_filt_rout_hash_en_fmask[] = {
  101. [IPV6_ROUTER_HASH] = BIT(0),
  102. /* Bits 1-3 reserved */
  103. [IPV6_FILTER_HASH] = BIT(4),
  104. /* Bits 5-7 reserved */
  105. [IPV4_ROUTER_HASH] = BIT(8),
  106. /* Bits 9-11 reserved */
  107. [IPV4_FILTER_HASH] = BIT(12),
  108. /* Bits 13-31 reserved */
  109. };
  110. IPA_REG_FIELDS(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x0000148);
  111. static const u32 ipa_reg_filt_rout_hash_flush_fmask[] = {
  112. [IPV6_ROUTER_HASH] = BIT(0),
  113. /* Bits 1-3 reserved */
  114. [IPV6_FILTER_HASH] = BIT(4),
  115. /* Bits 5-7 reserved */
  116. [IPV4_ROUTER_HASH] = BIT(8),
  117. /* Bits 9-11 reserved */
  118. [IPV4_FILTER_HASH] = BIT(12),
  119. /* Bits 13-31 reserved */
  120. };
  121. IPA_REG_FIELDS(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x000014c);
  122. /* Valid bits defined by ipa->available */
  123. IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x000000b4);
  124. static const u32 ipa_reg_local_pkt_proc_cntxt_fmask[] = {
  125. [IPA_BASE_ADDR] = GENMASK(17, 0),
  126. /* Bits 18-31 reserved */
  127. };
  128. /* Offset must be a multiple of 8 */
  129. IPA_REG_FIELDS(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8);
  130. /* Valid bits defined by ipa->available */
  131. IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec);
  132. static const u32 ipa_reg_ipa_tx_cfg_fmask[] = {
  133. /* Bits 0-1 reserved */
  134. [PREFETCH_ALMOST_EMPTY_SIZE_TX0] = GENMASK(5, 2),
  135. [DMAW_SCND_OUTSD_PRED_THRESHOLD] = GENMASK(9, 6),
  136. [DMAW_SCND_OUTSD_PRED_EN] = BIT(10),
  137. [DMAW_MAX_BEATS_256_DIS] = BIT(11),
  138. [PA_MASK_EN] = BIT(12),
  139. [PREFETCH_ALMOST_EMPTY_SIZE_TX1] = GENMASK(16, 13),
  140. [DUAL_TX_ENABLE] = BIT(17),
  141. [SSPND_PA_NO_START_STATE] = BIT(18),
  142. /* Bits 19-31 reserved */
  143. };
  144. IPA_REG_FIELDS(IPA_TX_CFG, ipa_tx_cfg, 0x000001fc);
  145. static const u32 ipa_reg_flavor_0_fmask[] = {
  146. [MAX_PIPES] = GENMASK(4, 0),
  147. /* Bits 5-7 reserved */
  148. [MAX_CONS_PIPES] = GENMASK(12, 8),
  149. /* Bits 13-15 reserved */
  150. [MAX_PROD_PIPES] = GENMASK(20, 16),
  151. /* Bits 21-23 reserved */
  152. [PROD_LOWEST] = GENMASK(27, 24),
  153. /* Bits 28-31 reserved */
  154. };
  155. IPA_REG_FIELDS(FLAVOR_0, flavor_0, 0x00000210);
  156. static const u32 ipa_reg_idle_indication_cfg_fmask[] = {
  157. [ENTER_IDLE_DEBOUNCE_THRESH] = GENMASK(15, 0),
  158. [CONST_NON_IDLE_ENABLE] = BIT(16),
  159. /* Bits 17-31 reserved */
  160. };
  161. IPA_REG_FIELDS(IDLE_INDICATION_CFG, idle_indication_cfg, 0x00000240);
  162. static const u32 ipa_reg_qtime_timestamp_cfg_fmask[] = {
  163. [DPL_TIMESTAMP_LSB] = GENMASK(4, 0),
  164. /* Bits 5-6 reserved */
  165. [DPL_TIMESTAMP_SEL] = BIT(7),
  166. [TAG_TIMESTAMP_LSB] = GENMASK(12, 8),
  167. /* Bits 13-15 reserved */
  168. [NAT_TIMESTAMP_LSB] = GENMASK(20, 16),
  169. /* Bits 21-31 reserved */
  170. };
  171. IPA_REG_FIELDS(QTIME_TIMESTAMP_CFG, qtime_timestamp_cfg, 0x0000024c);
  172. static const u32 ipa_reg_timers_xo_clk_div_cfg_fmask[] = {
  173. [DIV_VALUE] = GENMASK(8, 0),
  174. /* Bits 9-30 reserved */
  175. [DIV_ENABLE] = BIT(31),
  176. };
  177. IPA_REG_FIELDS(TIMERS_XO_CLK_DIV_CFG, timers_xo_clk_div_cfg, 0x00000250);
  178. static const u32 ipa_reg_timers_pulse_gran_cfg_fmask[] = {
  179. [PULSE_GRAN_0] = GENMASK(2, 0),
  180. [PULSE_GRAN_1] = GENMASK(5, 3),
  181. [PULSE_GRAN_2] = GENMASK(8, 6),
  182. /* Bits 9-31 reserved */
  183. };
  184. IPA_REG_FIELDS(TIMERS_PULSE_GRAN_CFG, timers_pulse_gran_cfg, 0x00000254);
  185. static const u32 ipa_reg_src_rsrc_grp_01_rsrc_type_fmask[] = {
  186. [X_MIN_LIM] = GENMASK(5, 0),
  187. /* Bits 6-7 reserved */
  188. [X_MAX_LIM] = GENMASK(13, 8),
  189. /* Bits 14-15 reserved */
  190. [Y_MIN_LIM] = GENMASK(21, 16),
  191. /* Bits 22-23 reserved */
  192. [Y_MAX_LIM] = GENMASK(29, 24),
  193. /* Bits 30-31 reserved */
  194. };
  195. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type,
  196. 0x00000400, 0x0020);
  197. static const u32 ipa_reg_src_rsrc_grp_23_rsrc_type_fmask[] = {
  198. [X_MIN_LIM] = GENMASK(5, 0),
  199. /* Bits 6-7 reserved */
  200. [X_MAX_LIM] = GENMASK(13, 8),
  201. /* Bits 14-15 reserved */
  202. [Y_MIN_LIM] = GENMASK(21, 16),
  203. /* Bits 22-23 reserved */
  204. [Y_MAX_LIM] = GENMASK(29, 24),
  205. /* Bits 30-31 reserved */
  206. };
  207. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type,
  208. 0x00000404, 0x0020);
  209. static const u32 ipa_reg_dst_rsrc_grp_01_rsrc_type_fmask[] = {
  210. [X_MIN_LIM] = GENMASK(5, 0),
  211. /* Bits 6-7 reserved */
  212. [X_MAX_LIM] = GENMASK(13, 8),
  213. /* Bits 14-15 reserved */
  214. [Y_MIN_LIM] = GENMASK(21, 16),
  215. /* Bits 22-23 reserved */
  216. [Y_MAX_LIM] = GENMASK(29, 24),
  217. /* Bits 30-31 reserved */
  218. };
  219. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type,
  220. 0x00000500, 0x0020);
  221. static const u32 ipa_reg_dst_rsrc_grp_23_rsrc_type_fmask[] = {
  222. [X_MIN_LIM] = GENMASK(5, 0),
  223. /* Bits 6-7 reserved */
  224. [X_MAX_LIM] = GENMASK(13, 8),
  225. /* Bits 14-15 reserved */
  226. [Y_MIN_LIM] = GENMASK(21, 16),
  227. /* Bits 22-23 reserved */
  228. [Y_MAX_LIM] = GENMASK(29, 24),
  229. /* Bits 30-31 reserved */
  230. };
  231. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type,
  232. 0x00000504, 0x0020);
  233. static const u32 ipa_reg_endp_init_cfg_fmask[] = {
  234. [FRAG_OFFLOAD_EN] = BIT(0),
  235. [CS_OFFLOAD_EN] = GENMASK(2, 1),
  236. [CS_METADATA_HDR_OFFSET] = GENMASK(6, 3),
  237. /* Bit 7 reserved */
  238. [CS_GEN_QMB_MASTER_SEL] = BIT(8),
  239. /* Bits 9-31 reserved */
  240. };
  241. IPA_REG_STRIDE_FIELDS(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070);
  242. static const u32 ipa_reg_endp_init_nat_fmask[] = {
  243. [NAT_EN] = GENMASK(1, 0),
  244. /* Bits 2-31 reserved */
  245. };
  246. IPA_REG_STRIDE_FIELDS(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070);
  247. static const u32 ipa_reg_endp_init_hdr_fmask[] = {
  248. [HDR_LEN] = GENMASK(5, 0),
  249. [HDR_OFST_METADATA_VALID] = BIT(6),
  250. [HDR_OFST_METADATA] = GENMASK(12, 7),
  251. [HDR_ADDITIONAL_CONST_LEN] = GENMASK(18, 13),
  252. [HDR_OFST_PKT_SIZE_VALID] = BIT(19),
  253. [HDR_OFST_PKT_SIZE] = GENMASK(25, 20),
  254. /* Bit 26 reserved */
  255. [HDR_LEN_INC_DEAGG_HDR] = BIT(27),
  256. [HDR_LEN_MSB] = GENMASK(29, 28),
  257. [HDR_OFST_METADATA_MSB] = GENMASK(31, 30),
  258. };
  259. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070);
  260. static const u32 ipa_reg_endp_init_hdr_ext_fmask[] = {
  261. [HDR_ENDIANNESS] = BIT(0),
  262. [HDR_TOTAL_LEN_OR_PAD_VALID] = BIT(1),
  263. [HDR_TOTAL_LEN_OR_PAD] = BIT(2),
  264. [HDR_PAYLOAD_LEN_INC_PADDING] = BIT(3),
  265. [HDR_TOTAL_LEN_OR_PAD_OFFSET] = GENMASK(9, 4),
  266. [HDR_PAD_TO_ALIGNMENT] = GENMASK(13, 10),
  267. /* Bits 14-15 reserved */
  268. [HDR_TOTAL_LEN_OR_PAD_OFFSET_MSB] = GENMASK(17, 16),
  269. [HDR_OFST_PKT_SIZE_MSB] = GENMASK(19, 18),
  270. [HDR_ADDITIONAL_CONST_LEN_MSB] = GENMASK(21, 20),
  271. /* Bits 22-31 reserved */
  272. };
  273. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070);
  274. IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask,
  275. 0x00000818, 0x0070);
  276. static const u32 ipa_reg_endp_init_mode_fmask[] = {
  277. [ENDP_MODE] = GENMASK(2, 0),
  278. [DCPH_ENABLE] = BIT(3),
  279. [DEST_PIPE_INDEX] = GENMASK(8, 4),
  280. /* Bits 9-11 reserved */
  281. [BYTE_THRESHOLD] = GENMASK(27, 12),
  282. [PIPE_REPLICATION_EN] = BIT(28),
  283. [PAD_EN] = BIT(29),
  284. [DRBIP_ACL_ENABLE] = BIT(30),
  285. /* Bit 31 reserved */
  286. };
  287. IPA_REG_STRIDE_FIELDS(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070);
  288. static const u32 ipa_reg_endp_init_aggr_fmask[] = {
  289. [AGGR_EN] = GENMASK(1, 0),
  290. [AGGR_TYPE] = GENMASK(4, 2),
  291. [BYTE_LIMIT] = GENMASK(10, 5),
  292. /* Bit 11 reserved */
  293. [TIME_LIMIT] = GENMASK(16, 12),
  294. [PKT_LIMIT] = GENMASK(22, 17),
  295. [SW_EOF_ACTIVE] = BIT(23),
  296. [FORCE_CLOSE] = BIT(24),
  297. /* Bit 25 reserved */
  298. [HARD_BYTE_LIMIT_EN] = BIT(26),
  299. [AGGR_GRAN_SEL] = BIT(27),
  300. /* Bits 28-31 reserved */
  301. };
  302. IPA_REG_STRIDE_FIELDS(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070);
  303. static const u32 ipa_reg_endp_init_hol_block_en_fmask[] = {
  304. [HOL_BLOCK_EN] = BIT(0),
  305. /* Bits 1-31 reserved */
  306. };
  307. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en,
  308. 0x0000082c, 0x0070);
  309. static const u32 ipa_reg_endp_init_hol_block_timer_fmask[] = {
  310. [TIMER_LIMIT] = GENMASK(4, 0),
  311. /* Bits 5-7 reserved */
  312. [TIMER_GRAN_SEL] = BIT(8),
  313. /* Bits 9-31 reserved */
  314. };
  315. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer,
  316. 0x00000830, 0x0070);
  317. static const u32 ipa_reg_endp_init_deaggr_fmask[] = {
  318. [DEAGGR_HDR_LEN] = GENMASK(5, 0),
  319. [SYSPIPE_ERR_DETECTION] = BIT(6),
  320. [PACKET_OFFSET_VALID] = BIT(7),
  321. [PACKET_OFFSET_LOCATION] = GENMASK(13, 8),
  322. [IGNORE_MIN_PKT_ERR] = BIT(14),
  323. /* Bit 15 reserved */
  324. [MAX_PACKET_LEN] = GENMASK(31, 16),
  325. };
  326. IPA_REG_STRIDE_FIELDS(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070);
  327. static const u32 ipa_reg_endp_init_rsrc_grp_fmask[] = {
  328. [ENDP_RSRC_GRP] = GENMASK(1, 0),
  329. /* Bits 2-31 reserved */
  330. };
  331. IPA_REG_STRIDE_FIELDS(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp,
  332. 0x00000838, 0x0070);
  333. static const u32 ipa_reg_endp_init_seq_fmask[] = {
  334. [SEQ_TYPE] = GENMASK(7, 0),
  335. /* Bits 8-31 reserved */
  336. };
  337. IPA_REG_STRIDE_FIELDS(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070);
  338. static const u32 ipa_reg_endp_status_fmask[] = {
  339. [STATUS_EN] = BIT(0),
  340. [STATUS_ENDP] = GENMASK(5, 1),
  341. /* Bits 6-8 reserved */
  342. [STATUS_PKT_SUPPRESS] = BIT(9),
  343. /* Bits 10-31 reserved */
  344. };
  345. IPA_REG_STRIDE_FIELDS(ENDP_STATUS, endp_status, 0x00000840, 0x0070);
  346. static const u32 ipa_reg_endp_filter_router_hsh_cfg_fmask[] = {
  347. [FILTER_HASH_MSK_SRC_ID] = BIT(0),
  348. [FILTER_HASH_MSK_SRC_IP] = BIT(1),
  349. [FILTER_HASH_MSK_DST_IP] = BIT(2),
  350. [FILTER_HASH_MSK_SRC_PORT] = BIT(3),
  351. [FILTER_HASH_MSK_DST_PORT] = BIT(4),
  352. [FILTER_HASH_MSK_PROTOCOL] = BIT(5),
  353. [FILTER_HASH_MSK_METADATA] = BIT(6),
  354. [FILTER_HASH_MSK_ALL] = GENMASK(6, 0),
  355. /* Bits 7-15 reserved */
  356. [ROUTER_HASH_MSK_SRC_ID] = BIT(16),
  357. [ROUTER_HASH_MSK_SRC_IP] = BIT(17),
  358. [ROUTER_HASH_MSK_DST_IP] = BIT(18),
  359. [ROUTER_HASH_MSK_SRC_PORT] = BIT(19),
  360. [ROUTER_HASH_MSK_DST_PORT] = BIT(20),
  361. [ROUTER_HASH_MSK_PROTOCOL] = BIT(21),
  362. [ROUTER_HASH_MSK_METADATA] = BIT(22),
  363. [ROUTER_HASH_MSK_ALL] = GENMASK(22, 16),
  364. /* Bits 23-31 reserved */
  365. };
  366. IPA_REG_STRIDE_FIELDS(ENDP_FILTER_ROUTER_HSH_CFG, endp_filter_router_hsh_cfg,
  367. 0x0000085c, 0x0070);
  368. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  369. IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00004008 + 0x1000 * GSI_EE_AP);
  370. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  371. IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000400c + 0x1000 * GSI_EE_AP);
  372. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  373. IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00004010 + 0x1000 * GSI_EE_AP);
  374. static const u32 ipa_reg_ipa_irq_uc_fmask[] = {
  375. [UC_INTR] = BIT(0),
  376. /* Bits 1-31 reserved */
  377. };
  378. IPA_REG_FIELDS(IPA_IRQ_UC, ipa_irq_uc, 0x0000401c + 0x1000 * GSI_EE_AP);
  379. /* Valid bits defined by ipa->available */
  380. IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00004030 + 0x1000 * GSI_EE_AP);
  381. /* Valid bits defined by ipa->available */
  382. IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00004034 + 0x1000 * GSI_EE_AP);
  383. /* Valid bits defined by ipa->available */
  384. IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00004038 + 0x1000 * GSI_EE_AP);
  385. static const struct ipa_reg *ipa_reg_array[] = {
  386. [COMP_CFG] = &ipa_reg_comp_cfg,
  387. [CLKON_CFG] = &ipa_reg_clkon_cfg,
  388. [ROUTE] = &ipa_reg_route,
  389. [SHARED_MEM_SIZE] = &ipa_reg_shared_mem_size,
  390. [QSB_MAX_WRITES] = &ipa_reg_qsb_max_writes,
  391. [QSB_MAX_READS] = &ipa_reg_qsb_max_reads,
  392. [FILT_ROUT_HASH_EN] = &ipa_reg_filt_rout_hash_en,
  393. [FILT_ROUT_HASH_FLUSH] = &ipa_reg_filt_rout_hash_flush,
  394. [STATE_AGGR_ACTIVE] = &ipa_reg_state_aggr_active,
  395. [LOCAL_PKT_PROC_CNTXT] = &ipa_reg_local_pkt_proc_cntxt,
  396. [AGGR_FORCE_CLOSE] = &ipa_reg_aggr_force_close,
  397. [IPA_TX_CFG] = &ipa_reg_ipa_tx_cfg,
  398. [FLAVOR_0] = &ipa_reg_flavor_0,
  399. [IDLE_INDICATION_CFG] = &ipa_reg_idle_indication_cfg,
  400. [QTIME_TIMESTAMP_CFG] = &ipa_reg_qtime_timestamp_cfg,
  401. [TIMERS_XO_CLK_DIV_CFG] = &ipa_reg_timers_xo_clk_div_cfg,
  402. [TIMERS_PULSE_GRAN_CFG] = &ipa_reg_timers_pulse_gran_cfg,
  403. [SRC_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_01_rsrc_type,
  404. [SRC_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_23_rsrc_type,
  405. [DST_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_01_rsrc_type,
  406. [DST_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_23_rsrc_type,
  407. [ENDP_INIT_CFG] = &ipa_reg_endp_init_cfg,
  408. [ENDP_INIT_NAT] = &ipa_reg_endp_init_nat,
  409. [ENDP_INIT_HDR] = &ipa_reg_endp_init_hdr,
  410. [ENDP_INIT_HDR_EXT] = &ipa_reg_endp_init_hdr_ext,
  411. [ENDP_INIT_HDR_METADATA_MASK] = &ipa_reg_endp_init_hdr_metadata_mask,
  412. [ENDP_INIT_MODE] = &ipa_reg_endp_init_mode,
  413. [ENDP_INIT_AGGR] = &ipa_reg_endp_init_aggr,
  414. [ENDP_INIT_HOL_BLOCK_EN] = &ipa_reg_endp_init_hol_block_en,
  415. [ENDP_INIT_HOL_BLOCK_TIMER] = &ipa_reg_endp_init_hol_block_timer,
  416. [ENDP_INIT_DEAGGR] = &ipa_reg_endp_init_deaggr,
  417. [ENDP_INIT_RSRC_GRP] = &ipa_reg_endp_init_rsrc_grp,
  418. [ENDP_INIT_SEQ] = &ipa_reg_endp_init_seq,
  419. [ENDP_STATUS] = &ipa_reg_endp_status,
  420. [ENDP_FILTER_ROUTER_HSH_CFG] = &ipa_reg_endp_filter_router_hsh_cfg,
  421. [IPA_IRQ_STTS] = &ipa_reg_ipa_irq_stts,
  422. [IPA_IRQ_EN] = &ipa_reg_ipa_irq_en,
  423. [IPA_IRQ_CLR] = &ipa_reg_ipa_irq_clr,
  424. [IPA_IRQ_UC] = &ipa_reg_ipa_irq_uc,
  425. [IRQ_SUSPEND_INFO] = &ipa_reg_irq_suspend_info,
  426. [IRQ_SUSPEND_EN] = &ipa_reg_irq_suspend_en,
  427. [IRQ_SUSPEND_CLR] = &ipa_reg_irq_suspend_clr,
  428. };
  429. const struct ipa_regs ipa_regs_v4_11 = {
  430. .reg_count = ARRAY_SIZE(ipa_reg_array),
  431. .reg = ipa_reg_array,
  432. };