ipa_reg-v3.5.1.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2022 Linaro Ltd. */
  3. #include <linux/types.h>
  4. #include "../ipa.h"
  5. #include "../ipa_reg.h"
  6. static const u32 ipa_reg_comp_cfg_fmask[] = {
  7. [COMP_CFG_ENABLE] = BIT(0),
  8. [GSI_SNOC_BYPASS_DIS] = BIT(1),
  9. [GEN_QMB_0_SNOC_BYPASS_DIS] = BIT(2),
  10. [GEN_QMB_1_SNOC_BYPASS_DIS] = BIT(3),
  11. [IPA_DCMP_FAST_CLK_EN] = BIT(4),
  12. /* Bits 5-31 reserved */
  13. };
  14. IPA_REG_FIELDS(COMP_CFG, comp_cfg, 0x0000003c);
  15. static const u32 ipa_reg_clkon_cfg_fmask[] = {
  16. [CLKON_RX] = BIT(0),
  17. [CLKON_PROC] = BIT(1),
  18. [TX_WRAPPER] = BIT(2),
  19. [CLKON_MISC] = BIT(3),
  20. [RAM_ARB] = BIT(4),
  21. [FTCH_HPS] = BIT(5),
  22. [FTCH_DPS] = BIT(6),
  23. [CLKON_HPS] = BIT(7),
  24. [CLKON_DPS] = BIT(8),
  25. [RX_HPS_CMDQS] = BIT(9),
  26. [HPS_DPS_CMDQS] = BIT(10),
  27. [DPS_TX_CMDQS] = BIT(11),
  28. [RSRC_MNGR] = BIT(12),
  29. [CTX_HANDLER] = BIT(13),
  30. [ACK_MNGR] = BIT(14),
  31. [D_DCPH] = BIT(15),
  32. [H_DCPH] = BIT(16),
  33. /* Bit 17 reserved */
  34. [NTF_TX_CMDQS] = BIT(18),
  35. [CLKON_TX_0] = BIT(19),
  36. [CLKON_TX_1] = BIT(20),
  37. [CLKON_FNR] = BIT(21),
  38. /* Bits 22-31 reserved */
  39. };
  40. IPA_REG_FIELDS(CLKON_CFG, clkon_cfg, 0x00000044);
  41. static const u32 ipa_reg_route_fmask[] = {
  42. [ROUTE_DIS] = BIT(0),
  43. [ROUTE_DEF_PIPE] = GENMASK(5, 1),
  44. [ROUTE_DEF_HDR_TABLE] = BIT(6),
  45. [ROUTE_DEF_HDR_OFST] = GENMASK(16, 7),
  46. [ROUTE_FRAG_DEF_PIPE] = GENMASK(21, 17),
  47. /* Bits 22-23 reserved */
  48. [ROUTE_DEF_RETAIN_HDR] = BIT(24),
  49. /* Bits 25-31 reserved */
  50. };
  51. IPA_REG_FIELDS(ROUTE, route, 0x00000048);
  52. static const u32 ipa_reg_shared_mem_size_fmask[] = {
  53. [MEM_SIZE] = GENMASK(15, 0),
  54. [MEM_BADDR] = GENMASK(31, 16),
  55. };
  56. IPA_REG_FIELDS(SHARED_MEM_SIZE, shared_mem_size, 0x00000054);
  57. static const u32 ipa_reg_qsb_max_writes_fmask[] = {
  58. [GEN_QMB_0_MAX_WRITES] = GENMASK(3, 0),
  59. [GEN_QMB_1_MAX_WRITES] = GENMASK(7, 4),
  60. /* Bits 8-31 reserved */
  61. };
  62. IPA_REG_FIELDS(QSB_MAX_WRITES, qsb_max_writes, 0x00000074);
  63. static const u32 ipa_reg_qsb_max_reads_fmask[] = {
  64. [GEN_QMB_0_MAX_READS] = GENMASK(3, 0),
  65. [GEN_QMB_1_MAX_READS] = GENMASK(7, 4),
  66. };
  67. IPA_REG_FIELDS(QSB_MAX_READS, qsb_max_reads, 0x00000078);
  68. static const u32 ipa_reg_filt_rout_hash_en_fmask[] = {
  69. [IPV6_ROUTER_HASH] = BIT(0),
  70. /* Bits 1-3 reserved */
  71. [IPV6_FILTER_HASH] = BIT(4),
  72. /* Bits 5-7 reserved */
  73. [IPV4_ROUTER_HASH] = BIT(8),
  74. /* Bits 9-11 reserved */
  75. [IPV4_FILTER_HASH] = BIT(12),
  76. /* Bits 13-31 reserved */
  77. };
  78. IPA_REG_FIELDS(FILT_ROUT_HASH_EN, filt_rout_hash_en, 0x000008c);
  79. static const u32 ipa_reg_filt_rout_hash_flush_fmask[] = {
  80. [IPV6_ROUTER_HASH] = BIT(0),
  81. /* Bits 1-3 reserved */
  82. [IPV6_FILTER_HASH] = BIT(4),
  83. /* Bits 5-7 reserved */
  84. [IPV4_ROUTER_HASH] = BIT(8),
  85. /* Bits 9-11 reserved */
  86. [IPV4_FILTER_HASH] = BIT(12),
  87. /* Bits 13-31 reserved */
  88. };
  89. IPA_REG_FIELDS(FILT_ROUT_HASH_FLUSH, filt_rout_hash_flush, 0x0000090);
  90. /* Valid bits defined by ipa->available */
  91. IPA_REG(STATE_AGGR_ACTIVE, state_aggr_active, 0x0000010c);
  92. IPA_REG(IPA_BCR, ipa_bcr, 0x000001d0);
  93. static const u32 ipa_reg_local_pkt_proc_cntxt_fmask[] = {
  94. [IPA_BASE_ADDR] = GENMASK(16, 0),
  95. /* Bits 17-31 reserved */
  96. };
  97. /* Offset must be a multiple of 8 */
  98. IPA_REG_FIELDS(LOCAL_PKT_PROC_CNTXT, local_pkt_proc_cntxt, 0x000001e8);
  99. /* Valid bits defined by ipa->available */
  100. IPA_REG(AGGR_FORCE_CLOSE, aggr_force_close, 0x000001ec);
  101. static const u32 ipa_reg_counter_cfg_fmask[] = {
  102. /* Bits 0-3 reserved */
  103. [AGGR_GRANULARITY] = GENMASK(8, 4),
  104. /* Bits 5-31 reserved */
  105. };
  106. IPA_REG_FIELDS(COUNTER_CFG, counter_cfg, 0x000001f0);
  107. static const u32 ipa_reg_ipa_tx_cfg_fmask[] = {
  108. [TX0_PREFETCH_DISABLE] = BIT(0),
  109. [TX1_PREFETCH_DISABLE] = BIT(1),
  110. [PREFETCH_ALMOST_EMPTY_SIZE] = GENMASK(4, 2),
  111. /* Bits 5-31 reserved */
  112. };
  113. IPA_REG_FIELDS(IPA_TX_CFG, ipa_tx_cfg, 0x000001fc);
  114. static const u32 ipa_reg_flavor_0_fmask[] = {
  115. [MAX_PIPES] = GENMASK(3, 0),
  116. /* Bits 4-7 reserved */
  117. [MAX_CONS_PIPES] = GENMASK(12, 8),
  118. /* Bits 13-15 reserved */
  119. [MAX_PROD_PIPES] = GENMASK(20, 16),
  120. /* Bits 21-23 reserved */
  121. [PROD_LOWEST] = GENMASK(27, 24),
  122. /* Bits 28-31 reserved */
  123. };
  124. IPA_REG_FIELDS(FLAVOR_0, flavor_0, 0x00000210);
  125. static const u32 ipa_reg_idle_indication_cfg_fmask[] = {
  126. [ENTER_IDLE_DEBOUNCE_THRESH] = GENMASK(15, 0),
  127. [CONST_NON_IDLE_ENABLE] = BIT(16),
  128. /* Bits 17-31 reserved */
  129. };
  130. IPA_REG_FIELDS(IDLE_INDICATION_CFG, idle_indication_cfg, 0x00000220);
  131. static const u32 ipa_reg_src_rsrc_grp_01_rsrc_type_fmask[] = {
  132. [X_MIN_LIM] = GENMASK(5, 0),
  133. /* Bits 6-7 reserved */
  134. [X_MAX_LIM] = GENMASK(13, 8),
  135. /* Bits 14-15 reserved */
  136. [Y_MIN_LIM] = GENMASK(21, 16),
  137. /* Bits 22-23 reserved */
  138. [Y_MAX_LIM] = GENMASK(29, 24),
  139. /* Bits 30-31 reserved */
  140. };
  141. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_01_RSRC_TYPE, src_rsrc_grp_01_rsrc_type,
  142. 0x00000400, 0x0020);
  143. static const u32 ipa_reg_src_rsrc_grp_23_rsrc_type_fmask[] = {
  144. [X_MIN_LIM] = GENMASK(5, 0),
  145. /* Bits 6-7 reserved */
  146. [X_MAX_LIM] = GENMASK(13, 8),
  147. /* Bits 14-15 reserved */
  148. [Y_MIN_LIM] = GENMASK(21, 16),
  149. /* Bits 22-23 reserved */
  150. [Y_MAX_LIM] = GENMASK(29, 24),
  151. /* Bits 30-31 reserved */
  152. };
  153. IPA_REG_STRIDE_FIELDS(SRC_RSRC_GRP_23_RSRC_TYPE, src_rsrc_grp_23_rsrc_type,
  154. 0x00000404, 0x0020);
  155. static const u32 ipa_reg_dst_rsrc_grp_01_rsrc_type_fmask[] = {
  156. [X_MIN_LIM] = GENMASK(5, 0),
  157. /* Bits 6-7 reserved */
  158. [X_MAX_LIM] = GENMASK(13, 8),
  159. /* Bits 14-15 reserved */
  160. [Y_MIN_LIM] = GENMASK(21, 16),
  161. /* Bits 22-23 reserved */
  162. [Y_MAX_LIM] = GENMASK(29, 24),
  163. /* Bits 30-31 reserved */
  164. };
  165. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_01_RSRC_TYPE, dst_rsrc_grp_01_rsrc_type,
  166. 0x00000500, 0x0020);
  167. static const u32 ipa_reg_dst_rsrc_grp_23_rsrc_type_fmask[] = {
  168. [X_MIN_LIM] = GENMASK(5, 0),
  169. /* Bits 6-7 reserved */
  170. [X_MAX_LIM] = GENMASK(13, 8),
  171. /* Bits 14-15 reserved */
  172. [Y_MIN_LIM] = GENMASK(21, 16),
  173. /* Bits 22-23 reserved */
  174. [Y_MAX_LIM] = GENMASK(29, 24),
  175. /* Bits 30-31 reserved */
  176. };
  177. IPA_REG_STRIDE_FIELDS(DST_RSRC_GRP_23_RSRC_TYPE, dst_rsrc_grp_23_rsrc_type,
  178. 0x00000504, 0x0020);
  179. static const u32 ipa_reg_endp_init_ctrl_fmask[] = {
  180. [ENDP_SUSPEND] = BIT(0),
  181. [ENDP_DELAY] = BIT(1),
  182. /* Bits 2-31 reserved */
  183. };
  184. IPA_REG_STRIDE_FIELDS(ENDP_INIT_CTRL, endp_init_ctrl, 0x00000800, 0x0070);
  185. static const u32 ipa_reg_endp_init_cfg_fmask[] = {
  186. [FRAG_OFFLOAD_EN] = BIT(0),
  187. [CS_OFFLOAD_EN] = GENMASK(2, 1),
  188. [CS_METADATA_HDR_OFFSET] = GENMASK(6, 3),
  189. /* Bit 7 reserved */
  190. [CS_GEN_QMB_MASTER_SEL] = BIT(8),
  191. /* Bits 9-31 reserved */
  192. };
  193. IPA_REG_STRIDE_FIELDS(ENDP_INIT_CFG, endp_init_cfg, 0x00000808, 0x0070);
  194. static const u32 ipa_reg_endp_init_nat_fmask[] = {
  195. [NAT_EN] = GENMASK(1, 0),
  196. /* Bits 2-31 reserved */
  197. };
  198. IPA_REG_STRIDE_FIELDS(ENDP_INIT_NAT, endp_init_nat, 0x0000080c, 0x0070);
  199. static const u32 ipa_reg_endp_init_hdr_fmask[] = {
  200. [HDR_LEN] = GENMASK(5, 0),
  201. [HDR_OFST_METADATA_VALID] = BIT(6),
  202. [HDR_OFST_METADATA] = GENMASK(12, 7),
  203. [HDR_ADDITIONAL_CONST_LEN] = GENMASK(18, 13),
  204. [HDR_OFST_PKT_SIZE_VALID] = BIT(19),
  205. [HDR_OFST_PKT_SIZE] = GENMASK(25, 20),
  206. [HDR_A5_MUX] = BIT(26),
  207. [HDR_LEN_INC_DEAGG_HDR] = BIT(27),
  208. [HDR_METADATA_REG_VALID] = BIT(28),
  209. /* Bits 29-31 reserved */
  210. };
  211. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR, endp_init_hdr, 0x00000810, 0x0070);
  212. static const u32 ipa_reg_endp_init_hdr_ext_fmask[] = {
  213. [HDR_ENDIANNESS] = BIT(0),
  214. [HDR_TOTAL_LEN_OR_PAD_VALID] = BIT(1),
  215. [HDR_TOTAL_LEN_OR_PAD] = BIT(2),
  216. [HDR_PAYLOAD_LEN_INC_PADDING] = BIT(3),
  217. [HDR_TOTAL_LEN_OR_PAD_OFFSET] = GENMASK(9, 4),
  218. [HDR_PAD_TO_ALIGNMENT] = GENMASK(13, 10),
  219. /* Bits 14-31 reserved */
  220. };
  221. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HDR_EXT, endp_init_hdr_ext, 0x00000814, 0x0070);
  222. IPA_REG_STRIDE(ENDP_INIT_HDR_METADATA_MASK, endp_init_hdr_metadata_mask,
  223. 0x00000818, 0x0070);
  224. static const u32 ipa_reg_endp_init_mode_fmask[] = {
  225. [ENDP_MODE] = GENMASK(2, 0),
  226. /* Bit 3 reserved */
  227. [DEST_PIPE_INDEX] = GENMASK(8, 4),
  228. /* Bits 9-11 reserved */
  229. [BYTE_THRESHOLD] = GENMASK(27, 12),
  230. [PIPE_REPLICATION_EN] = BIT(28),
  231. [PAD_EN] = BIT(29),
  232. [HDR_FTCH_DISABLE] = BIT(30),
  233. /* Bit 31 reserved */
  234. };
  235. IPA_REG_STRIDE_FIELDS(ENDP_INIT_MODE, endp_init_mode, 0x00000820, 0x0070);
  236. static const u32 ipa_reg_endp_init_aggr_fmask[] = {
  237. [AGGR_EN] = GENMASK(1, 0),
  238. [AGGR_TYPE] = GENMASK(4, 2),
  239. [BYTE_LIMIT] = GENMASK(9, 5),
  240. [TIME_LIMIT] = GENMASK(14, 10),
  241. [PKT_LIMIT] = GENMASK(20, 15),
  242. [SW_EOF_ACTIVE] = BIT(21),
  243. [FORCE_CLOSE] = BIT(22),
  244. /* Bit 23 reserved */
  245. [HARD_BYTE_LIMIT_EN] = BIT(24),
  246. /* Bits 25-31 reserved */
  247. };
  248. IPA_REG_STRIDE_FIELDS(ENDP_INIT_AGGR, endp_init_aggr, 0x00000824, 0x0070);
  249. static const u32 ipa_reg_endp_init_hol_block_en_fmask[] = {
  250. [HOL_BLOCK_EN] = BIT(0),
  251. /* Bits 1-31 reserved */
  252. };
  253. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_EN, endp_init_hol_block_en,
  254. 0x0000082c, 0x0070);
  255. /* Entire register is a tick count */
  256. static const u32 ipa_reg_endp_init_hol_block_timer_fmask[] = {
  257. [TIMER_BASE_VALUE] = GENMASK(31, 0),
  258. };
  259. IPA_REG_STRIDE_FIELDS(ENDP_INIT_HOL_BLOCK_TIMER, endp_init_hol_block_timer,
  260. 0x00000830, 0x0070);
  261. static const u32 ipa_reg_endp_init_deaggr_fmask[] = {
  262. [DEAGGR_HDR_LEN] = GENMASK(5, 0),
  263. [SYSPIPE_ERR_DETECTION] = BIT(6),
  264. [PACKET_OFFSET_VALID] = BIT(7),
  265. [PACKET_OFFSET_LOCATION] = GENMASK(13, 8),
  266. [IGNORE_MIN_PKT_ERR] = BIT(14),
  267. /* Bit 15 reserved */
  268. [MAX_PACKET_LEN] = GENMASK(31, 16),
  269. };
  270. IPA_REG_STRIDE_FIELDS(ENDP_INIT_DEAGGR, endp_init_deaggr, 0x00000834, 0x0070);
  271. static const u32 ipa_reg_endp_init_rsrc_grp_fmask[] = {
  272. [ENDP_RSRC_GRP] = GENMASK(1, 0),
  273. /* Bits 2-31 reserved */
  274. };
  275. IPA_REG_STRIDE_FIELDS(ENDP_INIT_RSRC_GRP, endp_init_rsrc_grp,
  276. 0x00000838, 0x0070);
  277. static const u32 ipa_reg_endp_init_seq_fmask[] = {
  278. [SEQ_TYPE] = GENMASK(7, 0),
  279. [SEQ_REP_TYPE] = GENMASK(15, 8),
  280. /* Bits 16-31 reserved */
  281. };
  282. IPA_REG_STRIDE_FIELDS(ENDP_INIT_SEQ, endp_init_seq, 0x0000083c, 0x0070);
  283. static const u32 ipa_reg_endp_status_fmask[] = {
  284. [STATUS_EN] = BIT(0),
  285. [STATUS_ENDP] = GENMASK(5, 1),
  286. /* Bits 6-7 reserved */
  287. [STATUS_LOCATION] = BIT(8),
  288. /* Bits 9-31 reserved */
  289. };
  290. IPA_REG_STRIDE_FIELDS(ENDP_STATUS, endp_status, 0x00000840, 0x0070);
  291. static const u32 ipa_reg_endp_filter_router_hsh_cfg_fmask[] = {
  292. [FILTER_HASH_MSK_SRC_ID] = BIT(0),
  293. [FILTER_HASH_MSK_SRC_IP] = BIT(1),
  294. [FILTER_HASH_MSK_DST_IP] = BIT(2),
  295. [FILTER_HASH_MSK_SRC_PORT] = BIT(3),
  296. [FILTER_HASH_MSK_DST_PORT] = BIT(4),
  297. [FILTER_HASH_MSK_PROTOCOL] = BIT(5),
  298. [FILTER_HASH_MSK_METADATA] = BIT(6),
  299. [FILTER_HASH_MSK_ALL] = GENMASK(6, 0),
  300. /* Bits 7-15 reserved */
  301. [ROUTER_HASH_MSK_SRC_ID] = BIT(16),
  302. [ROUTER_HASH_MSK_SRC_IP] = BIT(17),
  303. [ROUTER_HASH_MSK_DST_IP] = BIT(18),
  304. [ROUTER_HASH_MSK_SRC_PORT] = BIT(19),
  305. [ROUTER_HASH_MSK_DST_PORT] = BIT(20),
  306. [ROUTER_HASH_MSK_PROTOCOL] = BIT(21),
  307. [ROUTER_HASH_MSK_METADATA] = BIT(22),
  308. [ROUTER_HASH_MSK_ALL] = GENMASK(22, 16),
  309. /* Bits 23-31 reserved */
  310. };
  311. IPA_REG_STRIDE_FIELDS(ENDP_FILTER_ROUTER_HSH_CFG, endp_filter_router_hsh_cfg,
  312. 0x0000085c, 0x0070);
  313. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  314. IPA_REG(IPA_IRQ_STTS, ipa_irq_stts, 0x00003008 + 0x1000 * GSI_EE_AP);
  315. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  316. IPA_REG(IPA_IRQ_EN, ipa_irq_en, 0x0000300c + 0x1000 * GSI_EE_AP);
  317. /* Valid bits defined by enum ipa_irq_id; only used for GSI_EE_AP */
  318. IPA_REG(IPA_IRQ_CLR, ipa_irq_clr, 0x00003010 + 0x1000 * GSI_EE_AP);
  319. static const u32 ipa_reg_ipa_irq_uc_fmask[] = {
  320. [UC_INTR] = BIT(0),
  321. /* Bits 1-31 reserved */
  322. };
  323. IPA_REG_FIELDS(IPA_IRQ_UC, ipa_irq_uc, 0x0000301c + 0x1000 * GSI_EE_AP);
  324. /* Valid bits defined by ipa->available */
  325. IPA_REG(IRQ_SUSPEND_INFO, irq_suspend_info, 0x00003030 + 0x1000 * GSI_EE_AP);
  326. /* Valid bits defined by ipa->available */
  327. IPA_REG(IRQ_SUSPEND_EN, irq_suspend_en, 0x00003034 + 0x1000 * GSI_EE_AP);
  328. /* Valid bits defined by ipa->available */
  329. IPA_REG(IRQ_SUSPEND_CLR, irq_suspend_clr, 0x00003038 + 0x1000 * GSI_EE_AP);
  330. static const struct ipa_reg *ipa_reg_array[] = {
  331. [COMP_CFG] = &ipa_reg_comp_cfg,
  332. [CLKON_CFG] = &ipa_reg_clkon_cfg,
  333. [ROUTE] = &ipa_reg_route,
  334. [SHARED_MEM_SIZE] = &ipa_reg_shared_mem_size,
  335. [QSB_MAX_WRITES] = &ipa_reg_qsb_max_writes,
  336. [QSB_MAX_READS] = &ipa_reg_qsb_max_reads,
  337. [FILT_ROUT_HASH_EN] = &ipa_reg_filt_rout_hash_en,
  338. [FILT_ROUT_HASH_FLUSH] = &ipa_reg_filt_rout_hash_flush,
  339. [STATE_AGGR_ACTIVE] = &ipa_reg_state_aggr_active,
  340. [IPA_BCR] = &ipa_reg_ipa_bcr,
  341. [LOCAL_PKT_PROC_CNTXT] = &ipa_reg_local_pkt_proc_cntxt,
  342. [AGGR_FORCE_CLOSE] = &ipa_reg_aggr_force_close,
  343. [COUNTER_CFG] = &ipa_reg_counter_cfg,
  344. [IPA_TX_CFG] = &ipa_reg_ipa_tx_cfg,
  345. [FLAVOR_0] = &ipa_reg_flavor_0,
  346. [IDLE_INDICATION_CFG] = &ipa_reg_idle_indication_cfg,
  347. [SRC_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_01_rsrc_type,
  348. [SRC_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_src_rsrc_grp_23_rsrc_type,
  349. [DST_RSRC_GRP_01_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_01_rsrc_type,
  350. [DST_RSRC_GRP_23_RSRC_TYPE] = &ipa_reg_dst_rsrc_grp_23_rsrc_type,
  351. [ENDP_INIT_CTRL] = &ipa_reg_endp_init_ctrl,
  352. [ENDP_INIT_CFG] = &ipa_reg_endp_init_cfg,
  353. [ENDP_INIT_NAT] = &ipa_reg_endp_init_nat,
  354. [ENDP_INIT_HDR] = &ipa_reg_endp_init_hdr,
  355. [ENDP_INIT_HDR_EXT] = &ipa_reg_endp_init_hdr_ext,
  356. [ENDP_INIT_HDR_METADATA_MASK] = &ipa_reg_endp_init_hdr_metadata_mask,
  357. [ENDP_INIT_MODE] = &ipa_reg_endp_init_mode,
  358. [ENDP_INIT_AGGR] = &ipa_reg_endp_init_aggr,
  359. [ENDP_INIT_HOL_BLOCK_EN] = &ipa_reg_endp_init_hol_block_en,
  360. [ENDP_INIT_HOL_BLOCK_TIMER] = &ipa_reg_endp_init_hol_block_timer,
  361. [ENDP_INIT_DEAGGR] = &ipa_reg_endp_init_deaggr,
  362. [ENDP_INIT_RSRC_GRP] = &ipa_reg_endp_init_rsrc_grp,
  363. [ENDP_INIT_SEQ] = &ipa_reg_endp_init_seq,
  364. [ENDP_STATUS] = &ipa_reg_endp_status,
  365. [ENDP_FILTER_ROUTER_HSH_CFG] = &ipa_reg_endp_filter_router_hsh_cfg,
  366. [IPA_IRQ_STTS] = &ipa_reg_ipa_irq_stts,
  367. [IPA_IRQ_EN] = &ipa_reg_ipa_irq_en,
  368. [IPA_IRQ_CLR] = &ipa_reg_ipa_irq_clr,
  369. [IPA_IRQ_UC] = &ipa_reg_ipa_irq_uc,
  370. [IRQ_SUSPEND_INFO] = &ipa_reg_irq_suspend_info,
  371. [IRQ_SUSPEND_EN] = &ipa_reg_irq_suspend_en,
  372. [IRQ_SUSPEND_CLR] = &ipa_reg_irq_suspend_clr,
  373. };
  374. const struct ipa_regs ipa_regs_v3_5_1 = {
  375. .reg_count = ARRAY_SIZE(ipa_reg_array),
  376. .reg = ipa_reg_array,
  377. };