ipa_data-v4.11.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (C) 2021 Linaro Ltd. */
  3. #include <linux/log2.h>
  4. #include "../gsi.h"
  5. #include "../ipa_data.h"
  6. #include "../ipa_endpoint.h"
  7. #include "../ipa_mem.h"
  8. /** enum ipa_resource_type - IPA resource types for an SoC having IPA v4.11 */
  9. enum ipa_resource_type {
  10. /* Source resource types; first must have value 0 */
  11. IPA_RESOURCE_TYPE_SRC_PKT_CONTEXTS = 0,
  12. IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_LISTS,
  13. IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_BUFF,
  14. IPA_RESOURCE_TYPE_SRC_HPS_DMARS,
  15. IPA_RESOURCE_TYPE_SRC_ACK_ENTRIES,
  16. /* Destination resource types; first must have value 0 */
  17. IPA_RESOURCE_TYPE_DST_DATA_SECTORS = 0,
  18. IPA_RESOURCE_TYPE_DST_DPS_DMARS,
  19. };
  20. /* Resource groups used for an SoC having IPA v4.11 */
  21. enum ipa_rsrc_group_id {
  22. /* Source resource group identifiers */
  23. IPA_RSRC_GROUP_SRC_UL_DL = 0,
  24. IPA_RSRC_GROUP_SRC_UC_RX_Q,
  25. IPA_RSRC_GROUP_SRC_UNUSED_2,
  26. IPA_RSRC_GROUP_SRC_COUNT, /* Last in set; not a source group */
  27. /* Destination resource group identifiers */
  28. IPA_RSRC_GROUP_DST_UL_DL_DPL = 0,
  29. IPA_RSRC_GROUP_DST_UNUSED_1,
  30. IPA_RSRC_GROUP_DST_DRB_IP,
  31. IPA_RSRC_GROUP_DST_COUNT, /* Last; not a destination group */
  32. };
  33. /* QSB configuration data for an SoC having IPA v4.11 */
  34. static const struct ipa_qsb_data ipa_qsb_data[] = {
  35. [IPA_QSB_MASTER_DDR] = {
  36. .max_writes = 12,
  37. .max_reads = 13,
  38. .max_reads_beats = 120,
  39. },
  40. };
  41. /* Endpoint configuration data for an SoC having IPA v4.11 */
  42. static const struct ipa_gsi_endpoint_data ipa_gsi_endpoint_data[] = {
  43. [IPA_ENDPOINT_AP_COMMAND_TX] = {
  44. .ee_id = GSI_EE_AP,
  45. .channel_id = 5,
  46. .endpoint_id = 7,
  47. .toward_ipa = true,
  48. .channel = {
  49. .tre_count = 256,
  50. .event_count = 256,
  51. .tlv_count = 20,
  52. },
  53. .endpoint = {
  54. .config = {
  55. .resource_group = IPA_RSRC_GROUP_SRC_UL_DL,
  56. .dma_mode = true,
  57. .dma_endpoint = IPA_ENDPOINT_AP_LAN_RX,
  58. .tx = {
  59. .seq_type = IPA_SEQ_DMA,
  60. },
  61. },
  62. },
  63. },
  64. [IPA_ENDPOINT_AP_LAN_RX] = {
  65. .ee_id = GSI_EE_AP,
  66. .channel_id = 14,
  67. .endpoint_id = 9,
  68. .toward_ipa = false,
  69. .channel = {
  70. .tre_count = 256,
  71. .event_count = 256,
  72. .tlv_count = 9,
  73. },
  74. .endpoint = {
  75. .config = {
  76. .resource_group = IPA_RSRC_GROUP_DST_UL_DL_DPL,
  77. .aggregation = true,
  78. .status_enable = true,
  79. .rx = {
  80. .buffer_size = 8192,
  81. .pad_align = ilog2(sizeof(u32)),
  82. .aggr_time_limit = 500,
  83. },
  84. },
  85. },
  86. },
  87. [IPA_ENDPOINT_AP_MODEM_TX] = {
  88. .ee_id = GSI_EE_AP,
  89. .channel_id = 2,
  90. .endpoint_id = 2,
  91. .toward_ipa = true,
  92. .channel = {
  93. .tre_count = 512,
  94. .event_count = 512,
  95. .tlv_count = 16,
  96. },
  97. .endpoint = {
  98. .filter_support = true,
  99. .config = {
  100. .resource_group = IPA_RSRC_GROUP_SRC_UL_DL,
  101. .checksum = true,
  102. .qmap = true,
  103. .status_enable = true,
  104. .tx = {
  105. .seq_type = IPA_SEQ_2_PASS_SKIP_LAST_UC,
  106. .status_endpoint =
  107. IPA_ENDPOINT_MODEM_AP_RX,
  108. },
  109. },
  110. },
  111. },
  112. [IPA_ENDPOINT_AP_MODEM_RX] = {
  113. .ee_id = GSI_EE_AP,
  114. .channel_id = 7,
  115. .endpoint_id = 16,
  116. .toward_ipa = false,
  117. .channel = {
  118. .tre_count = 256,
  119. .event_count = 256,
  120. .tlv_count = 9,
  121. },
  122. .endpoint = {
  123. .config = {
  124. .resource_group = IPA_RSRC_GROUP_DST_UL_DL_DPL,
  125. .checksum = true,
  126. .qmap = true,
  127. .aggregation = true,
  128. .rx = {
  129. .buffer_size = 32768,
  130. .aggr_time_limit = 500,
  131. .aggr_close_eof = true,
  132. },
  133. },
  134. },
  135. },
  136. [IPA_ENDPOINT_MODEM_AP_TX] = {
  137. .ee_id = GSI_EE_MODEM,
  138. .channel_id = 0,
  139. .endpoint_id = 5,
  140. .toward_ipa = true,
  141. .endpoint = {
  142. .filter_support = true,
  143. },
  144. },
  145. [IPA_ENDPOINT_MODEM_AP_RX] = {
  146. .ee_id = GSI_EE_MODEM,
  147. .channel_id = 7,
  148. .endpoint_id = 14,
  149. .toward_ipa = false,
  150. },
  151. [IPA_ENDPOINT_MODEM_DL_NLO_TX] = {
  152. .ee_id = GSI_EE_MODEM,
  153. .channel_id = 2,
  154. .endpoint_id = 8,
  155. .toward_ipa = true,
  156. .endpoint = {
  157. .filter_support = true,
  158. },
  159. },
  160. };
  161. /* Source resource configuration data for an SoC having IPA v4.11 */
  162. static const struct ipa_resource ipa_resource_src[] = {
  163. [IPA_RESOURCE_TYPE_SRC_PKT_CONTEXTS] = {
  164. .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
  165. .min = 6, .max = 6,
  166. },
  167. },
  168. [IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_LISTS] = {
  169. .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
  170. .min = 8, .max = 8,
  171. },
  172. },
  173. [IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_BUFF] = {
  174. .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
  175. .min = 18, .max = 18,
  176. },
  177. },
  178. [IPA_RESOURCE_TYPE_SRC_HPS_DMARS] = {
  179. .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
  180. .min = 2, .max = 2,
  181. },
  182. },
  183. [IPA_RESOURCE_TYPE_SRC_ACK_ENTRIES] = {
  184. .limits[IPA_RSRC_GROUP_SRC_UL_DL] = {
  185. .min = 15, .max = 15,
  186. },
  187. },
  188. };
  189. /* Destination resource configuration data for an SoC having IPA v4.11 */
  190. static const struct ipa_resource ipa_resource_dst[] = {
  191. [IPA_RESOURCE_TYPE_DST_DATA_SECTORS] = {
  192. .limits[IPA_RSRC_GROUP_DST_UL_DL_DPL] = {
  193. .min = 3, .max = 3,
  194. },
  195. .limits[IPA_RSRC_GROUP_DST_DRB_IP] = {
  196. .min = 25, .max = 25,
  197. },
  198. },
  199. [IPA_RESOURCE_TYPE_DST_DPS_DMARS] = {
  200. .limits[IPA_RSRC_GROUP_DST_UL_DL_DPL] = {
  201. .min = 2, .max = 2,
  202. },
  203. },
  204. };
  205. /* Resource configuration data for an SoC having IPA v4.11 */
  206. static const struct ipa_resource_data ipa_resource_data = {
  207. .rsrc_group_src_count = IPA_RSRC_GROUP_SRC_COUNT,
  208. .rsrc_group_dst_count = IPA_RSRC_GROUP_DST_COUNT,
  209. .resource_src_count = ARRAY_SIZE(ipa_resource_src),
  210. .resource_src = ipa_resource_src,
  211. .resource_dst_count = ARRAY_SIZE(ipa_resource_dst),
  212. .resource_dst = ipa_resource_dst,
  213. };
  214. /* IPA-resident memory region data for an SoC having IPA v4.11 */
  215. static const struct ipa_mem ipa_mem_local_data[] = {
  216. {
  217. .id = IPA_MEM_UC_SHARED,
  218. .offset = 0x0000,
  219. .size = 0x0080,
  220. .canary_count = 0,
  221. },
  222. {
  223. .id = IPA_MEM_UC_INFO,
  224. .offset = 0x0080,
  225. .size = 0x0200,
  226. .canary_count = 0,
  227. },
  228. {
  229. .id = IPA_MEM_V4_FILTER_HASHED,
  230. .offset = 0x0288,
  231. .size = 0x0078,
  232. .canary_count = 2,
  233. },
  234. {
  235. .id = IPA_MEM_V4_FILTER,
  236. .offset = 0x0308,
  237. .size = 0x0078,
  238. .canary_count = 2,
  239. },
  240. {
  241. .id = IPA_MEM_V6_FILTER_HASHED,
  242. .offset = 0x0388,
  243. .size = 0x0078,
  244. .canary_count = 2,
  245. },
  246. {
  247. .id = IPA_MEM_V6_FILTER,
  248. .offset = 0x0408,
  249. .size = 0x0078,
  250. .canary_count = 2,
  251. },
  252. {
  253. .id = IPA_MEM_V4_ROUTE_HASHED,
  254. .offset = 0x0488,
  255. .size = 0x0078,
  256. .canary_count = 2,
  257. },
  258. {
  259. .id = IPA_MEM_V4_ROUTE,
  260. .offset = 0x0508,
  261. .size = 0x0078,
  262. .canary_count = 2,
  263. },
  264. {
  265. .id = IPA_MEM_V6_ROUTE_HASHED,
  266. .offset = 0x0588,
  267. .size = 0x0078,
  268. .canary_count = 2,
  269. },
  270. {
  271. .id = IPA_MEM_V6_ROUTE,
  272. .offset = 0x0608,
  273. .size = 0x0078,
  274. .canary_count = 2,
  275. },
  276. {
  277. .id = IPA_MEM_MODEM_HEADER,
  278. .offset = 0x0688,
  279. .size = 0x0240,
  280. .canary_count = 2,
  281. },
  282. {
  283. .id = IPA_MEM_AP_HEADER,
  284. .offset = 0x08c8,
  285. .size = 0x0200,
  286. .canary_count = 0,
  287. },
  288. {
  289. .id = IPA_MEM_MODEM_PROC_CTX,
  290. .offset = 0x0ad0,
  291. .size = 0x0200,
  292. .canary_count = 2,
  293. },
  294. {
  295. .id = IPA_MEM_AP_PROC_CTX,
  296. .offset = 0x0cd0,
  297. .size = 0x0200,
  298. .canary_count = 0,
  299. },
  300. {
  301. .id = IPA_MEM_NAT_TABLE,
  302. .offset = 0x0ee0,
  303. .size = 0x0d00,
  304. .canary_count = 4,
  305. },
  306. {
  307. .id = IPA_MEM_PDN_CONFIG,
  308. .offset = 0x1be8,
  309. .size = 0x0050,
  310. .canary_count = 0,
  311. },
  312. {
  313. .id = IPA_MEM_STATS_QUOTA_MODEM,
  314. .offset = 0x1c40,
  315. .size = 0x0030,
  316. .canary_count = 4,
  317. },
  318. {
  319. .id = IPA_MEM_STATS_QUOTA_AP,
  320. .offset = 0x1c70,
  321. .size = 0x0048,
  322. .canary_count = 0,
  323. },
  324. {
  325. .id = IPA_MEM_STATS_TETHERING,
  326. .offset = 0x1cb8,
  327. .size = 0x0238,
  328. .canary_count = 0,
  329. },
  330. {
  331. .id = IPA_MEM_STATS_DROP,
  332. .offset = 0x1ef0,
  333. .size = 0x0020,
  334. .canary_count = 0,
  335. },
  336. {
  337. .id = IPA_MEM_MODEM,
  338. .offset = 0x1f18,
  339. .size = 0x100c,
  340. .canary_count = 2,
  341. },
  342. {
  343. .id = IPA_MEM_END_MARKER,
  344. .offset = 0x3000,
  345. .size = 0x0000,
  346. .canary_count = 1,
  347. },
  348. };
  349. /* Memory configuration data for an SoC having IPA v4.11 */
  350. static const struct ipa_mem_data ipa_mem_data = {
  351. .local_count = ARRAY_SIZE(ipa_mem_local_data),
  352. .local = ipa_mem_local_data,
  353. .imem_addr = 0x146a8000,
  354. .imem_size = 0x00002000,
  355. .smem_id = 497,
  356. .smem_size = 0x00009000,
  357. };
  358. /* Interconnect rates are in 1000 byte/second units */
  359. static const struct ipa_interconnect_data ipa_interconnect_data[] = {
  360. {
  361. .name = "memory",
  362. .peak_bandwidth = 600000, /* 600 MBps */
  363. .average_bandwidth = 150000, /* 150 MBps */
  364. },
  365. /* Average rate is unused for the next interconnect */
  366. {
  367. .name = "config",
  368. .peak_bandwidth = 74000, /* 74 MBps */
  369. .average_bandwidth = 0, /* unused */
  370. },
  371. };
  372. /* Clock and interconnect configuration data for an SoC having IPA v4.11 */
  373. static const struct ipa_power_data ipa_power_data = {
  374. .core_clock_rate = 60 * 1000 * 1000, /* Hz */
  375. .interconnect_count = ARRAY_SIZE(ipa_interconnect_data),
  376. .interconnect_data = ipa_interconnect_data,
  377. };
  378. /* Configuration data for an SoC having IPA v4.11 */
  379. const struct ipa_data ipa_data_v4_11 = {
  380. .version = IPA_VERSION_4_11,
  381. .qsb_count = ARRAY_SIZE(ipa_qsb_data),
  382. .qsb_data = ipa_qsb_data,
  383. .endpoint_count = ARRAY_SIZE(ipa_gsi_endpoint_data),
  384. .endpoint_data = ipa_gsi_endpoint_data,
  385. .resource_data = &ipa_resource_data,
  386. .mem_data = &ipa_mem_data,
  387. .power_data = &ipa_power_data,
  388. };