ipa_data-v3.1.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2012-2018, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2019-2021 Linaro Ltd.
  4. */
  5. #include <linux/log2.h>
  6. #include "../gsi.h"
  7. #include "../ipa_data.h"
  8. #include "../ipa_endpoint.h"
  9. #include "../ipa_mem.h"
  10. /** enum ipa_resource_type - IPA resource types for an SoC having IPA v3.1 */
  11. enum ipa_resource_type {
  12. /* Source resource types; first must have value 0 */
  13. IPA_RESOURCE_TYPE_SRC_PKT_CONTEXTS = 0,
  14. IPA_RESOURCE_TYPE_SRC_HDR_SECTORS,
  15. IPA_RESOURCE_TYPE_SRC_HDRI1_BUFFER,
  16. IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_LISTS,
  17. IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_BUFF,
  18. IPA_RESOURCE_TYPE_SRC_HDRI2_BUFFERS,
  19. IPA_RESOURCE_TYPE_SRC_HPS_DMARS,
  20. IPA_RESOURCE_TYPE_SRC_ACK_ENTRIES,
  21. /* Destination resource types; first must have value 0 */
  22. IPA_RESOURCE_TYPE_DST_DATA_SECTORS = 0,
  23. IPA_RESOURCE_TYPE_DST_DATA_SECTOR_LISTS,
  24. IPA_RESOURCE_TYPE_DST_DPS_DMARS,
  25. };
  26. /* Resource groups used for an SoC having IPA v3.1 */
  27. enum ipa_rsrc_group_id {
  28. /* Source resource group identifiers */
  29. IPA_RSRC_GROUP_SRC_UL = 0,
  30. IPA_RSRC_GROUP_SRC_DL,
  31. IPA_RSRC_GROUP_SRC_DIAG,
  32. IPA_RSRC_GROUP_SRC_DMA,
  33. IPA_RSRC_GROUP_SRC_UNUSED,
  34. IPA_RSRC_GROUP_SRC_UC_RX_Q,
  35. IPA_RSRC_GROUP_SRC_COUNT, /* Last in set; not a source group */
  36. /* Destination resource group identifiers */
  37. IPA_RSRC_GROUP_DST_UL = 0,
  38. IPA_RSRC_GROUP_DST_DL,
  39. IPA_RSRC_GROUP_DST_DIAG_DPL,
  40. IPA_RSRC_GROUP_DST_DMA,
  41. IPA_RSRC_GROUP_DST_Q6ZIP_GENERAL,
  42. IPA_RSRC_GROUP_DST_Q6ZIP_ENGINE,
  43. IPA_RSRC_GROUP_DST_COUNT, /* Last; not a destination group */
  44. };
  45. /* QSB configuration data for an SoC having IPA v3.1 */
  46. static const struct ipa_qsb_data ipa_qsb_data[] = {
  47. [IPA_QSB_MASTER_DDR] = {
  48. .max_writes = 8,
  49. .max_reads = 8,
  50. },
  51. [IPA_QSB_MASTER_PCIE] = {
  52. .max_writes = 2,
  53. .max_reads = 8,
  54. },
  55. };
  56. /* Endpoint data for an SoC having IPA v3.1 */
  57. static const struct ipa_gsi_endpoint_data ipa_gsi_endpoint_data[] = {
  58. [IPA_ENDPOINT_AP_COMMAND_TX] = {
  59. .ee_id = GSI_EE_AP,
  60. .channel_id = 6,
  61. .endpoint_id = 22,
  62. .toward_ipa = true,
  63. .channel = {
  64. .tre_count = 256,
  65. .event_count = 256,
  66. .tlv_count = 18,
  67. },
  68. .endpoint = {
  69. .config = {
  70. .resource_group = IPA_RSRC_GROUP_SRC_UL,
  71. .dma_mode = true,
  72. .dma_endpoint = IPA_ENDPOINT_AP_LAN_RX,
  73. .tx = {
  74. .seq_type = IPA_SEQ_DMA,
  75. },
  76. },
  77. },
  78. },
  79. [IPA_ENDPOINT_AP_LAN_RX] = {
  80. .ee_id = GSI_EE_AP,
  81. .channel_id = 7,
  82. .endpoint_id = 15,
  83. .toward_ipa = false,
  84. .channel = {
  85. .tre_count = 256,
  86. .event_count = 256,
  87. .tlv_count = 8,
  88. },
  89. .endpoint = {
  90. .config = {
  91. .resource_group = IPA_RSRC_GROUP_SRC_UL,
  92. .aggregation = true,
  93. .status_enable = true,
  94. .rx = {
  95. .buffer_size = 8192,
  96. .pad_align = ilog2(sizeof(u32)),
  97. .aggr_time_limit = 500,
  98. },
  99. },
  100. },
  101. },
  102. [IPA_ENDPOINT_AP_MODEM_TX] = {
  103. .ee_id = GSI_EE_AP,
  104. .channel_id = 5,
  105. .endpoint_id = 3,
  106. .toward_ipa = true,
  107. .channel = {
  108. .tre_count = 512,
  109. .event_count = 512,
  110. .tlv_count = 16,
  111. },
  112. .endpoint = {
  113. .filter_support = true,
  114. .config = {
  115. .resource_group = IPA_RSRC_GROUP_SRC_UL,
  116. .checksum = true,
  117. .qmap = true,
  118. .status_enable = true,
  119. .tx = {
  120. .seq_type = IPA_SEQ_2_PASS_SKIP_LAST_UC,
  121. .status_endpoint =
  122. IPA_ENDPOINT_MODEM_AP_RX,
  123. },
  124. },
  125. },
  126. },
  127. [IPA_ENDPOINT_AP_MODEM_RX] = {
  128. .ee_id = GSI_EE_AP,
  129. .channel_id = 8,
  130. .endpoint_id = 16,
  131. .toward_ipa = false,
  132. .channel = {
  133. .tre_count = 256,
  134. .event_count = 256,
  135. .tlv_count = 8,
  136. },
  137. .endpoint = {
  138. .config = {
  139. .resource_group = IPA_RSRC_GROUP_DST_DL,
  140. .checksum = true,
  141. .qmap = true,
  142. .aggregation = true,
  143. .rx = {
  144. .buffer_size = 8192,
  145. .aggr_time_limit = 500,
  146. .aggr_close_eof = true,
  147. },
  148. },
  149. },
  150. },
  151. [IPA_ENDPOINT_MODEM_LAN_TX] = {
  152. .ee_id = GSI_EE_MODEM,
  153. .channel_id = 4,
  154. .endpoint_id = 9,
  155. .toward_ipa = true,
  156. .endpoint = {
  157. .filter_support = true,
  158. },
  159. },
  160. [IPA_ENDPOINT_MODEM_AP_TX] = {
  161. .ee_id = GSI_EE_MODEM,
  162. .channel_id = 0,
  163. .endpoint_id = 5,
  164. .toward_ipa = true,
  165. .endpoint = {
  166. .filter_support = true,
  167. },
  168. },
  169. [IPA_ENDPOINT_MODEM_AP_RX] = {
  170. .ee_id = GSI_EE_MODEM,
  171. .channel_id = 5,
  172. .endpoint_id = 18,
  173. .toward_ipa = false,
  174. },
  175. };
  176. /* Source resource configuration data for an SoC having IPA v3.1 */
  177. static const struct ipa_resource ipa_resource_src[] = {
  178. [IPA_RESOURCE_TYPE_SRC_PKT_CONTEXTS] = {
  179. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  180. .min = 3, .max = 255,
  181. },
  182. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  183. .min = 3, .max = 255,
  184. },
  185. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  186. .min = 1, .max = 255,
  187. },
  188. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  189. .min = 1, .max = 255,
  190. },
  191. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  192. .min = 2, .max = 255,
  193. },
  194. },
  195. [IPA_RESOURCE_TYPE_SRC_HDR_SECTORS] = {
  196. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  197. .min = 0, .max = 255,
  198. },
  199. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  200. .min = 0, .max = 255,
  201. },
  202. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  203. .min = 0, .max = 255,
  204. },
  205. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  206. .min = 0, .max = 255,
  207. },
  208. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  209. .min = 0, .max = 255,
  210. },
  211. },
  212. [IPA_RESOURCE_TYPE_SRC_HDRI1_BUFFER] = {
  213. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  214. .min = 0, .max = 255,
  215. },
  216. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  217. .min = 0, .max = 255,
  218. },
  219. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  220. .min = 0, .max = 255,
  221. },
  222. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  223. .min = 0, .max = 255,
  224. },
  225. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  226. .min = 0, .max = 255,
  227. },
  228. },
  229. [IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_LISTS] = {
  230. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  231. .min = 14, .max = 14,
  232. },
  233. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  234. .min = 16, .max = 16,
  235. },
  236. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  237. .min = 5, .max = 5,
  238. },
  239. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  240. .min = 5, .max = 5,
  241. },
  242. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  243. .min = 8, .max = 8,
  244. },
  245. },
  246. [IPA_RESOURCE_TYPE_SRC_DESCRIPTOR_BUFF] = {
  247. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  248. .min = 19, .max = 19,
  249. },
  250. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  251. .min = 26, .max = 26,
  252. },
  253. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  254. .min = 5, .max = 5, /* 3 downstream */
  255. },
  256. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  257. .min = 5, .max = 5, /* 7 downstream */
  258. },
  259. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  260. .min = 8, .max = 8,
  261. },
  262. },
  263. [IPA_RESOURCE_TYPE_SRC_HDRI2_BUFFERS] = {
  264. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  265. .min = 0, .max = 255,
  266. },
  267. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  268. .min = 0, .max = 255,
  269. },
  270. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  271. .min = 0, .max = 255,
  272. },
  273. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  274. .min = 0, .max = 255,
  275. },
  276. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  277. .min = 0, .max = 255,
  278. },
  279. },
  280. [IPA_RESOURCE_TYPE_SRC_HPS_DMARS] = {
  281. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  282. .min = 0, .max = 255,
  283. },
  284. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  285. .min = 0, .max = 255,
  286. },
  287. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  288. .min = 0, .max = 255,
  289. },
  290. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  291. .min = 0, .max = 255,
  292. },
  293. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  294. .min = 0, .max = 255,
  295. },
  296. },
  297. [IPA_RESOURCE_TYPE_SRC_ACK_ENTRIES] = {
  298. .limits[IPA_RSRC_GROUP_SRC_UL] = {
  299. .min = 19, .max = 19,
  300. },
  301. .limits[IPA_RSRC_GROUP_SRC_DL] = {
  302. .min = 26, .max = 26,
  303. },
  304. .limits[IPA_RSRC_GROUP_SRC_DIAG] = {
  305. .min = 5, .max = 5,
  306. },
  307. .limits[IPA_RSRC_GROUP_SRC_DMA] = {
  308. .min = 5, .max = 5,
  309. },
  310. .limits[IPA_RSRC_GROUP_SRC_UC_RX_Q] = {
  311. .min = 8, .max = 8,
  312. },
  313. },
  314. };
  315. /* Destination resource configuration data for an SoC having IPA v3.1 */
  316. static const struct ipa_resource ipa_resource_dst[] = {
  317. [IPA_RESOURCE_TYPE_DST_DATA_SECTORS] = {
  318. .limits[IPA_RSRC_GROUP_DST_UL] = {
  319. .min = 3, .max = 3, /* 2 downstream */
  320. },
  321. .limits[IPA_RSRC_GROUP_DST_DL] = {
  322. .min = 3, .max = 3,
  323. },
  324. .limits[IPA_RSRC_GROUP_DST_DIAG_DPL] = {
  325. .min = 1, .max = 1, /* 0 downstream */
  326. },
  327. /* IPA_RSRC_GROUP_DST_DMA uses 2 downstream */
  328. .limits[IPA_RSRC_GROUP_DST_Q6ZIP_GENERAL] = {
  329. .min = 3, .max = 3,
  330. },
  331. .limits[IPA_RSRC_GROUP_DST_Q6ZIP_ENGINE] = {
  332. .min = 3, .max = 3,
  333. },
  334. },
  335. [IPA_RESOURCE_TYPE_DST_DATA_SECTOR_LISTS] = {
  336. .limits[IPA_RSRC_GROUP_DST_UL] = {
  337. .min = 0, .max = 255,
  338. },
  339. .limits[IPA_RSRC_GROUP_DST_DL] = {
  340. .min = 0, .max = 255,
  341. },
  342. .limits[IPA_RSRC_GROUP_DST_DIAG_DPL] = {
  343. .min = 0, .max = 255,
  344. },
  345. .limits[IPA_RSRC_GROUP_DST_DMA] = {
  346. .min = 0, .max = 255,
  347. },
  348. .limits[IPA_RSRC_GROUP_DST_Q6ZIP_GENERAL] = {
  349. .min = 0, .max = 255,
  350. },
  351. .limits[IPA_RSRC_GROUP_DST_Q6ZIP_ENGINE] = {
  352. .min = 0, .max = 255,
  353. },
  354. },
  355. [IPA_RESOURCE_TYPE_DST_DPS_DMARS] = {
  356. .limits[IPA_RSRC_GROUP_DST_UL] = {
  357. .min = 1, .max = 1,
  358. },
  359. .limits[IPA_RSRC_GROUP_DST_DL] = {
  360. .min = 1, .max = 1,
  361. },
  362. .limits[IPA_RSRC_GROUP_DST_DIAG_DPL] = {
  363. .min = 1, .max = 1,
  364. },
  365. .limits[IPA_RSRC_GROUP_DST_DMA] = {
  366. .min = 1, .max = 1,
  367. },
  368. .limits[IPA_RSRC_GROUP_DST_Q6ZIP_GENERAL] = {
  369. .min = 1, .max = 1,
  370. },
  371. },
  372. };
  373. /* Resource configuration data for an SoC having IPA v3.1 */
  374. static const struct ipa_resource_data ipa_resource_data = {
  375. .rsrc_group_src_count = IPA_RSRC_GROUP_SRC_COUNT,
  376. .rsrc_group_dst_count = IPA_RSRC_GROUP_DST_COUNT,
  377. .resource_src_count = ARRAY_SIZE(ipa_resource_src),
  378. .resource_src = ipa_resource_src,
  379. .resource_dst_count = ARRAY_SIZE(ipa_resource_dst),
  380. .resource_dst = ipa_resource_dst,
  381. };
  382. /* IPA-resident memory region data for an SoC having IPA v3.1 */
  383. static const struct ipa_mem ipa_mem_local_data[] = {
  384. {
  385. .id = IPA_MEM_UC_SHARED,
  386. .offset = 0x0000,
  387. .size = 0x0080,
  388. .canary_count = 0,
  389. },
  390. {
  391. .id = IPA_MEM_UC_INFO,
  392. .offset = 0x0080,
  393. .size = 0x0200,
  394. .canary_count = 0,
  395. },
  396. {
  397. .id = IPA_MEM_V4_FILTER_HASHED,
  398. .offset = 0x0288,
  399. .size = 0x0078,
  400. .canary_count = 2,
  401. },
  402. {
  403. .id = IPA_MEM_V4_FILTER,
  404. .offset = 0x0308,
  405. .size = 0x0078,
  406. .canary_count = 2,
  407. },
  408. {
  409. .id = IPA_MEM_V6_FILTER_HASHED,
  410. .offset = 0x0388,
  411. .size = 0x0078,
  412. .canary_count = 2,
  413. },
  414. {
  415. .id = IPA_MEM_V6_FILTER,
  416. .offset = 0x0408,
  417. .size = 0x0078,
  418. .canary_count = 2,
  419. },
  420. {
  421. .id = IPA_MEM_V4_ROUTE_HASHED,
  422. .offset = 0x0488,
  423. .size = 0x0078,
  424. .canary_count = 2,
  425. },
  426. {
  427. .id = IPA_MEM_V4_ROUTE,
  428. .offset = 0x0508,
  429. .size = 0x0078,
  430. .canary_count = 2,
  431. },
  432. {
  433. .id = IPA_MEM_V6_ROUTE_HASHED,
  434. .offset = 0x0588,
  435. .size = 0x0078,
  436. .canary_count = 2,
  437. },
  438. {
  439. .id = IPA_MEM_V6_ROUTE,
  440. .offset = 0x0608,
  441. .size = 0x0078,
  442. .canary_count = 2,
  443. },
  444. {
  445. .id = IPA_MEM_MODEM_HEADER,
  446. .offset = 0x0688,
  447. .size = 0x0140,
  448. .canary_count = 2,
  449. },
  450. {
  451. .id = IPA_MEM_MODEM_PROC_CTX,
  452. .offset = 0x07d0,
  453. .size = 0x0200,
  454. .canary_count = 2,
  455. },
  456. {
  457. .id = IPA_MEM_AP_PROC_CTX,
  458. .offset = 0x09d0,
  459. .size = 0x0200,
  460. .canary_count = 0,
  461. },
  462. {
  463. .id = IPA_MEM_MODEM,
  464. .offset = 0x0bd8,
  465. .size = 0x1424,
  466. .canary_count = 0,
  467. },
  468. {
  469. .id = IPA_MEM_END_MARKER,
  470. .offset = 0x2000,
  471. .size = 0,
  472. .canary_count = 1,
  473. },
  474. };
  475. /* Memory configuration data for an SoC having IPA v3.1 */
  476. static const struct ipa_mem_data ipa_mem_data = {
  477. .local_count = ARRAY_SIZE(ipa_mem_local_data),
  478. .local = ipa_mem_local_data,
  479. .imem_addr = 0x146bd000,
  480. .imem_size = 0x00002000,
  481. .smem_id = 497,
  482. .smem_size = 0x00002000,
  483. };
  484. /* Interconnect bandwidths are in 1000 byte/second units */
  485. static const struct ipa_interconnect_data ipa_interconnect_data[] = {
  486. {
  487. .name = "memory",
  488. .peak_bandwidth = 640000, /* 640 MBps */
  489. .average_bandwidth = 80000, /* 80 MBps */
  490. },
  491. {
  492. .name = "imem",
  493. .peak_bandwidth = 640000, /* 640 MBps */
  494. .average_bandwidth = 80000, /* 80 MBps */
  495. },
  496. /* Average bandwidth is unused for the next interconnect */
  497. {
  498. .name = "config",
  499. .peak_bandwidth = 80000, /* 80 MBps */
  500. .average_bandwidth = 0, /* unused */
  501. },
  502. };
  503. /* Clock and interconnect configuration data for an SoC having IPA v3.1 */
  504. static const struct ipa_power_data ipa_power_data = {
  505. .core_clock_rate = 16 * 1000 * 1000, /* Hz */
  506. .interconnect_count = ARRAY_SIZE(ipa_interconnect_data),
  507. .interconnect_data = ipa_interconnect_data,
  508. };
  509. /* Configuration data for an SoC having IPA v3.1 */
  510. const struct ipa_data ipa_data_v3_1 = {
  511. .version = IPA_VERSION_3_1,
  512. .backward_compat = BIT(BCR_CMDQ_L_LACK_ONE_ENTRY),
  513. .qsb_count = ARRAY_SIZE(ipa_qsb_data),
  514. .qsb_data = ipa_qsb_data,
  515. .endpoint_count = ARRAY_SIZE(ipa_gsi_endpoint_data),
  516. .endpoint_data = ipa_gsi_endpoint_data,
  517. .resource_data = &ipa_resource_data,
  518. .mem_data = &ipa_mem_data,
  519. .power_data = &ipa_power_data,
  520. };