dwmac4.h 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * DWMAC4 Header file.
  4. *
  5. * Copyright (C) 2015 STMicroelectronics Ltd
  6. *
  7. * Author: Alexandre Torgue <[email protected]>
  8. */
  9. #ifndef __DWMAC4_H__
  10. #define __DWMAC4_H__
  11. #include "common.h"
  12. /* MAC registers */
  13. #define GMAC_CONFIG 0x00000000
  14. #define GMAC_EXT_CONFIG 0x00000004
  15. #define GMAC_PACKET_FILTER 0x00000008
  16. #define GMAC_HASH_TAB(x) (0x10 + (x) * 4)
  17. #define GMAC_VLAN_TAG 0x00000050
  18. #define GMAC_VLAN_TAG_DATA 0x00000054
  19. #define GMAC_VLAN_HASH_TABLE 0x00000058
  20. #define GMAC_RX_FLOW_CTRL 0x00000090
  21. #define GMAC_VLAN_INCL 0x00000060
  22. #define GMAC_QX_TX_FLOW_CTRL(x) (0x70 + x * 4)
  23. #define GMAC_TXQ_PRTY_MAP0 0x98
  24. #define GMAC_TXQ_PRTY_MAP1 0x9C
  25. #define GMAC_RXQ_CTRL0 0x000000a0
  26. #define GMAC_RXQ_CTRL1 0x000000a4
  27. #define GMAC_RXQ_CTRL2 0x000000a8
  28. #define GMAC_RXQ_CTRL3 0x000000ac
  29. #define GMAC_INT_STATUS 0x000000b0
  30. #define GMAC_INT_EN 0x000000b4
  31. #define GMAC_1US_TIC_COUNTER 0x000000dc
  32. #define GMAC_PCS_BASE 0x000000e0
  33. #define GMAC_PHYIF_CONTROL_STATUS 0x000000f8
  34. #define GMAC_PMT 0x000000c0
  35. #define GMAC_DEBUG 0x00000114
  36. #define GMAC_HW_FEATURE0 0x0000011c
  37. #define GMAC_HW_FEATURE1 0x00000120
  38. #define GMAC_HW_FEATURE2 0x00000124
  39. #define GMAC_HW_FEATURE3 0x00000128
  40. #define GMAC_MDIO_ADDR 0x00000200
  41. #define GMAC_MDIO_DATA 0x00000204
  42. #define GMAC_GPIO_STATUS 0x0000020C
  43. #define GMAC_ARP_ADDR 0x00000210
  44. #define GMAC_ADDR_HIGH(reg) (0x300 + reg * 8)
  45. #define GMAC_ADDR_LOW(reg) (0x304 + reg * 8)
  46. #define GMAC_L3L4_CTRL(reg) (0x900 + (reg) * 0x30)
  47. #define GMAC_L4_ADDR(reg) (0x904 + (reg) * 0x30)
  48. #define GMAC_L3_ADDR0(reg) (0x910 + (reg) * 0x30)
  49. #define GMAC_L3_ADDR1(reg) (0x914 + (reg) * 0x30)
  50. #define GMAC_TIMESTAMP_STATUS 0x00000b20
  51. /* RX Queues Routing */
  52. #define GMAC_RXQCTRL_AVCPQ_MASK GENMASK(2, 0)
  53. #define GMAC_RXQCTRL_AVCPQ_SHIFT 0
  54. #define GMAC_RXQCTRL_PTPQ_MASK GENMASK(6, 4)
  55. #define GMAC_RXQCTRL_PTPQ_SHIFT 4
  56. #define GMAC_RXQCTRL_DCBCPQ_MASK GENMASK(10, 8)
  57. #define GMAC_RXQCTRL_DCBCPQ_SHIFT 8
  58. #define GMAC_RXQCTRL_UPQ_MASK GENMASK(14, 12)
  59. #define GMAC_RXQCTRL_UPQ_SHIFT 12
  60. #define GMAC_RXQCTRL_MCBCQ_MASK GENMASK(18, 16)
  61. #define GMAC_RXQCTRL_MCBCQ_SHIFT 16
  62. #define GMAC_RXQCTRL_MCBCQEN BIT(20)
  63. #define GMAC_RXQCTRL_MCBCQEN_SHIFT 20
  64. #define GMAC_RXQCTRL_TACPQE BIT(21)
  65. #define GMAC_RXQCTRL_TACPQE_SHIFT 21
  66. #define GMAC_RXQCTRL_FPRQ GENMASK(26, 24)
  67. #define GMAC_RXQCTRL_FPRQ_SHIFT 24
  68. /* MAC Packet Filtering */
  69. #define GMAC_PACKET_FILTER_PR BIT(0)
  70. #define GMAC_PACKET_FILTER_HMC BIT(2)
  71. #define GMAC_PACKET_FILTER_PM BIT(4)
  72. #define GMAC_PACKET_FILTER_PCF BIT(7)
  73. #define GMAC_PACKET_FILTER_HPF BIT(10)
  74. #define GMAC_PACKET_FILTER_VTFE BIT(16)
  75. #define GMAC_PACKET_FILTER_IPFE BIT(20)
  76. #define GMAC_PACKET_FILTER_RA BIT(31)
  77. #define GMAC_MAX_PERFECT_ADDRESSES 128
  78. /* MAC VLAN */
  79. #define GMAC_VLAN_EDVLP BIT(26)
  80. #define GMAC_VLAN_VTHM BIT(25)
  81. #define GMAC_VLAN_DOVLTC BIT(20)
  82. #define GMAC_VLAN_ESVL BIT(18)
  83. #define GMAC_VLAN_ETV BIT(16)
  84. #define GMAC_VLAN_VID GENMASK(15, 0)
  85. #define GMAC_VLAN_VLTI BIT(20)
  86. #define GMAC_VLAN_CSVL BIT(19)
  87. #define GMAC_VLAN_VLC GENMASK(17, 16)
  88. #define GMAC_VLAN_VLC_SHIFT 16
  89. #define GMAC_VLAN_VLHT GENMASK(15, 0)
  90. /* MAC VLAN Tag */
  91. #define GMAC_VLAN_TAG_VID GENMASK(15, 0)
  92. #define GMAC_VLAN_TAG_ETV BIT(16)
  93. /* MAC VLAN Tag Control */
  94. #define GMAC_VLAN_TAG_CTRL_OB BIT(0)
  95. #define GMAC_VLAN_TAG_CTRL_CT BIT(1)
  96. #define GMAC_VLAN_TAG_CTRL_OFS_MASK GENMASK(6, 2)
  97. #define GMAC_VLAN_TAG_CTRL_OFS_SHIFT 2
  98. #define GMAC_VLAN_TAG_CTRL_EVLS_MASK GENMASK(22, 21)
  99. #define GMAC_VLAN_TAG_CTRL_EVLS_SHIFT 21
  100. #define GMAC_VLAN_TAG_CTRL_EVLRXS BIT(24)
  101. #define GMAC_VLAN_TAG_STRIP_NONE (0x0 << GMAC_VLAN_TAG_CTRL_EVLS_SHIFT)
  102. #define GMAC_VLAN_TAG_STRIP_PASS (0x1 << GMAC_VLAN_TAG_CTRL_EVLS_SHIFT)
  103. #define GMAC_VLAN_TAG_STRIP_FAIL (0x2 << GMAC_VLAN_TAG_CTRL_EVLS_SHIFT)
  104. #define GMAC_VLAN_TAG_STRIP_ALL (0x3 << GMAC_VLAN_TAG_CTRL_EVLS_SHIFT)
  105. /* MAC VLAN Tag Data/Filter */
  106. #define GMAC_VLAN_TAG_DATA_VID GENMASK(15, 0)
  107. #define GMAC_VLAN_TAG_DATA_VEN BIT(16)
  108. #define GMAC_VLAN_TAG_DATA_ETV BIT(17)
  109. /* MAC RX Queue Enable */
  110. #define GMAC_RX_QUEUE_CLEAR(queue) ~(GENMASK(1, 0) << ((queue) * 2))
  111. #define GMAC_RX_AV_QUEUE_ENABLE(queue) BIT((queue) * 2)
  112. #define GMAC_RX_DCB_QUEUE_ENABLE(queue) BIT(((queue) * 2) + 1)
  113. /* MAC Flow Control RX */
  114. #define GMAC_RX_FLOW_CTRL_RFE BIT(0)
  115. /* RX Queues Priorities */
  116. #define GMAC_RXQCTRL_PSRQX_MASK(x) GENMASK(7 + ((x) * 8), 0 + ((x) * 8))
  117. #define GMAC_RXQCTRL_PSRQX_SHIFT(x) ((x) * 8)
  118. /* TX Queues Priorities */
  119. #define GMAC_TXQCTRL_PSTQX_MASK(x) GENMASK(7 + ((x) * 8), 0 + ((x) * 8))
  120. #define GMAC_TXQCTRL_PSTQX_SHIFT(x) ((x) * 8)
  121. /* MAC Flow Control TX */
  122. #define GMAC_TX_FLOW_CTRL_TFE BIT(1)
  123. #define GMAC_TX_FLOW_CTRL_PT_SHIFT 16
  124. /* MAC Interrupt bitmap*/
  125. #define GMAC_INT_RGSMIIS BIT(0)
  126. #define GMAC_INT_PCS_LINK BIT(1)
  127. #define GMAC_INT_PCS_ANE BIT(2)
  128. #define GMAC_INT_PCS_PHYIS BIT(3)
  129. #define GMAC_INT_PMT_EN BIT(4)
  130. #define GMAC_INT_LPI_EN BIT(5)
  131. #define GMAC_INT_TSIE BIT(12)
  132. #define GMAC_PCS_IRQ_DEFAULT (GMAC_INT_RGSMIIS | GMAC_INT_PCS_LINK | \
  133. GMAC_INT_PCS_ANE)
  134. #define GMAC_INT_DEFAULT_ENABLE (GMAC_INT_PMT_EN | GMAC_INT_LPI_EN | \
  135. GMAC_INT_TSIE)
  136. enum dwmac4_irq_status {
  137. time_stamp_irq = 0x00001000,
  138. mmc_rx_csum_offload_irq = 0x00000800,
  139. mmc_tx_irq = 0x00000400,
  140. mmc_rx_irq = 0x00000200,
  141. mmc_irq = 0x00000100,
  142. lpi_irq = 0x00000020,
  143. pmt_irq = 0x00000010,
  144. };
  145. /* MAC PMT bitmap */
  146. enum power_event {
  147. pointer_reset = 0x80000000,
  148. global_unicast = 0x00000200,
  149. wake_up_rx_frame = 0x00000040,
  150. magic_frame = 0x00000020,
  151. wake_up_frame_en = 0x00000004,
  152. magic_pkt_en = 0x00000002,
  153. power_down = 0x00000001,
  154. };
  155. /* Energy Efficient Ethernet (EEE) for GMAC4
  156. *
  157. * LPI status, timer and control register offset
  158. */
  159. #define GMAC4_LPI_CTRL_STATUS 0xd0
  160. #define GMAC4_LPI_TIMER_CTRL 0xd4
  161. #define GMAC4_LPI_ENTRY_TIMER 0xd8
  162. #define GMAC4_MAC_ONEUS_TIC_COUNTER 0xdc
  163. /* LPI control and status defines */
  164. #define GMAC4_LPI_CTRL_STATUS_LPITCSE BIT(21) /* LPI Tx Clock Stop Enable */
  165. #define GMAC4_LPI_CTRL_STATUS_LPIATE BIT(20) /* LPI Timer Enable */
  166. #define GMAC4_LPI_CTRL_STATUS_LPITXA BIT(19) /* Enable LPI TX Automate */
  167. #define GMAC4_LPI_CTRL_STATUS_PLS BIT(17) /* PHY Link Status */
  168. #define GMAC4_LPI_CTRL_STATUS_LPIEN BIT(16) /* LPI Enable */
  169. #define GMAC4_LPI_CTRL_STATUS_RLPIEX BIT(3) /* Receive LPI Exit */
  170. #define GMAC4_LPI_CTRL_STATUS_RLPIEN BIT(2) /* Receive LPI Entry */
  171. #define GMAC4_LPI_CTRL_STATUS_TLPIEX BIT(1) /* Transmit LPI Exit */
  172. #define GMAC4_LPI_CTRL_STATUS_TLPIEN BIT(0) /* Transmit LPI Entry */
  173. /* MAC Debug bitmap */
  174. #define GMAC_DEBUG_TFCSTS_MASK GENMASK(18, 17)
  175. #define GMAC_DEBUG_TFCSTS_SHIFT 17
  176. #define GMAC_DEBUG_TFCSTS_IDLE 0
  177. #define GMAC_DEBUG_TFCSTS_WAIT 1
  178. #define GMAC_DEBUG_TFCSTS_GEN_PAUSE 2
  179. #define GMAC_DEBUG_TFCSTS_XFER 3
  180. #define GMAC_DEBUG_TPESTS BIT(16)
  181. #define GMAC_DEBUG_RFCFCSTS_MASK GENMASK(2, 1)
  182. #define GMAC_DEBUG_RFCFCSTS_SHIFT 1
  183. #define GMAC_DEBUG_RPESTS BIT(0)
  184. /* MAC config */
  185. #define GMAC_CONFIG_ARPEN BIT(31)
  186. #define GMAC_CONFIG_SARC GENMASK(30, 28)
  187. #define GMAC_CONFIG_SARC_SHIFT 28
  188. #define GMAC_CONFIG_IPC BIT(27)
  189. #define GMAC_CONFIG_IPG GENMASK(26, 24)
  190. #define GMAC_CONFIG_IPG_SHIFT 24
  191. #define GMAC_CONFIG_2K BIT(22)
  192. #define GMAC_CONFIG_ACS BIT(20)
  193. #define GMAC_CONFIG_BE BIT(18)
  194. #define GMAC_CONFIG_JD BIT(17)
  195. #define GMAC_CONFIG_JE BIT(16)
  196. #define GMAC_CONFIG_PS BIT(15)
  197. #define GMAC_CONFIG_FES BIT(14)
  198. #define GMAC_CONFIG_FES_SHIFT 14
  199. #define GMAC_CONFIG_DM BIT(13)
  200. #define GMAC_CONFIG_LM BIT(12)
  201. #define GMAC_CONFIG_DCRS BIT(9)
  202. #define GMAC_CONFIG_TE BIT(1)
  203. #define GMAC_CONFIG_RE BIT(0)
  204. /* MAC extended config */
  205. #define GMAC_CONFIG_EIPG GENMASK(29, 25)
  206. #define GMAC_CONFIG_EIPG_SHIFT 25
  207. #define GMAC_CONFIG_EIPG_EN BIT(24)
  208. #define GMAC_CONFIG_HDSMS GENMASK(22, 20)
  209. #define GMAC_CONFIG_HDSMS_SHIFT 20
  210. #define GMAC_CONFIG_HDSMS_256 (0x2 << GMAC_CONFIG_HDSMS_SHIFT)
  211. /* MAC HW features0 bitmap */
  212. #define GMAC_HW_FEAT_SAVLANINS BIT(27)
  213. #define GMAC_HW_FEAT_ADDMAC BIT(18)
  214. #define GMAC_HW_FEAT_RXCOESEL BIT(16)
  215. #define GMAC_HW_FEAT_TXCOSEL BIT(14)
  216. #define GMAC_HW_FEAT_EEESEL BIT(13)
  217. #define GMAC_HW_FEAT_TSSEL BIT(12)
  218. #define GMAC_HW_FEAT_ARPOFFSEL BIT(9)
  219. #define GMAC_HW_FEAT_MMCSEL BIT(8)
  220. #define GMAC_HW_FEAT_MGKSEL BIT(7)
  221. #define GMAC_HW_FEAT_RWKSEL BIT(6)
  222. #define GMAC_HW_FEAT_SMASEL BIT(5)
  223. #define GMAC_HW_FEAT_VLHASH BIT(4)
  224. #define GMAC_HW_FEAT_PCSSEL BIT(3)
  225. #define GMAC_HW_FEAT_HDSEL BIT(2)
  226. #define GMAC_HW_FEAT_GMIISEL BIT(1)
  227. #define GMAC_HW_FEAT_MIISEL BIT(0)
  228. /* MAC HW features1 bitmap */
  229. #define GMAC_HW_FEAT_L3L4FNUM GENMASK(30, 27)
  230. #define GMAC_HW_HASH_TB_SZ GENMASK(25, 24)
  231. #define GMAC_HW_FEAT_AVSEL BIT(20)
  232. #define GMAC_HW_TSOEN BIT(18)
  233. #define GMAC_HW_FEAT_SPHEN BIT(17)
  234. #define GMAC_HW_ADDR64 GENMASK(15, 14)
  235. #define GMAC_HW_TXFIFOSIZE GENMASK(10, 6)
  236. #define GMAC_HW_RXFIFOSIZE GENMASK(4, 0)
  237. /* MAC HW features2 bitmap */
  238. #define GMAC_HW_FEAT_AUXSNAPNUM GENMASK(30, 28)
  239. #define GMAC_HW_FEAT_PPSOUTNUM GENMASK(26, 24)
  240. #define GMAC_HW_FEAT_TXCHCNT GENMASK(21, 18)
  241. #define GMAC_HW_FEAT_RXCHCNT GENMASK(15, 12)
  242. #define GMAC_HW_FEAT_TXQCNT GENMASK(9, 6)
  243. #define GMAC_HW_FEAT_RXQCNT GENMASK(3, 0)
  244. /* MAC HW features3 bitmap */
  245. #define GMAC_HW_FEAT_ASP GENMASK(29, 28)
  246. #define GMAC_HW_FEAT_TBSSEL BIT(27)
  247. #define GMAC_HW_FEAT_FPESEL BIT(26)
  248. #define GMAC_HW_FEAT_ESTWID GENMASK(21, 20)
  249. #define GMAC_HW_FEAT_ESTDEP GENMASK(19, 17)
  250. #define GMAC_HW_FEAT_ESTSEL BIT(16)
  251. #define GMAC_HW_FEAT_FRPES GENMASK(14, 13)
  252. #define GMAC_HW_FEAT_FRPBS GENMASK(12, 11)
  253. #define GMAC_HW_FEAT_FRPSEL BIT(10)
  254. #define GMAC_HW_FEAT_DVLAN BIT(5)
  255. #define GMAC_HW_FEAT_NRVF GENMASK(2, 0)
  256. /* GMAC GPIO Status reg */
  257. #define GMAC_GPO0 BIT(16)
  258. #define GMAC_GPO1 BIT(17)
  259. #define GMAC_GPO2 BIT(18)
  260. #define GMAC_GPO3 BIT(19)
  261. /* MAC HW ADDR regs */
  262. #define GMAC_HI_DCS GENMASK(18, 16)
  263. #define GMAC_HI_DCS_SHIFT 16
  264. #define GMAC_HI_REG_AE BIT(31)
  265. /* L3/L4 Filters regs */
  266. #define GMAC_L4DPIM0 BIT(21)
  267. #define GMAC_L4DPM0 BIT(20)
  268. #define GMAC_L4SPIM0 BIT(19)
  269. #define GMAC_L4SPM0 BIT(18)
  270. #define GMAC_L4PEN0 BIT(16)
  271. #define GMAC_L3DAIM0 BIT(5)
  272. #define GMAC_L3DAM0 BIT(4)
  273. #define GMAC_L3SAIM0 BIT(3)
  274. #define GMAC_L3SAM0 BIT(2)
  275. #define GMAC_L3PEN0 BIT(0)
  276. #define GMAC_L4DP0 GENMASK(31, 16)
  277. #define GMAC_L4DP0_SHIFT 16
  278. #define GMAC_L4SP0 GENMASK(15, 0)
  279. /* MAC Timestamp Status */
  280. #define GMAC_TIMESTAMP_AUXTSTRIG BIT(2)
  281. #define GMAC_TIMESTAMP_ATSNS_MASK GENMASK(29, 25)
  282. #define GMAC_TIMESTAMP_ATSNS_SHIFT 25
  283. /* MTL registers */
  284. #define MTL_OPERATION_MODE 0x00000c00
  285. #define MTL_FRPE BIT(15)
  286. #define MTL_OPERATION_SCHALG_MASK GENMASK(6, 5)
  287. #define MTL_OPERATION_SCHALG_WRR (0x0 << 5)
  288. #define MTL_OPERATION_SCHALG_WFQ (0x1 << 5)
  289. #define MTL_OPERATION_SCHALG_DWRR (0x2 << 5)
  290. #define MTL_OPERATION_SCHALG_SP (0x3 << 5)
  291. #define MTL_OPERATION_RAA BIT(2)
  292. #define MTL_OPERATION_RAA_SP (0x0 << 2)
  293. #define MTL_OPERATION_RAA_WSP (0x1 << 2)
  294. #define MTL_INT_STATUS 0x00000c20
  295. #define MTL_INT_QX(x) BIT(x)
  296. #define MTL_RXQ_DMA_MAP0 0x00000c30 /* queue 0 to 3 */
  297. #define MTL_RXQ_DMA_MAP1 0x00000c34 /* queue 4 to 7 */
  298. #define MTL_RXQ_DMA_Q04MDMACH_MASK GENMASK(3, 0)
  299. #define MTL_RXQ_DMA_Q04MDMACH(x) ((x) << 0)
  300. #define MTL_RXQ_DMA_QXMDMACH_MASK(x) GENMASK(11 + (8 * ((x) - 1)), 8 * (x))
  301. #define MTL_RXQ_DMA_QXMDMACH(chan, q) ((chan) << (8 * (q)))
  302. #if IS_ENABLED(CONFIG_DWMAC_QCOM_VER3)
  303. #define MTL_CHAN_BASE_ADDR 0x00008000
  304. #define MTL_CHAN_BASE_OFFSET 0x1000
  305. #else
  306. #define MTL_CHAN_BASE_ADDR 0x00000d00
  307. #define MTL_CHAN_BASE_OFFSET 0x40
  308. #endif
  309. #define MTL_CHANX_BASE_ADDR(x) (MTL_CHAN_BASE_ADDR + \
  310. (x * MTL_CHAN_BASE_OFFSET))
  311. #define MTL_CHAN_TX_OP_MODE(x) MTL_CHANX_BASE_ADDR(x)
  312. #define MTL_CHAN_TX_DEBUG(x) (MTL_CHANX_BASE_ADDR(x) + 0x8)
  313. #define MTL_CHAN_INT_CTRL(x) (MTL_CHANX_BASE_ADDR(x) + 0x2c)
  314. #define MTL_CHAN_RX_OP_MODE(x) (MTL_CHANX_BASE_ADDR(x) + 0x30)
  315. #define MTL_CHAN_RX_DEBUG(x) (MTL_CHANX_BASE_ADDR(x) + 0x38)
  316. #define MTL_OP_MODE_RSF BIT(5)
  317. #define MTL_OP_MODE_TXQEN_MASK GENMASK(3, 2)
  318. #define MTL_OP_MODE_TXQEN_AV BIT(2)
  319. #define MTL_OP_MODE_TXQEN BIT(3)
  320. #define MTL_OP_MODE_TSF BIT(1)
  321. #define MTL_OP_MODE_TQS_MASK GENMASK(24, 16)
  322. #define MTL_OP_MODE_TQS_SHIFT 16
  323. #define MTL_OP_MODE_TTC_MASK 0x70
  324. #define MTL_OP_MODE_TTC_SHIFT 4
  325. #define MTL_OP_MODE_TTC_32 0
  326. #define MTL_OP_MODE_TTC_64 (1 << MTL_OP_MODE_TTC_SHIFT)
  327. #define MTL_OP_MODE_TTC_96 (2 << MTL_OP_MODE_TTC_SHIFT)
  328. #define MTL_OP_MODE_TTC_128 (3 << MTL_OP_MODE_TTC_SHIFT)
  329. #define MTL_OP_MODE_TTC_192 (4 << MTL_OP_MODE_TTC_SHIFT)
  330. #define MTL_OP_MODE_TTC_256 (5 << MTL_OP_MODE_TTC_SHIFT)
  331. #define MTL_OP_MODE_TTC_384 (6 << MTL_OP_MODE_TTC_SHIFT)
  332. #define MTL_OP_MODE_TTC_512 (7 << MTL_OP_MODE_TTC_SHIFT)
  333. #define MTL_OP_MODE_RQS_MASK GENMASK(29, 20)
  334. #define MTL_OP_MODE_RQS_SHIFT 20
  335. #define MTL_OP_MODE_RFD_MASK GENMASK(19, 14)
  336. #define MTL_OP_MODE_RFD_SHIFT 14
  337. #define MTL_OP_MODE_RFA_MASK GENMASK(13, 8)
  338. #define MTL_OP_MODE_RFA_SHIFT 8
  339. #define MTL_OP_MODE_EHFC BIT(7)
  340. #define MTL_OP_MODE_RTC_MASK 0x18
  341. #define MTL_OP_MODE_RTC_SHIFT 3
  342. #define MTL_OP_MODE_RTC_32 (1 << MTL_OP_MODE_RTC_SHIFT)
  343. #define MTL_OP_MODE_RTC_64 0
  344. #define MTL_OP_MODE_RTC_96 (2 << MTL_OP_MODE_RTC_SHIFT)
  345. #define MTL_OP_MODE_RTC_128 (3 << MTL_OP_MODE_RTC_SHIFT)
  346. /* MTL ETS Control register */
  347. #if IS_ENABLED(CONFIG_DWMAC_QCOM_VER3)
  348. #define MTL_ETS_CTRL_BASE_ADDR 0x00008010
  349. #define MTL_ETS_CTRL_BASE_OFFSET 0x1000
  350. #else
  351. #define MTL_ETS_CTRL_BASE_ADDR 0x00000d10
  352. #define MTL_ETS_CTRL_BASE_OFFSET 0x40
  353. #endif
  354. #define MTL_ETSX_CTRL_BASE_ADDR(x) (MTL_ETS_CTRL_BASE_ADDR + \
  355. ((x) * MTL_ETS_CTRL_BASE_OFFSET))
  356. #define MTL_ETS_CTRL_CC BIT(3)
  357. #define MTL_ETS_CTRL_AVALG BIT(2)
  358. /* MTL Queue Quantum Weight */
  359. #if IS_ENABLED(CONFIG_DWMAC_QCOM_VER3)
  360. #define MTL_TXQ_WEIGHT_BASE_ADDR 0x00008018
  361. #define MTL_TXQ_WEIGHT_BASE_OFFSET 0x1000
  362. #else
  363. #define MTL_TXQ_WEIGHT_BASE_ADDR 0x00000d18
  364. #define MTL_TXQ_WEIGHT_BASE_OFFSET 0x40
  365. #endif
  366. #define MTL_TXQX_WEIGHT_BASE_ADDR(x) (MTL_TXQ_WEIGHT_BASE_ADDR + \
  367. ((x) * MTL_TXQ_WEIGHT_BASE_OFFSET))
  368. #define MTL_TXQ_WEIGHT_ISCQW_MASK GENMASK(20, 0)
  369. /* MTL sendSlopeCredit register */
  370. #if IS_ENABLED(CONFIG_DWMAC_QCOM_VER3)
  371. #define MTL_SEND_SLP_CRED_BASE_ADDR 0x0000801c
  372. #define MTL_SEND_SLP_CRED_OFFSET 0x1000
  373. #else
  374. #define MTL_SEND_SLP_CRED_BASE_ADDR 0x00000d1c
  375. #define MTL_SEND_SLP_CRED_OFFSET 0x40
  376. #endif
  377. #define MTL_SEND_SLP_CREDX_BASE_ADDR(x) (MTL_SEND_SLP_CRED_BASE_ADDR + \
  378. ((x) * MTL_SEND_SLP_CRED_OFFSET))
  379. #define MTL_SEND_SLP_CRED_SSC_MASK GENMASK(13, 0)
  380. /* MTL hiCredit register */
  381. #if IS_ENABLED(CONFIG_DWMAC_QCOM_VER3)
  382. #define MTL_HIGH_CRED_BASE_ADDR 0x00008020
  383. #define MTL_HIGH_CRED_OFFSET 0x1000
  384. #else
  385. #define MTL_HIGH_CRED_BASE_ADDR 0x00000d20
  386. #define MTL_HIGH_CRED_OFFSET 0x40
  387. #endif
  388. #define MTL_HIGH_CREDX_BASE_ADDR(x) (MTL_HIGH_CRED_BASE_ADDR + \
  389. ((x) * MTL_HIGH_CRED_OFFSET))
  390. #define MTL_HIGH_CRED_HC_MASK GENMASK(28, 0)
  391. /* MTL loCredit register */
  392. #if IS_ENABLED(CONFIG_DWMAC_QCOM_VER3)
  393. #define MTL_LOW_CRED_BASE_ADDR 0x00008024
  394. #define MTL_LOW_CRED_OFFSET 0x1000
  395. #else
  396. #define MTL_LOW_CRED_BASE_ADDR 0x00000d24
  397. #define MTL_LOW_CRED_OFFSET 0x40
  398. #endif
  399. #define MTL_LOW_CREDX_BASE_ADDR(x) (MTL_LOW_CRED_BASE_ADDR + \
  400. ((x) * MTL_LOW_CRED_OFFSET))
  401. #define MTL_HIGH_CRED_LC_MASK GENMASK(28, 0)
  402. /* MTL debug */
  403. #define MTL_DEBUG_TXSTSFSTS BIT(5)
  404. #define MTL_DEBUG_TXFSTS BIT(4)
  405. #define MTL_DEBUG_TWCSTS BIT(3)
  406. /* MTL debug: Tx FIFO Read Controller Status */
  407. #define MTL_DEBUG_TRCSTS_MASK GENMASK(2, 1)
  408. #define MTL_DEBUG_TRCSTS_SHIFT 1
  409. #define MTL_DEBUG_TRCSTS_IDLE 0
  410. #define MTL_DEBUG_TRCSTS_READ 1
  411. #define MTL_DEBUG_TRCSTS_TXW 2
  412. #define MTL_DEBUG_TRCSTS_WRITE 3
  413. #define MTL_DEBUG_TXPAUSED BIT(0)
  414. /* MAC debug: GMII or MII Transmit Protocol Engine Status */
  415. #define MTL_DEBUG_RXFSTS_MASK GENMASK(5, 4)
  416. #define MTL_DEBUG_RXFSTS_SHIFT 4
  417. #define MTL_DEBUG_RXFSTS_EMPTY 0
  418. #define MTL_DEBUG_RXFSTS_BT 1
  419. #define MTL_DEBUG_RXFSTS_AT 2
  420. #define MTL_DEBUG_RXFSTS_FULL 3
  421. #define MTL_DEBUG_RRCSTS_MASK GENMASK(2, 1)
  422. #define MTL_DEBUG_RRCSTS_SHIFT 1
  423. #define MTL_DEBUG_RRCSTS_IDLE 0
  424. #define MTL_DEBUG_RRCSTS_RDATA 1
  425. #define MTL_DEBUG_RRCSTS_RSTAT 2
  426. #define MTL_DEBUG_RRCSTS_FLUSH 3
  427. #define MTL_DEBUG_RWCSTS BIT(0)
  428. /* MTL interrupt */
  429. #define MTL_RX_OVERFLOW_INT_EN BIT(24)
  430. #define MTL_RX_OVERFLOW_INT BIT(16)
  431. /* Default operating mode of the MAC */
  432. #define GMAC_CORE_INIT (GMAC_CONFIG_JD | GMAC_CONFIG_PS | \
  433. GMAC_CONFIG_BE | GMAC_CONFIG_DCRS | \
  434. GMAC_CONFIG_JE)
  435. /* To dump the core regs excluding the Address Registers */
  436. #define GMAC_REG_NUM 132
  437. /* MTL debug */
  438. #define MTL_DEBUG_TXSTSFSTS BIT(5)
  439. #define MTL_DEBUG_TXFSTS BIT(4)
  440. #define MTL_DEBUG_TWCSTS BIT(3)
  441. /* MTL debug: Tx FIFO Read Controller Status */
  442. #define MTL_DEBUG_TRCSTS_MASK GENMASK(2, 1)
  443. #define MTL_DEBUG_TRCSTS_SHIFT 1
  444. #define MTL_DEBUG_TRCSTS_IDLE 0
  445. #define MTL_DEBUG_TRCSTS_READ 1
  446. #define MTL_DEBUG_TRCSTS_TXW 2
  447. #define MTL_DEBUG_TRCSTS_WRITE 3
  448. #define MTL_DEBUG_TXPAUSED BIT(0)
  449. /* MAC debug: GMII or MII Transmit Protocol Engine Status */
  450. #define MTL_DEBUG_RXFSTS_MASK GENMASK(5, 4)
  451. #define MTL_DEBUG_RXFSTS_SHIFT 4
  452. #define MTL_DEBUG_RXFSTS_EMPTY 0
  453. #define MTL_DEBUG_RXFSTS_BT 1
  454. #define MTL_DEBUG_RXFSTS_AT 2
  455. #define MTL_DEBUG_RXFSTS_FULL 3
  456. #define MTL_DEBUG_RRCSTS_MASK GENMASK(2, 1)
  457. #define MTL_DEBUG_RRCSTS_SHIFT 1
  458. #define MTL_DEBUG_RRCSTS_IDLE 0
  459. #define MTL_DEBUG_RRCSTS_RDATA 1
  460. #define MTL_DEBUG_RRCSTS_RSTAT 2
  461. #define MTL_DEBUG_RRCSTS_FLUSH 3
  462. #define MTL_DEBUG_RWCSTS BIT(0)
  463. /* SGMII/RGMII status register */
  464. #define GMAC_PHYIF_CTRLSTATUS_TC BIT(0)
  465. #define GMAC_PHYIF_CTRLSTATUS_LUD BIT(1)
  466. #define GMAC_PHYIF_CTRLSTATUS_SMIDRXS BIT(4)
  467. #define GMAC_PHYIF_CTRLSTATUS_LNKMOD BIT(16)
  468. #define GMAC_PHYIF_CTRLSTATUS_SPEED GENMASK(18, 17)
  469. #define GMAC_PHYIF_CTRLSTATUS_SPEED_SHIFT 17
  470. #define GMAC_PHYIF_CTRLSTATUS_LNKSTS BIT(19)
  471. #define GMAC_PHYIF_CTRLSTATUS_JABTO BIT(20)
  472. #define GMAC_PHYIF_CTRLSTATUS_FALSECARDET BIT(21)
  473. /* LNKMOD */
  474. #define GMAC_PHYIF_CTRLSTATUS_LNKMOD_MASK 0x1
  475. /* LNKSPEED */
  476. #define GMAC_PHYIF_CTRLSTATUS_SPEED_125 0x2
  477. #define GMAC_PHYIF_CTRLSTATUS_SPEED_25 0x1
  478. #define GMAC_PHYIF_CTRLSTATUS_SPEED_2_5 0x0
  479. extern const struct stmmac_dma_ops dwmac4_dma_ops;
  480. extern const struct stmmac_dma_ops dwmac410_dma_ops;
  481. #endif /* __DWMAC4_H__ */