123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300 |
- // SPDX-License-Identifier: GPL-2.0
- /* Toshiba Visconti Ethernet Support
- *
- * (C) Copyright 2020 TOSHIBA CORPORATION
- * (C) Copyright 2020 Toshiba Electronic Devices & Storage Corporation
- */
- #include <linux/module.h>
- #include <linux/of_device.h>
- #include <linux/of_net.h>
- #include <linux/stmmac.h>
- #include "stmmac_platform.h"
- #include "dwmac4.h"
- #define REG_ETHER_CONTROL 0x52D4
- #define ETHER_ETH_CONTROL_RESET BIT(17)
- #define REG_ETHER_CLOCK_SEL 0x52D0
- #define ETHER_CLK_SEL_TX_CLK_EN BIT(0)
- #define ETHER_CLK_SEL_RX_CLK_EN BIT(1)
- #define ETHER_CLK_SEL_RMII_CLK_EN BIT(2)
- #define ETHER_CLK_SEL_RMII_CLK_RST BIT(3)
- #define ETHER_CLK_SEL_DIV_SEL_2 BIT(4)
- #define ETHER_CLK_SEL_DIV_SEL_20 0
- #define ETHER_CLK_SEL_FREQ_SEL_125M (BIT(9) | BIT(8))
- #define ETHER_CLK_SEL_FREQ_SEL_50M BIT(9)
- #define ETHER_CLK_SEL_FREQ_SEL_25M BIT(8)
- #define ETHER_CLK_SEL_FREQ_SEL_2P5M 0
- #define ETHER_CLK_SEL_TX_CLK_EXT_SEL_IN 0
- #define ETHER_CLK_SEL_TX_CLK_EXT_SEL_TXC BIT(10)
- #define ETHER_CLK_SEL_TX_CLK_EXT_SEL_DIV BIT(11)
- #define ETHER_CLK_SEL_RX_CLK_EXT_SEL_IN 0
- #define ETHER_CLK_SEL_RX_CLK_EXT_SEL_RXC BIT(12)
- #define ETHER_CLK_SEL_RX_CLK_EXT_SEL_DIV BIT(13)
- #define ETHER_CLK_SEL_TX_CLK_O_TX_I 0
- #define ETHER_CLK_SEL_TX_CLK_O_RMII_I BIT(14)
- #define ETHER_CLK_SEL_TX_O_E_N_IN BIT(15)
- #define ETHER_CLK_SEL_RMII_CLK_SEL_IN 0
- #define ETHER_CLK_SEL_RMII_CLK_SEL_RX_C BIT(16)
- #define ETHER_CLK_SEL_RX_TX_CLK_EN (ETHER_CLK_SEL_RX_CLK_EN | ETHER_CLK_SEL_TX_CLK_EN)
- #define ETHER_CONFIG_INTF_MII 0
- #define ETHER_CONFIG_INTF_RGMII BIT(0)
- #define ETHER_CONFIG_INTF_RMII BIT(2)
- struct visconti_eth {
- void __iomem *reg;
- u32 phy_intf_sel;
- struct clk *phy_ref_clk;
- struct device *dev;
- spinlock_t lock; /* lock to protect register update */
- };
- static void visconti_eth_fix_mac_speed(void *priv, unsigned int speed)
- {
- struct visconti_eth *dwmac = priv;
- struct net_device *netdev = dev_get_drvdata(dwmac->dev);
- unsigned int val, clk_sel_val = 0;
- unsigned long flags;
- spin_lock_irqsave(&dwmac->lock, flags);
- /* adjust link */
- val = readl(dwmac->reg + MAC_CTRL_REG);
- val &= ~(GMAC_CONFIG_PS | GMAC_CONFIG_FES);
- switch (speed) {
- case SPEED_1000:
- if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RGMII)
- clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_125M;
- break;
- case SPEED_100:
- if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RGMII)
- clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_25M;
- if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RMII)
- clk_sel_val = ETHER_CLK_SEL_DIV_SEL_2;
- val |= GMAC_CONFIG_PS | GMAC_CONFIG_FES;
- break;
- case SPEED_10:
- if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RGMII)
- clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_2P5M;
- if (dwmac->phy_intf_sel == ETHER_CONFIG_INTF_RMII)
- clk_sel_val = ETHER_CLK_SEL_DIV_SEL_20;
- val |= GMAC_CONFIG_PS;
- break;
- default:
- /* No bit control */
- netdev_err(netdev, "Unsupported speed request (%d)", speed);
- spin_unlock_irqrestore(&dwmac->lock, flags);
- return;
- }
- writel(val, dwmac->reg + MAC_CTRL_REG);
- /* Stop internal clock */
- val = readl(dwmac->reg + REG_ETHER_CLOCK_SEL);
- val &= ~(ETHER_CLK_SEL_RMII_CLK_EN | ETHER_CLK_SEL_RX_TX_CLK_EN);
- val |= ETHER_CLK_SEL_TX_O_E_N_IN;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- /* Set Clock-Mux, Start clock, Set TX_O direction */
- switch (dwmac->phy_intf_sel) {
- case ETHER_CONFIG_INTF_RGMII:
- val = clk_sel_val | ETHER_CLK_SEL_RX_CLK_EXT_SEL_RXC;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- val |= ETHER_CLK_SEL_RX_TX_CLK_EN;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- val &= ~ETHER_CLK_SEL_TX_O_E_N_IN;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- break;
- case ETHER_CONFIG_INTF_RMII:
- val = clk_sel_val | ETHER_CLK_SEL_RX_CLK_EXT_SEL_DIV |
- ETHER_CLK_SEL_TX_CLK_EXT_SEL_DIV | ETHER_CLK_SEL_TX_O_E_N_IN |
- ETHER_CLK_SEL_RMII_CLK_SEL_RX_C;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- val |= ETHER_CLK_SEL_RMII_CLK_RST;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- val |= ETHER_CLK_SEL_RMII_CLK_EN | ETHER_CLK_SEL_RX_TX_CLK_EN;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- break;
- case ETHER_CONFIG_INTF_MII:
- default:
- val = clk_sel_val | ETHER_CLK_SEL_RX_CLK_EXT_SEL_RXC |
- ETHER_CLK_SEL_TX_CLK_EXT_SEL_TXC | ETHER_CLK_SEL_TX_O_E_N_IN;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- val |= ETHER_CLK_SEL_RX_TX_CLK_EN;
- writel(val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- break;
- }
- spin_unlock_irqrestore(&dwmac->lock, flags);
- }
- static int visconti_eth_init_hw(struct platform_device *pdev, struct plat_stmmacenet_data *plat_dat)
- {
- struct visconti_eth *dwmac = plat_dat->bsp_priv;
- unsigned int reg_val, clk_sel_val;
- switch (plat_dat->phy_interface) {
- case PHY_INTERFACE_MODE_RGMII:
- case PHY_INTERFACE_MODE_RGMII_ID:
- case PHY_INTERFACE_MODE_RGMII_RXID:
- case PHY_INTERFACE_MODE_RGMII_TXID:
- dwmac->phy_intf_sel = ETHER_CONFIG_INTF_RGMII;
- break;
- case PHY_INTERFACE_MODE_MII:
- dwmac->phy_intf_sel = ETHER_CONFIG_INTF_MII;
- break;
- case PHY_INTERFACE_MODE_RMII:
- dwmac->phy_intf_sel = ETHER_CONFIG_INTF_RMII;
- break;
- default:
- dev_err(&pdev->dev, "Unsupported phy-mode (%d)\n", plat_dat->phy_interface);
- return -EOPNOTSUPP;
- }
- reg_val = dwmac->phy_intf_sel;
- writel(reg_val, dwmac->reg + REG_ETHER_CONTROL);
- /* Enable TX/RX clock */
- clk_sel_val = ETHER_CLK_SEL_FREQ_SEL_125M;
- writel(clk_sel_val, dwmac->reg + REG_ETHER_CLOCK_SEL);
- writel((clk_sel_val | ETHER_CLK_SEL_RMII_CLK_EN | ETHER_CLK_SEL_RX_TX_CLK_EN),
- dwmac->reg + REG_ETHER_CLOCK_SEL);
- /* release internal-reset */
- reg_val |= ETHER_ETH_CONTROL_RESET;
- writel(reg_val, dwmac->reg + REG_ETHER_CONTROL);
- return 0;
- }
- static int visconti_eth_clock_probe(struct platform_device *pdev,
- struct plat_stmmacenet_data *plat_dat)
- {
- struct visconti_eth *dwmac = plat_dat->bsp_priv;
- int err;
- dwmac->phy_ref_clk = devm_clk_get(&pdev->dev, "phy_ref_clk");
- if (IS_ERR(dwmac->phy_ref_clk))
- return dev_err_probe(&pdev->dev, PTR_ERR(dwmac->phy_ref_clk),
- "phy_ref_clk clock not found.\n");
- err = clk_prepare_enable(dwmac->phy_ref_clk);
- if (err < 0) {
- dev_err(&pdev->dev, "failed to enable phy_ref clock: %d\n", err);
- return err;
- }
- return 0;
- }
- static int visconti_eth_clock_remove(struct platform_device *pdev)
- {
- struct visconti_eth *dwmac = get_stmmac_bsp_priv(&pdev->dev);
- struct net_device *ndev = platform_get_drvdata(pdev);
- struct stmmac_priv *priv = netdev_priv(ndev);
- clk_disable_unprepare(dwmac->phy_ref_clk);
- clk_disable_unprepare(priv->plat->stmmac_clk);
- return 0;
- }
- static int visconti_eth_dwmac_probe(struct platform_device *pdev)
- {
- struct plat_stmmacenet_data *plat_dat;
- struct stmmac_resources stmmac_res;
- struct visconti_eth *dwmac;
- int ret;
- ret = stmmac_get_platform_resources(pdev, &stmmac_res);
- if (ret)
- return ret;
- plat_dat = stmmac_probe_config_dt(pdev, stmmac_res.mac);
- if (IS_ERR(plat_dat))
- return PTR_ERR(plat_dat);
- dwmac = devm_kzalloc(&pdev->dev, sizeof(*dwmac), GFP_KERNEL);
- if (!dwmac) {
- ret = -ENOMEM;
- goto remove_config;
- }
- spin_lock_init(&dwmac->lock);
- dwmac->reg = stmmac_res.addr;
- dwmac->dev = &pdev->dev;
- plat_dat->bsp_priv = dwmac;
- plat_dat->fix_mac_speed = visconti_eth_fix_mac_speed;
- ret = visconti_eth_clock_probe(pdev, plat_dat);
- if (ret)
- goto remove_config;
- visconti_eth_init_hw(pdev, plat_dat);
- plat_dat->dma_cfg->aal = 1;
- ret = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
- if (ret)
- goto remove;
- return ret;
- remove:
- visconti_eth_clock_remove(pdev);
- remove_config:
- stmmac_remove_config_dt(pdev, plat_dat);
- return ret;
- }
- static int visconti_eth_dwmac_remove(struct platform_device *pdev)
- {
- struct net_device *ndev = platform_get_drvdata(pdev);
- struct stmmac_priv *priv = netdev_priv(ndev);
- int err;
- err = stmmac_pltfr_remove(pdev);
- if (err < 0)
- dev_err(&pdev->dev, "failed to remove platform: %d\n", err);
- err = visconti_eth_clock_remove(pdev);
- if (err < 0)
- dev_err(&pdev->dev, "failed to remove clock: %d\n", err);
- stmmac_remove_config_dt(pdev, priv->plat);
- return err;
- }
- static const struct of_device_id visconti_eth_dwmac_match[] = {
- { .compatible = "toshiba,visconti-dwmac" },
- { }
- };
- MODULE_DEVICE_TABLE(of, visconti_eth_dwmac_match);
- static struct platform_driver visconti_eth_dwmac_driver = {
- .probe = visconti_eth_dwmac_probe,
- .remove = visconti_eth_dwmac_remove,
- .driver = {
- .name = "visconti-eth-dwmac",
- .of_match_table = visconti_eth_dwmac_match,
- },
- };
- module_platform_driver(visconti_eth_dwmac_driver);
- MODULE_AUTHOR("Toshiba");
- MODULE_DESCRIPTION("Toshiba Visconti Ethernet DWMAC glue driver");
- MODULE_AUTHOR("Nobuhiro Iwamatsu <[email protected]");
- MODULE_LICENSE("GPL v2");
|