dwmac-ipq806x.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512
  1. /*
  2. * Qualcomm Atheros IPQ806x GMAC glue layer
  3. *
  4. * Copyright (C) 2015 The Linux Foundation
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/phy.h>
  21. #include <linux/regmap.h>
  22. #include <linux/clk.h>
  23. #include <linux/reset.h>
  24. #include <linux/of_net.h>
  25. #include <linux/mfd/syscon.h>
  26. #include <linux/stmmac.h>
  27. #include <linux/of_mdio.h>
  28. #include <linux/module.h>
  29. #include <linux/sys_soc.h>
  30. #include <linux/bitfield.h>
  31. #include "stmmac_platform.h"
  32. #define NSS_COMMON_CLK_GATE 0x8
  33. #define NSS_COMMON_CLK_GATE_PTP_EN(x) BIT(0x10 + x)
  34. #define NSS_COMMON_CLK_GATE_RGMII_RX_EN(x) BIT(0x9 + (x * 2))
  35. #define NSS_COMMON_CLK_GATE_RGMII_TX_EN(x) BIT(0x8 + (x * 2))
  36. #define NSS_COMMON_CLK_GATE_GMII_RX_EN(x) BIT(0x4 + x)
  37. #define NSS_COMMON_CLK_GATE_GMII_TX_EN(x) BIT(0x0 + x)
  38. #define NSS_COMMON_CLK_DIV0 0xC
  39. #define NSS_COMMON_CLK_DIV_OFFSET(x) (x * 8)
  40. #define NSS_COMMON_CLK_DIV_MASK 0x7f
  41. #define NSS_COMMON_CLK_SRC_CTRL 0x14
  42. #define NSS_COMMON_CLK_SRC_CTRL_OFFSET(x) (x)
  43. /* Mode is coded on 1 bit but is different depending on the MAC ID:
  44. * MAC0: QSGMII=0 RGMII=1
  45. * MAC1: QSGMII=0 SGMII=0 RGMII=1
  46. * MAC2 & MAC3: QSGMII=0 SGMII=1
  47. */
  48. #define NSS_COMMON_CLK_SRC_CTRL_RGMII(x) 1
  49. #define NSS_COMMON_CLK_SRC_CTRL_SGMII(x) ((x >= 2) ? 1 : 0)
  50. #define NSS_COMMON_GMAC_CTL(x) (0x30 + (x * 4))
  51. #define NSS_COMMON_GMAC_CTL_CSYS_REQ BIT(19)
  52. #define NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL BIT(16)
  53. #define NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET 8
  54. #define NSS_COMMON_GMAC_CTL_IFG_OFFSET 0
  55. #define NSS_COMMON_CLK_DIV_RGMII_1000 1
  56. #define NSS_COMMON_CLK_DIV_RGMII_100 9
  57. #define NSS_COMMON_CLK_DIV_RGMII_10 99
  58. #define NSS_COMMON_CLK_DIV_SGMII_1000 0
  59. #define NSS_COMMON_CLK_DIV_SGMII_100 4
  60. #define NSS_COMMON_CLK_DIV_SGMII_10 49
  61. #define QSGMII_PCS_ALL_CH_CTL 0x80
  62. #define QSGMII_PCS_CH_SPEED_FORCE BIT(1)
  63. #define QSGMII_PCS_CH_SPEED_10 0x0
  64. #define QSGMII_PCS_CH_SPEED_100 BIT(2)
  65. #define QSGMII_PCS_CH_SPEED_1000 BIT(3)
  66. #define QSGMII_PCS_CH_SPEED_MASK (QSGMII_PCS_CH_SPEED_FORCE | \
  67. QSGMII_PCS_CH_SPEED_10 | \
  68. QSGMII_PCS_CH_SPEED_100 | \
  69. QSGMII_PCS_CH_SPEED_1000)
  70. #define QSGMII_PCS_CH_SPEED_SHIFT(x) ((x) * 4)
  71. #define QSGMII_PCS_CAL_LCKDT_CTL 0x120
  72. #define QSGMII_PCS_CAL_LCKDT_CTL_RST BIT(19)
  73. /* Only GMAC1/2/3 support SGMII and their CTL register are not contiguous */
  74. #define QSGMII_PHY_SGMII_CTL(x) ((x == 1) ? 0x134 : \
  75. (0x13c + (4 * (x - 2))))
  76. #define QSGMII_PHY_CDR_EN BIT(0)
  77. #define QSGMII_PHY_RX_FRONT_EN BIT(1)
  78. #define QSGMII_PHY_RX_SIGNAL_DETECT_EN BIT(2)
  79. #define QSGMII_PHY_TX_DRIVER_EN BIT(3)
  80. #define QSGMII_PHY_QSGMII_EN BIT(7)
  81. #define QSGMII_PHY_DEEMPHASIS_LVL_MASK GENMASK(11, 10)
  82. #define QSGMII_PHY_DEEMPHASIS_LVL(x) FIELD_PREP(QSGMII_PHY_DEEMPHASIS_LVL_MASK, (x))
  83. #define QSGMII_PHY_PHASE_LOOP_GAIN_MASK GENMASK(14, 12)
  84. #define QSGMII_PHY_PHASE_LOOP_GAIN(x) FIELD_PREP(QSGMII_PHY_PHASE_LOOP_GAIN_MASK, (x))
  85. #define QSGMII_PHY_RX_DC_BIAS_MASK GENMASK(19, 18)
  86. #define QSGMII_PHY_RX_DC_BIAS(x) FIELD_PREP(QSGMII_PHY_RX_DC_BIAS_MASK, (x))
  87. #define QSGMII_PHY_RX_INPUT_EQU_MASK GENMASK(21, 20)
  88. #define QSGMII_PHY_RX_INPUT_EQU(x) FIELD_PREP(QSGMII_PHY_RX_INPUT_EQU_MASK, (x))
  89. #define QSGMII_PHY_CDR_PI_SLEW_MASK GENMASK(23, 22)
  90. #define QSGMII_PHY_CDR_PI_SLEW(x) FIELD_PREP(QSGMII_PHY_CDR_PI_SLEW_MASK, (x))
  91. #define QSGMII_PHY_TX_SLEW_MASK GENMASK(27, 26)
  92. #define QSGMII_PHY_TX_SLEW(x) FIELD_PREP(QSGMII_PHY_TX_SLEW_MASK, (x))
  93. #define QSGMII_PHY_TX_DRV_AMP_MASK GENMASK(31, 28)
  94. #define QSGMII_PHY_TX_DRV_AMP(x) FIELD_PREP(QSGMII_PHY_TX_DRV_AMP_MASK, (x))
  95. struct ipq806x_gmac {
  96. struct platform_device *pdev;
  97. struct regmap *nss_common;
  98. struct regmap *qsgmii_csr;
  99. uint32_t id;
  100. struct clk *core_clk;
  101. phy_interface_t phy_mode;
  102. };
  103. static int get_clk_div_sgmii(struct ipq806x_gmac *gmac, unsigned int speed)
  104. {
  105. struct device *dev = &gmac->pdev->dev;
  106. int div;
  107. switch (speed) {
  108. case SPEED_1000:
  109. div = NSS_COMMON_CLK_DIV_SGMII_1000;
  110. break;
  111. case SPEED_100:
  112. div = NSS_COMMON_CLK_DIV_SGMII_100;
  113. break;
  114. case SPEED_10:
  115. div = NSS_COMMON_CLK_DIV_SGMII_10;
  116. break;
  117. default:
  118. dev_err(dev, "Speed %dMbps not supported in SGMII\n", speed);
  119. return -EINVAL;
  120. }
  121. return div;
  122. }
  123. static int get_clk_div_rgmii(struct ipq806x_gmac *gmac, unsigned int speed)
  124. {
  125. struct device *dev = &gmac->pdev->dev;
  126. int div;
  127. switch (speed) {
  128. case SPEED_1000:
  129. div = NSS_COMMON_CLK_DIV_RGMII_1000;
  130. break;
  131. case SPEED_100:
  132. div = NSS_COMMON_CLK_DIV_RGMII_100;
  133. break;
  134. case SPEED_10:
  135. div = NSS_COMMON_CLK_DIV_RGMII_10;
  136. break;
  137. default:
  138. dev_err(dev, "Speed %dMbps not supported in RGMII\n", speed);
  139. return -EINVAL;
  140. }
  141. return div;
  142. }
  143. static int ipq806x_gmac_set_speed(struct ipq806x_gmac *gmac, unsigned int speed)
  144. {
  145. uint32_t clk_bits, val;
  146. int div;
  147. switch (gmac->phy_mode) {
  148. case PHY_INTERFACE_MODE_RGMII:
  149. div = get_clk_div_rgmii(gmac, speed);
  150. clk_bits = NSS_COMMON_CLK_GATE_RGMII_RX_EN(gmac->id) |
  151. NSS_COMMON_CLK_GATE_RGMII_TX_EN(gmac->id);
  152. break;
  153. case PHY_INTERFACE_MODE_SGMII:
  154. div = get_clk_div_sgmii(gmac, speed);
  155. clk_bits = NSS_COMMON_CLK_GATE_GMII_RX_EN(gmac->id) |
  156. NSS_COMMON_CLK_GATE_GMII_TX_EN(gmac->id);
  157. break;
  158. default:
  159. dev_err(&gmac->pdev->dev, "Unsupported PHY mode: \"%s\"\n",
  160. phy_modes(gmac->phy_mode));
  161. return -EINVAL;
  162. }
  163. /* Disable the clocks */
  164. regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
  165. val &= ~clk_bits;
  166. regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
  167. /* Set the divider */
  168. regmap_read(gmac->nss_common, NSS_COMMON_CLK_DIV0, &val);
  169. val &= ~(NSS_COMMON_CLK_DIV_MASK
  170. << NSS_COMMON_CLK_DIV_OFFSET(gmac->id));
  171. val |= div << NSS_COMMON_CLK_DIV_OFFSET(gmac->id);
  172. regmap_write(gmac->nss_common, NSS_COMMON_CLK_DIV0, val);
  173. /* Enable the clock back */
  174. regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
  175. val |= clk_bits;
  176. regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
  177. return 0;
  178. }
  179. static int ipq806x_gmac_of_parse(struct ipq806x_gmac *gmac)
  180. {
  181. struct device *dev = &gmac->pdev->dev;
  182. int ret;
  183. ret = of_get_phy_mode(dev->of_node, &gmac->phy_mode);
  184. if (ret) {
  185. dev_err(dev, "missing phy mode property\n");
  186. return -EINVAL;
  187. }
  188. if (of_property_read_u32(dev->of_node, "qcom,id", &gmac->id) < 0) {
  189. dev_err(dev, "missing qcom id property\n");
  190. return -EINVAL;
  191. }
  192. /* The GMACs are called 1 to 4 in the documentation, but to simplify the
  193. * code and keep it consistent with the Linux convention, we'll number
  194. * them from 0 to 3 here.
  195. */
  196. if (gmac->id > 3) {
  197. dev_err(dev, "invalid gmac id\n");
  198. return -EINVAL;
  199. }
  200. gmac->core_clk = devm_clk_get(dev, "stmmaceth");
  201. if (IS_ERR(gmac->core_clk)) {
  202. dev_err(dev, "missing stmmaceth clk property\n");
  203. return PTR_ERR(gmac->core_clk);
  204. }
  205. clk_set_rate(gmac->core_clk, 266000000);
  206. /* Setup the register map for the nss common registers */
  207. gmac->nss_common = syscon_regmap_lookup_by_phandle(dev->of_node,
  208. "qcom,nss-common");
  209. if (IS_ERR(gmac->nss_common)) {
  210. dev_err(dev, "missing nss-common node\n");
  211. return PTR_ERR(gmac->nss_common);
  212. }
  213. /* Setup the register map for the qsgmii csr registers */
  214. gmac->qsgmii_csr = syscon_regmap_lookup_by_phandle(dev->of_node,
  215. "qcom,qsgmii-csr");
  216. if (IS_ERR(gmac->qsgmii_csr))
  217. dev_err(dev, "missing qsgmii-csr node\n");
  218. return PTR_ERR_OR_ZERO(gmac->qsgmii_csr);
  219. }
  220. static void ipq806x_gmac_fix_mac_speed(void *priv, unsigned int speed)
  221. {
  222. struct ipq806x_gmac *gmac = priv;
  223. ipq806x_gmac_set_speed(gmac, speed);
  224. }
  225. static int
  226. ipq806x_gmac_configure_qsgmii_pcs_speed(struct ipq806x_gmac *gmac)
  227. {
  228. struct platform_device *pdev = gmac->pdev;
  229. struct device *dev = &pdev->dev;
  230. struct device_node *dn;
  231. int link_speed;
  232. int val = 0;
  233. int ret;
  234. /* Some bootloader may apply wrong configuration and cause
  235. * not functioning port. If fixed link is not set,
  236. * reset the force speed bit.
  237. */
  238. if (!of_phy_is_fixed_link(pdev->dev.of_node))
  239. goto write;
  240. dn = of_get_child_by_name(pdev->dev.of_node, "fixed-link");
  241. ret = of_property_read_u32(dn, "speed", &link_speed);
  242. of_node_put(dn);
  243. if (ret) {
  244. dev_err(dev, "found fixed-link node with no speed");
  245. return ret;
  246. }
  247. val = QSGMII_PCS_CH_SPEED_FORCE;
  248. switch (link_speed) {
  249. case SPEED_1000:
  250. val |= QSGMII_PCS_CH_SPEED_1000;
  251. break;
  252. case SPEED_100:
  253. val |= QSGMII_PCS_CH_SPEED_100;
  254. break;
  255. case SPEED_10:
  256. val |= QSGMII_PCS_CH_SPEED_10;
  257. break;
  258. }
  259. write:
  260. regmap_update_bits(gmac->qsgmii_csr, QSGMII_PCS_ALL_CH_CTL,
  261. QSGMII_PCS_CH_SPEED_MASK <<
  262. QSGMII_PCS_CH_SPEED_SHIFT(gmac->id),
  263. val <<
  264. QSGMII_PCS_CH_SPEED_SHIFT(gmac->id));
  265. return 0;
  266. }
  267. static const struct soc_device_attribute ipq806x_gmac_soc_v1[] = {
  268. {
  269. .revision = "1.*",
  270. },
  271. {
  272. /* sentinel */
  273. }
  274. };
  275. static int
  276. ipq806x_gmac_configure_qsgmii_params(struct ipq806x_gmac *gmac)
  277. {
  278. struct platform_device *pdev = gmac->pdev;
  279. const struct soc_device_attribute *soc;
  280. struct device *dev = &pdev->dev;
  281. u32 qsgmii_param;
  282. switch (gmac->id) {
  283. case 1:
  284. soc = soc_device_match(ipq806x_gmac_soc_v1);
  285. if (soc)
  286. qsgmii_param = QSGMII_PHY_TX_DRV_AMP(0xc) |
  287. QSGMII_PHY_TX_SLEW(0x2) |
  288. QSGMII_PHY_DEEMPHASIS_LVL(0x2);
  289. else
  290. qsgmii_param = QSGMII_PHY_TX_DRV_AMP(0xd) |
  291. QSGMII_PHY_TX_SLEW(0x0) |
  292. QSGMII_PHY_DEEMPHASIS_LVL(0x0);
  293. qsgmii_param |= QSGMII_PHY_RX_DC_BIAS(0x2);
  294. break;
  295. case 2:
  296. case 3:
  297. qsgmii_param = QSGMII_PHY_RX_DC_BIAS(0x3) |
  298. QSGMII_PHY_TX_DRV_AMP(0xc);
  299. break;
  300. default: /* gmac 0 can't be set in SGMII mode */
  301. dev_err(dev, "gmac id %d can't be in SGMII mode", gmac->id);
  302. return -EINVAL;
  303. }
  304. /* Common params across all gmac id */
  305. qsgmii_param |= QSGMII_PHY_CDR_EN |
  306. QSGMII_PHY_RX_FRONT_EN |
  307. QSGMII_PHY_RX_SIGNAL_DETECT_EN |
  308. QSGMII_PHY_TX_DRIVER_EN |
  309. QSGMII_PHY_QSGMII_EN |
  310. QSGMII_PHY_PHASE_LOOP_GAIN(0x4) |
  311. QSGMII_PHY_RX_INPUT_EQU(0x1) |
  312. QSGMII_PHY_CDR_PI_SLEW(0x2);
  313. regmap_write(gmac->qsgmii_csr, QSGMII_PHY_SGMII_CTL(gmac->id),
  314. qsgmii_param);
  315. return 0;
  316. }
  317. static int ipq806x_gmac_probe(struct platform_device *pdev)
  318. {
  319. struct plat_stmmacenet_data *plat_dat;
  320. struct stmmac_resources stmmac_res;
  321. struct device *dev = &pdev->dev;
  322. struct ipq806x_gmac *gmac;
  323. int val;
  324. int err;
  325. val = stmmac_get_platform_resources(pdev, &stmmac_res);
  326. if (val)
  327. return val;
  328. plat_dat = stmmac_probe_config_dt(pdev, stmmac_res.mac);
  329. if (IS_ERR(plat_dat))
  330. return PTR_ERR(plat_dat);
  331. gmac = devm_kzalloc(dev, sizeof(*gmac), GFP_KERNEL);
  332. if (!gmac) {
  333. err = -ENOMEM;
  334. goto err_remove_config_dt;
  335. }
  336. gmac->pdev = pdev;
  337. err = ipq806x_gmac_of_parse(gmac);
  338. if (err) {
  339. dev_err(dev, "device tree parsing error\n");
  340. goto err_remove_config_dt;
  341. }
  342. regmap_write(gmac->qsgmii_csr, QSGMII_PCS_CAL_LCKDT_CTL,
  343. QSGMII_PCS_CAL_LCKDT_CTL_RST);
  344. /* Inter frame gap is set to 12 */
  345. val = 12 << NSS_COMMON_GMAC_CTL_IFG_OFFSET |
  346. 12 << NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET;
  347. /* We also initiate an AXI low power exit request */
  348. val |= NSS_COMMON_GMAC_CTL_CSYS_REQ;
  349. switch (gmac->phy_mode) {
  350. case PHY_INTERFACE_MODE_RGMII:
  351. val |= NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
  352. break;
  353. case PHY_INTERFACE_MODE_SGMII:
  354. val &= ~NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
  355. break;
  356. default:
  357. goto err_unsupported_phy;
  358. }
  359. regmap_write(gmac->nss_common, NSS_COMMON_GMAC_CTL(gmac->id), val);
  360. /* Configure the clock src according to the mode */
  361. regmap_read(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, &val);
  362. val &= ~(1 << NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id));
  363. switch (gmac->phy_mode) {
  364. case PHY_INTERFACE_MODE_RGMII:
  365. val |= NSS_COMMON_CLK_SRC_CTRL_RGMII(gmac->id) <<
  366. NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
  367. break;
  368. case PHY_INTERFACE_MODE_SGMII:
  369. val |= NSS_COMMON_CLK_SRC_CTRL_SGMII(gmac->id) <<
  370. NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
  371. break;
  372. default:
  373. goto err_unsupported_phy;
  374. }
  375. regmap_write(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, val);
  376. /* Enable PTP clock */
  377. regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
  378. val |= NSS_COMMON_CLK_GATE_PTP_EN(gmac->id);
  379. switch (gmac->phy_mode) {
  380. case PHY_INTERFACE_MODE_RGMII:
  381. val |= NSS_COMMON_CLK_GATE_RGMII_RX_EN(gmac->id) |
  382. NSS_COMMON_CLK_GATE_RGMII_TX_EN(gmac->id);
  383. break;
  384. case PHY_INTERFACE_MODE_SGMII:
  385. val |= NSS_COMMON_CLK_GATE_GMII_RX_EN(gmac->id) |
  386. NSS_COMMON_CLK_GATE_GMII_TX_EN(gmac->id);
  387. break;
  388. default:
  389. goto err_unsupported_phy;
  390. }
  391. regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
  392. if (gmac->phy_mode == PHY_INTERFACE_MODE_SGMII) {
  393. err = ipq806x_gmac_configure_qsgmii_params(gmac);
  394. if (err)
  395. goto err_remove_config_dt;
  396. err = ipq806x_gmac_configure_qsgmii_pcs_speed(gmac);
  397. if (err)
  398. goto err_remove_config_dt;
  399. }
  400. plat_dat->has_gmac = true;
  401. plat_dat->bsp_priv = gmac;
  402. plat_dat->fix_mac_speed = ipq806x_gmac_fix_mac_speed;
  403. plat_dat->multicast_filter_bins = 0;
  404. plat_dat->tx_fifo_size = 8192;
  405. plat_dat->rx_fifo_size = 8192;
  406. err = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  407. if (err)
  408. goto err_remove_config_dt;
  409. return 0;
  410. err_unsupported_phy:
  411. dev_err(&pdev->dev, "Unsupported PHY mode: \"%s\"\n",
  412. phy_modes(gmac->phy_mode));
  413. err = -EINVAL;
  414. err_remove_config_dt:
  415. stmmac_remove_config_dt(pdev, plat_dat);
  416. return err;
  417. }
  418. static const struct of_device_id ipq806x_gmac_dwmac_match[] = {
  419. { .compatible = "qcom,ipq806x-gmac" },
  420. { }
  421. };
  422. MODULE_DEVICE_TABLE(of, ipq806x_gmac_dwmac_match);
  423. static struct platform_driver ipq806x_gmac_dwmac_driver = {
  424. .probe = ipq806x_gmac_probe,
  425. .remove = stmmac_pltfr_remove,
  426. .driver = {
  427. .name = "ipq806x-gmac-dwmac",
  428. .pm = &stmmac_pltfr_pm_ops,
  429. .of_match_table = ipq806x_gmac_dwmac_match,
  430. },
  431. };
  432. module_platform_driver(ipq806x_gmac_dwmac_driver);
  433. MODULE_AUTHOR("Mathieu Olivari <[email protected]>");
  434. MODULE_DESCRIPTION("Qualcomm Atheros IPQ806x DWMAC specific glue layer");
  435. MODULE_LICENSE("Dual BSD/GPL");