common.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*******************************************************************************
  3. STMMAC Common Header File
  4. Copyright (C) 2007-2009 STMicroelectronics Ltd
  5. Author: Giuseppe Cavallaro <[email protected]>
  6. *******************************************************************************/
  7. #ifndef __COMMON_H__
  8. #define __COMMON_H__
  9. #include <linux/etherdevice.h>
  10. #include <linux/netdevice.h>
  11. #include <linux/stmmac.h>
  12. #include <linux/phy.h>
  13. #include <linux/pcs/pcs-xpcs.h>
  14. #include <linux/module.h>
  15. #if IS_ENABLED(CONFIG_VLAN_8021Q)
  16. #define STMMAC_VLAN_TAG_USED
  17. #include <linux/if_vlan.h>
  18. #endif
  19. #include "descs.h"
  20. #include "hwif.h"
  21. #include "mmc.h"
  22. /* Synopsys Core versions */
  23. #define DWMAC_CORE_3_40 0x34
  24. #define DWMAC_CORE_3_50 0x35
  25. #define DWMAC_CORE_4_00 0x40
  26. #define DWMAC_CORE_4_10 0x41
  27. #define DWMAC_CORE_5_00 0x50
  28. #define DWMAC_CORE_5_10 0x51
  29. #define DWMAC_CORE_5_20 0x52
  30. #define DWXGMAC_CORE_2_10 0x21
  31. #define DWXLGMAC_CORE_2_00 0x20
  32. /* Device ID */
  33. #define DWXGMAC_ID 0x76
  34. #define DWXLGMAC_ID 0x27
  35. #define STMMAC_CHAN0 0 /* Always supported and default for all chips */
  36. /* TX and RX Descriptor Length, these need to be power of two.
  37. * TX descriptor length less than 64 may cause transmit queue timed out error.
  38. * RX descriptor length less than 64 may cause inconsistent Rx chain error.
  39. */
  40. #define DMA_MIN_TX_SIZE 64
  41. #define DMA_MAX_TX_SIZE 1024
  42. #define DMA_DEFAULT_TX_SIZE 512
  43. #define DMA_MIN_RX_SIZE 64
  44. #define DMA_MAX_RX_SIZE 1024
  45. #define DMA_DEFAULT_RX_SIZE 512
  46. #define STMMAC_GET_ENTRY(x, size) ((x + 1) & (size - 1))
  47. #undef FRAME_FILTER_DEBUG
  48. /* #define FRAME_FILTER_DEBUG */
  49. struct stmmac_txq_stats {
  50. unsigned long tx_pkt_n;
  51. unsigned long tx_normal_irq_n;
  52. };
  53. struct stmmac_rxq_stats {
  54. unsigned long rx_pkt_n;
  55. unsigned long rx_normal_irq_n;
  56. };
  57. /* Extra statistic and debug information exposed by ethtool */
  58. struct stmmac_extra_stats {
  59. /* Transmit errors */
  60. unsigned long tx_underflow ____cacheline_aligned;
  61. unsigned long tx_carrier;
  62. unsigned long tx_losscarrier;
  63. unsigned long vlan_tag;
  64. unsigned long tx_deferred;
  65. unsigned long tx_vlan;
  66. unsigned long tx_jabber;
  67. unsigned long tx_frame_flushed;
  68. unsigned long tx_payload_error;
  69. unsigned long tx_ip_header_error;
  70. /* Receive errors */
  71. unsigned long rx_desc;
  72. unsigned long sa_filter_fail;
  73. unsigned long overflow_error;
  74. unsigned long ipc_csum_error;
  75. unsigned long rx_collision;
  76. unsigned long rx_crc_errors;
  77. unsigned long dribbling_bit;
  78. unsigned long rx_length;
  79. unsigned long rx_mii;
  80. unsigned long rx_multicast;
  81. unsigned long rx_gmac_overflow;
  82. unsigned long rx_watchdog;
  83. unsigned long da_rx_filter_fail;
  84. unsigned long sa_rx_filter_fail;
  85. unsigned long rx_missed_cntr;
  86. unsigned long rx_overflow_cntr;
  87. unsigned long rx_vlan;
  88. unsigned long rx_split_hdr_pkt_n;
  89. /* Tx/Rx IRQ error info */
  90. unsigned long tx_undeflow_irq;
  91. unsigned long tx_process_stopped_irq;
  92. unsigned long tx_jabber_irq;
  93. unsigned long rx_overflow_irq;
  94. unsigned long rx_buf_unav_irq;
  95. unsigned long rx_process_stopped_irq;
  96. unsigned long rx_watchdog_irq;
  97. unsigned long tx_early_irq;
  98. unsigned long fatal_bus_error_irq;
  99. /* Tx/Rx IRQ Events */
  100. unsigned long rx_early_irq;
  101. unsigned long threshold;
  102. unsigned long tx_pkt_n;
  103. unsigned long rx_pkt_n;
  104. unsigned long normal_irq_n;
  105. unsigned long rx_normal_irq_n;
  106. unsigned long napi_poll;
  107. unsigned long tx_normal_irq_n;
  108. unsigned long tx_clean;
  109. unsigned long tx_set_ic_bit;
  110. unsigned long irq_receive_pmt_irq_n;
  111. /* MMC info */
  112. unsigned long mmc_tx_irq_n;
  113. unsigned long mmc_rx_irq_n;
  114. unsigned long mmc_rx_csum_offload_irq_n;
  115. /* EEE */
  116. unsigned long irq_tx_path_in_lpi_mode_n;
  117. unsigned long irq_tx_path_exit_lpi_mode_n;
  118. unsigned long irq_rx_path_in_lpi_mode_n;
  119. unsigned long irq_rx_path_exit_lpi_mode_n;
  120. unsigned long phy_eee_wakeup_error_n;
  121. /* Extended RDES status */
  122. unsigned long ip_hdr_err;
  123. unsigned long ip_payload_err;
  124. unsigned long ip_csum_bypassed;
  125. unsigned long ipv4_pkt_rcvd;
  126. unsigned long ipv6_pkt_rcvd;
  127. unsigned long no_ptp_rx_msg_type_ext;
  128. unsigned long ptp_rx_msg_type_sync;
  129. unsigned long ptp_rx_msg_type_follow_up;
  130. unsigned long ptp_rx_msg_type_delay_req;
  131. unsigned long ptp_rx_msg_type_delay_resp;
  132. unsigned long ptp_rx_msg_type_pdelay_req;
  133. unsigned long ptp_rx_msg_type_pdelay_resp;
  134. unsigned long ptp_rx_msg_type_pdelay_follow_up;
  135. unsigned long ptp_rx_msg_type_announce;
  136. unsigned long ptp_rx_msg_type_management;
  137. unsigned long ptp_rx_msg_pkt_reserved_type;
  138. unsigned long ptp_frame_type;
  139. unsigned long ptp_ver;
  140. unsigned long timestamp_dropped;
  141. unsigned long av_pkt_rcvd;
  142. unsigned long av_tagged_pkt_rcvd;
  143. unsigned long vlan_tag_priority_val;
  144. unsigned long l3_filter_match;
  145. unsigned long l4_filter_match;
  146. unsigned long l3_l4_filter_no_match;
  147. /* PCS */
  148. unsigned long irq_pcs_ane_n;
  149. unsigned long irq_pcs_link_n;
  150. unsigned long irq_rgmii_n;
  151. unsigned long pcs_link;
  152. unsigned long pcs_duplex;
  153. unsigned long pcs_speed;
  154. /* debug register */
  155. unsigned long mtl_tx_status_fifo_full;
  156. unsigned long mtl_tx_fifo_not_empty;
  157. unsigned long mmtl_fifo_ctrl;
  158. unsigned long mtl_tx_fifo_read_ctrl_write;
  159. unsigned long mtl_tx_fifo_read_ctrl_wait;
  160. unsigned long mtl_tx_fifo_read_ctrl_read;
  161. unsigned long mtl_tx_fifo_read_ctrl_idle;
  162. unsigned long mac_tx_in_pause;
  163. unsigned long mac_tx_frame_ctrl_xfer;
  164. unsigned long mac_tx_frame_ctrl_idle;
  165. unsigned long mac_tx_frame_ctrl_wait;
  166. unsigned long mac_tx_frame_ctrl_pause;
  167. unsigned long mac_gmii_tx_proto_engine;
  168. unsigned long mtl_rx_fifo_fill_level_full;
  169. unsigned long mtl_rx_fifo_fill_above_thresh;
  170. unsigned long mtl_rx_fifo_fill_below_thresh;
  171. unsigned long mtl_rx_fifo_fill_level_empty;
  172. unsigned long mtl_rx_fifo_read_ctrl_flush;
  173. unsigned long mtl_rx_fifo_read_ctrl_read_data;
  174. unsigned long mtl_rx_fifo_read_ctrl_status;
  175. unsigned long mtl_rx_fifo_read_ctrl_idle;
  176. unsigned long mtl_rx_fifo_ctrl_active;
  177. unsigned long mac_rx_frame_ctrl_fifo;
  178. unsigned long mac_gmii_rx_proto_engine;
  179. /* TSO */
  180. unsigned long tx_tso_frames;
  181. unsigned long tx_tso_nfrags;
  182. /* EST */
  183. unsigned long mtl_est_cgce;
  184. unsigned long mtl_est_hlbs;
  185. unsigned long mtl_est_hlbf;
  186. unsigned long mtl_est_btre;
  187. unsigned long mtl_est_btrlm;
  188. /* per queue statistics */
  189. struct stmmac_txq_stats txq_stats[MTL_MAX_TX_QUEUES];
  190. struct stmmac_rxq_stats rxq_stats[MTL_MAX_RX_QUEUES];
  191. };
  192. /* Safety Feature statistics exposed by ethtool */
  193. struct stmmac_safety_stats {
  194. unsigned long mac_errors[32];
  195. unsigned long mtl_errors[32];
  196. unsigned long dma_errors[32];
  197. };
  198. /* Number of fields in Safety Stats */
  199. #define STMMAC_SAFETY_FEAT_SIZE \
  200. (sizeof(struct stmmac_safety_stats) / sizeof(unsigned long))
  201. /* CSR Frequency Access Defines*/
  202. #define CSR_F_35M 35000000
  203. #define CSR_F_60M 60000000
  204. #define CSR_F_100M 100000000
  205. #define CSR_F_150M 150000000
  206. #define CSR_F_250M 250000000
  207. #define CSR_F_300M 300000000
  208. #define MAC_CSR_H_FRQ_MASK 0x20
  209. #define HASH_TABLE_SIZE 64
  210. #define PAUSE_TIME 0xffff
  211. /* Flow Control defines */
  212. #define FLOW_OFF 0
  213. #define FLOW_RX 1
  214. #define FLOW_TX 2
  215. #define FLOW_AUTO (FLOW_TX | FLOW_RX)
  216. /* PCS defines */
  217. #define STMMAC_PCS_RGMII (1 << 0)
  218. #define STMMAC_PCS_SGMII (1 << 1)
  219. #define STMMAC_PCS_TBI (1 << 2)
  220. #define STMMAC_PCS_RTBI (1 << 3)
  221. #define SF_DMA_MODE 1 /* DMA STORE-AND-FORWARD Operation Mode */
  222. /* DAM HW feature register fields */
  223. #define DMA_HW_FEAT_MIISEL 0x00000001 /* 10/100 Mbps Support */
  224. #define DMA_HW_FEAT_GMIISEL 0x00000002 /* 1000 Mbps Support */
  225. #define DMA_HW_FEAT_HDSEL 0x00000004 /* Half-Duplex Support */
  226. #define DMA_HW_FEAT_EXTHASHEN 0x00000008 /* Expanded DA Hash Filter */
  227. #define DMA_HW_FEAT_HASHSEL 0x00000010 /* HASH Filter */
  228. #define DMA_HW_FEAT_ADDMAC 0x00000020 /* Multiple MAC Addr Reg */
  229. #define DMA_HW_FEAT_PCSSEL 0x00000040 /* PCS registers */
  230. #define DMA_HW_FEAT_L3L4FLTREN 0x00000080 /* Layer 3 & Layer 4 Feature */
  231. #define DMA_HW_FEAT_SMASEL 0x00000100 /* SMA(MDIO) Interface */
  232. #define DMA_HW_FEAT_RWKSEL 0x00000200 /* PMT Remote Wakeup */
  233. #define DMA_HW_FEAT_MGKSEL 0x00000400 /* PMT Magic Packet */
  234. #define DMA_HW_FEAT_MMCSEL 0x00000800 /* RMON Module */
  235. #define DMA_HW_FEAT_TSVER1SEL 0x00001000 /* Only IEEE 1588-2002 */
  236. #define DMA_HW_FEAT_TSVER2SEL 0x00002000 /* IEEE 1588-2008 PTPv2 */
  237. #define DMA_HW_FEAT_EEESEL 0x00004000 /* Energy Efficient Ethernet */
  238. #define DMA_HW_FEAT_AVSEL 0x00008000 /* AV Feature */
  239. #define DMA_HW_FEAT_TXCOESEL 0x00010000 /* Checksum Offload in Tx */
  240. #define DMA_HW_FEAT_RXTYP1COE 0x00020000 /* IP COE (Type 1) in Rx */
  241. #define DMA_HW_FEAT_RXTYP2COE 0x00040000 /* IP COE (Type 2) in Rx */
  242. #define DMA_HW_FEAT_RXFIFOSIZE 0x00080000 /* Rx FIFO > 2048 Bytes */
  243. #define DMA_HW_FEAT_RXCHCNT 0x00300000 /* No. additional Rx Channels */
  244. #define DMA_HW_FEAT_TXCHCNT 0x00c00000 /* No. additional Tx Channels */
  245. #define DMA_HW_FEAT_ENHDESSEL 0x01000000 /* Alternate Descriptor */
  246. /* Timestamping with Internal System Time */
  247. #define DMA_HW_FEAT_INTTSEN 0x02000000
  248. #define DMA_HW_FEAT_FLEXIPPSEN 0x04000000 /* Flexible PPS Output */
  249. #define DMA_HW_FEAT_SAVLANINS 0x08000000 /* Source Addr or VLAN */
  250. #define DMA_HW_FEAT_ACTPHYIF 0x70000000 /* Active/selected PHY iface */
  251. #define DEFAULT_DMA_PBL 8
  252. /* MSI defines */
  253. #define STMMAC_MSI_VEC_MAX 32
  254. /* PCS status and mask defines */
  255. #define PCS_ANE_IRQ BIT(2) /* PCS Auto-Negotiation */
  256. #define PCS_LINK_IRQ BIT(1) /* PCS Link */
  257. #define PCS_RGSMIIIS_IRQ BIT(0) /* RGMII or SMII Interrupt */
  258. /* Max/Min RI Watchdog Timer count value */
  259. #define MAX_DMA_RIWT 0xff
  260. #define MIN_DMA_RIWT 0x10
  261. #define DEF_DMA_RIWT 0xa0
  262. /* Tx coalesce parameters */
  263. #define STMMAC_COAL_TX_TIMER 1000
  264. #define STMMAC_MAX_COAL_TX_TICK 100000
  265. #define STMMAC_TX_MAX_FRAMES 256
  266. #define STMMAC_TX_FRAMES 25
  267. #define STMMAC_RX_FRAMES 0
  268. /* Packets types */
  269. enum packets_types {
  270. PACKET_AVCPQ = 0x1, /* AV Untagged Control packets */
  271. PACKET_PTPQ = 0x2, /* PTP Packets */
  272. PACKET_DCBCPQ = 0x3, /* DCB Control Packets */
  273. PACKET_UPQ = 0x4, /* Untagged Packets */
  274. PACKET_MCBCQ = 0x5, /* Multicast & Broadcast Packets */
  275. };
  276. /* Rx IPC status */
  277. enum rx_frame_status {
  278. good_frame = 0x0,
  279. discard_frame = 0x1,
  280. csum_none = 0x2,
  281. llc_snap = 0x4,
  282. dma_own = 0x8,
  283. rx_not_ls = 0x10,
  284. ctxt_desc = 0x20,
  285. };
  286. /* Tx status */
  287. enum tx_frame_status {
  288. tx_done = 0x0,
  289. tx_not_ls = 0x1,
  290. tx_err = 0x2,
  291. tx_dma_own = 0x4,
  292. tx_err_bump_tc = 0x8,
  293. };
  294. enum dma_irq_status {
  295. tx_hard_error = 0x1,
  296. tx_hard_error_bump_tc = 0x2,
  297. handle_rx = 0x4,
  298. handle_tx = 0x8,
  299. };
  300. enum dma_irq_dir {
  301. DMA_DIR_RX = 0x1,
  302. DMA_DIR_TX = 0x2,
  303. DMA_DIR_RXTX = 0x3,
  304. };
  305. enum request_irq_err {
  306. REQ_IRQ_ERR_ALL,
  307. REQ_IRQ_ERR_TX,
  308. REQ_IRQ_ERR_RX,
  309. REQ_IRQ_ERR_SFTY_UE,
  310. REQ_IRQ_ERR_SFTY_CE,
  311. REQ_IRQ_ERR_LPI,
  312. REQ_IRQ_ERR_WOL,
  313. REQ_IRQ_ERR_MAC,
  314. REQ_IRQ_ERR_NO,
  315. };
  316. /* EEE and LPI defines */
  317. #define CORE_IRQ_TX_PATH_IN_LPI_MODE (1 << 0)
  318. #define CORE_IRQ_TX_PATH_EXIT_LPI_MODE (1 << 1)
  319. #define CORE_IRQ_RX_PATH_IN_LPI_MODE (1 << 2)
  320. #define CORE_IRQ_RX_PATH_EXIT_LPI_MODE (1 << 3)
  321. /* FPE defines */
  322. #define FPE_EVENT_UNKNOWN 0
  323. #define FPE_EVENT_TRSP BIT(0)
  324. #define FPE_EVENT_TVER BIT(1)
  325. #define FPE_EVENT_RRSP BIT(2)
  326. #define FPE_EVENT_RVER BIT(3)
  327. #define CORE_IRQ_MTL_RX_OVERFLOW BIT(8)
  328. /* Physical Coding Sublayer */
  329. struct rgmii_adv {
  330. unsigned int pause;
  331. unsigned int duplex;
  332. unsigned int lp_pause;
  333. unsigned int lp_duplex;
  334. };
  335. #define STMMAC_PCS_PAUSE 1
  336. #define STMMAC_PCS_ASYM_PAUSE 2
  337. /* DMA HW capabilities */
  338. struct dma_features {
  339. unsigned int mbps_10_100;
  340. unsigned int mbps_1000;
  341. unsigned int half_duplex;
  342. unsigned int hash_filter;
  343. unsigned int multi_addr;
  344. unsigned int pcs;
  345. unsigned int sma_mdio;
  346. unsigned int pmt_remote_wake_up;
  347. unsigned int pmt_magic_frame;
  348. unsigned int rmon;
  349. /* IEEE 1588-2002 */
  350. unsigned int time_stamp;
  351. /* IEEE 1588-2008 */
  352. unsigned int atime_stamp;
  353. /* 802.3az - Energy-Efficient Ethernet (EEE) */
  354. unsigned int eee;
  355. unsigned int av;
  356. unsigned int hash_tb_sz;
  357. unsigned int tsoen;
  358. /* TX and RX csum */
  359. unsigned int tx_coe;
  360. unsigned int rx_coe;
  361. unsigned int rx_coe_type1;
  362. unsigned int rx_coe_type2;
  363. unsigned int rxfifo_over_2048;
  364. /* TX and RX number of channels */
  365. unsigned int number_rx_channel;
  366. unsigned int number_tx_channel;
  367. /* TX and RX number of queues */
  368. unsigned int number_rx_queues;
  369. unsigned int number_tx_queues;
  370. /* PPS output */
  371. unsigned int pps_out_num;
  372. /* Alternate (enhanced) DESC mode */
  373. unsigned int enh_desc;
  374. /* TX and RX FIFO sizes */
  375. unsigned int tx_fifo_size;
  376. unsigned int rx_fifo_size;
  377. /* Automotive Safety Package */
  378. unsigned int asp;
  379. /* RX Parser */
  380. unsigned int frpsel;
  381. unsigned int frpbs;
  382. unsigned int frpes;
  383. unsigned int addr64;
  384. unsigned int host_dma_width;
  385. unsigned int rssen;
  386. unsigned int vlhash;
  387. unsigned int sphen;
  388. unsigned int vlins;
  389. unsigned int dvlan;
  390. unsigned int l3l4fnum;
  391. unsigned int arpoffsel;
  392. /* TSN Features */
  393. unsigned int estwid;
  394. unsigned int estdep;
  395. unsigned int estsel;
  396. unsigned int fpesel;
  397. unsigned int tbssel;
  398. /* Numbers of Auxiliary Snapshot Inputs */
  399. unsigned int aux_snapshot_n;
  400. };
  401. /* RX Buffer size must be multiple of 4/8/16 bytes */
  402. #define BUF_SIZE_16KiB 16368
  403. #define BUF_SIZE_8KiB 8188
  404. #define BUF_SIZE_4KiB 4096
  405. #define BUF_SIZE_2KiB 2048
  406. /* Power Down and WOL */
  407. #define PMT_NOT_SUPPORTED 0
  408. #define PMT_SUPPORTED 1
  409. /* Common MAC defines */
  410. #define MAC_CTRL_REG 0x00000000 /* MAC Control */
  411. #define MAC_ENABLE_TX 0x00000008 /* Transmitter Enable */
  412. #define MAC_ENABLE_RX 0x00000004 /* Receiver Enable */
  413. /* Default LPI timers */
  414. #define STMMAC_DEFAULT_LIT_LS 0x3E8
  415. #define STMMAC_DEFAULT_TWT_LS 0x1E
  416. #define STMMAC_ET_MAX 0xFFFFF
  417. #define STMMAC_CHAIN_MODE 0x1
  418. #define STMMAC_RING_MODE 0x2
  419. #define JUMBO_LEN 9000
  420. /* Receive Side Scaling */
  421. #define STMMAC_RSS_HASH_KEY_SIZE 40
  422. #define STMMAC_RSS_MAX_TABLE_SIZE 256
  423. /* VLAN */
  424. #define STMMAC_VLAN_NONE 0x0
  425. #define STMMAC_VLAN_REMOVE 0x1
  426. #define STMMAC_VLAN_INSERT 0x2
  427. #define STMMAC_VLAN_REPLACE 0x3
  428. extern const struct stmmac_desc_ops enh_desc_ops;
  429. extern const struct stmmac_desc_ops ndesc_ops;
  430. struct mac_device_info;
  431. extern const struct stmmac_hwtimestamp stmmac_ptp;
  432. extern const struct stmmac_mode_ops dwmac4_ring_mode_ops;
  433. struct mac_link {
  434. u32 speed_mask;
  435. u32 speed10;
  436. u32 speed100;
  437. u32 speed1000;
  438. u32 speed2500;
  439. u32 duplex;
  440. struct {
  441. u32 speed2500;
  442. u32 speed5000;
  443. u32 speed10000;
  444. } xgmii;
  445. struct {
  446. u32 speed25000;
  447. u32 speed40000;
  448. u32 speed50000;
  449. u32 speed100000;
  450. } xlgmii;
  451. };
  452. struct mii_regs {
  453. unsigned int addr; /* MII Address */
  454. unsigned int data; /* MII Data */
  455. unsigned int addr_shift; /* MII address shift */
  456. unsigned int reg_shift; /* MII reg shift */
  457. unsigned int addr_mask; /* MII address mask */
  458. unsigned int reg_mask; /* MII reg mask */
  459. unsigned int clk_csr_shift;
  460. unsigned int clk_csr_mask;
  461. };
  462. struct mac_device_info {
  463. const struct stmmac_ops *mac;
  464. const struct stmmac_desc_ops *desc;
  465. const struct stmmac_dma_ops *dma;
  466. const struct stmmac_mode_ops *mode;
  467. const struct stmmac_hwtimestamp *ptp;
  468. const struct stmmac_tc_ops *tc;
  469. const struct stmmac_mmc_ops *mmc;
  470. struct dw_xpcs *xpcs;
  471. struct mii_regs mii; /* MII register Addresses */
  472. struct mac_link link;
  473. void __iomem *pcsr; /* vpointer to device CSRs */
  474. unsigned int multicast_filter_bins;
  475. unsigned int unicast_filter_entries;
  476. unsigned int mcast_bits_log2;
  477. unsigned int rx_csum;
  478. unsigned int pcs;
  479. unsigned int pmt;
  480. unsigned int ps;
  481. unsigned int xlgmac;
  482. unsigned int num_vlan;
  483. u32 vlan_filter[32];
  484. bool vlan_fail_q_en;
  485. u8 vlan_fail_q;
  486. };
  487. struct stmmac_rx_routing {
  488. u32 reg_mask;
  489. u32 reg_shift;
  490. };
  491. int dwmac100_setup(struct stmmac_priv *priv);
  492. int dwmac1000_setup(struct stmmac_priv *priv);
  493. int dwmac4_setup(struct stmmac_priv *priv);
  494. int dwxgmac2_setup(struct stmmac_priv *priv);
  495. int dwxlgmac2_setup(struct stmmac_priv *priv);
  496. void stmmac_set_mac_addr(void __iomem *ioaddr, const u8 addr[6],
  497. unsigned int high, unsigned int low);
  498. void stmmac_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
  499. unsigned int high, unsigned int low);
  500. void stmmac_set_mac(void __iomem *ioaddr, bool enable);
  501. void stmmac_dwmac4_set_mac_addr(void __iomem *ioaddr, const u8 addr[6],
  502. unsigned int high, unsigned int low);
  503. void stmmac_dwmac4_get_mac_addr(void __iomem *ioaddr, unsigned char *addr,
  504. unsigned int high, unsigned int low);
  505. void stmmac_dwmac4_set_mac(void __iomem *ioaddr, bool enable);
  506. void dwmac_dma_flush_tx_fifo(void __iomem *ioaddr);
  507. extern const struct stmmac_mode_ops ring_mode_ops;
  508. extern const struct stmmac_mode_ops chain_mode_ops;
  509. extern const struct stmmac_desc_ops dwmac4_desc_ops;
  510. #endif /* __COMMON_H__ */