sc92031.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Silan SC92031 PCI Fast Ethernet Adapter driver
  3. *
  4. * Based on vendor drivers:
  5. * Silan Fast Ethernet Netcard Driver:
  6. * MODULE_AUTHOR ("gaoyonghong");
  7. * MODULE_DESCRIPTION ("SILAN Fast Ethernet driver");
  8. * MODULE_LICENSE("GPL");
  9. * 8139D Fast Ethernet driver:
  10. * (C) 2002 by gaoyonghong
  11. * MODULE_AUTHOR ("gaoyonghong");
  12. * MODULE_DESCRIPTION ("Rsltek 8139D PCI Fast Ethernet Adapter driver");
  13. * MODULE_LICENSE("GPL");
  14. * Both are almost identical and seem to be based on pci-skeleton.c
  15. *
  16. * Rewritten for 2.6 by Cesar Eduardo Barros
  17. *
  18. * A datasheet for this chip can be found at
  19. * http://www.silan.com.cn/english/product/pdf/SC92031AY.pdf
  20. */
  21. /* Note about set_mac_address: I don't know how to change the hardware
  22. * matching, so you need to enable IFF_PROMISC when using it.
  23. */
  24. #include <linux/interrupt.h>
  25. #include <linux/module.h>
  26. #include <linux/kernel.h>
  27. #include <linux/delay.h>
  28. #include <linux/pci.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/ethtool.h>
  33. #include <linux/mii.h>
  34. #include <linux/crc32.h>
  35. #include <asm/irq.h>
  36. #define SC92031_NAME "sc92031"
  37. /* BAR 0 is MMIO, BAR 1 is PIO */
  38. #define SC92031_USE_PIO 0
  39. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast). */
  40. static int multicast_filter_limit = 64;
  41. module_param(multicast_filter_limit, int, 0);
  42. MODULE_PARM_DESC(multicast_filter_limit,
  43. "Maximum number of filtered multicast addresses");
  44. static int media;
  45. module_param(media, int, 0);
  46. MODULE_PARM_DESC(media, "Media type (0x00 = autodetect,"
  47. " 0x01 = 10M half, 0x02 = 10M full,"
  48. " 0x04 = 100M half, 0x08 = 100M full)");
  49. /* Size of the in-memory receive ring. */
  50. #define RX_BUF_LEN_IDX 3 /* 0==8K, 1==16K, 2==32K, 3==64K ,4==128K*/
  51. #define RX_BUF_LEN (8192 << RX_BUF_LEN_IDX)
  52. /* Number of Tx descriptor registers. */
  53. #define NUM_TX_DESC 4
  54. /* max supported ethernet frame size -- must be at least (dev->mtu+14+4).*/
  55. #define MAX_ETH_FRAME_SIZE 1536
  56. /* Size of the Tx bounce buffers -- must be at least (dev->mtu+14+4). */
  57. #define TX_BUF_SIZE MAX_ETH_FRAME_SIZE
  58. #define TX_BUF_TOT_LEN (TX_BUF_SIZE * NUM_TX_DESC)
  59. /* The following settings are log_2(bytes)-4: 0 == 16 bytes .. 6==1024, 7==end of packet. */
  60. #define RX_FIFO_THRESH 7 /* Rx buffer level before first PCI xfer. */
  61. /* Time in jiffies before concluding the transmitter is hung. */
  62. #define TX_TIMEOUT (4*HZ)
  63. #define SILAN_STATS_NUM 2 /* number of ETHTOOL_GSTATS */
  64. /* media options */
  65. #define AUTOSELECT 0x00
  66. #define M10_HALF 0x01
  67. #define M10_FULL 0x02
  68. #define M100_HALF 0x04
  69. #define M100_FULL 0x08
  70. /* Symbolic offsets to registers. */
  71. enum silan_registers {
  72. Config0 = 0x00, // Config0
  73. Config1 = 0x04, // Config1
  74. RxBufWPtr = 0x08, // Rx buffer writer poiter
  75. IntrStatus = 0x0C, // Interrupt status
  76. IntrMask = 0x10, // Interrupt mask
  77. RxbufAddr = 0x14, // Rx buffer start address
  78. RxBufRPtr = 0x18, // Rx buffer read pointer
  79. Txstatusall = 0x1C, // Transmit status of all descriptors
  80. TxStatus0 = 0x20, // Transmit status (Four 32bit registers).
  81. TxAddr0 = 0x30, // Tx descriptors (also four 32bit).
  82. RxConfig = 0x40, // Rx configuration
  83. MAC0 = 0x44, // Ethernet hardware address.
  84. MAR0 = 0x4C, // Multicast filter.
  85. RxStatus0 = 0x54, // Rx status
  86. TxConfig = 0x5C, // Tx configuration
  87. PhyCtrl = 0x60, // physical control
  88. FlowCtrlConfig = 0x64, // flow control
  89. Miicmd0 = 0x68, // Mii command0 register
  90. Miicmd1 = 0x6C, // Mii command1 register
  91. Miistatus = 0x70, // Mii status register
  92. Timercnt = 0x74, // Timer counter register
  93. TimerIntr = 0x78, // Timer interrupt register
  94. PMConfig = 0x7C, // Power Manager configuration
  95. CRC0 = 0x80, // Power Manager CRC ( Two 32bit regisers)
  96. Wakeup0 = 0x88, // power Manager wakeup( Eight 64bit regiser)
  97. LSBCRC0 = 0xC8, // power Manager LSBCRC(Two 32bit regiser)
  98. TestD0 = 0xD0,
  99. TestD4 = 0xD4,
  100. TestD8 = 0xD8,
  101. };
  102. #define MII_JAB 16
  103. #define MII_OutputStatus 24
  104. #define PHY_16_JAB_ENB 0x1000
  105. #define PHY_16_PORT_ENB 0x1
  106. enum IntrStatusBits {
  107. LinkFail = 0x80000000,
  108. LinkOK = 0x40000000,
  109. TimeOut = 0x20000000,
  110. RxOverflow = 0x0040,
  111. RxOK = 0x0020,
  112. TxOK = 0x0001,
  113. IntrBits = LinkFail|LinkOK|TimeOut|RxOverflow|RxOK|TxOK,
  114. };
  115. enum TxStatusBits {
  116. TxCarrierLost = 0x20000000,
  117. TxAborted = 0x10000000,
  118. TxOutOfWindow = 0x08000000,
  119. TxNccShift = 22,
  120. EarlyTxThresShift = 16,
  121. TxStatOK = 0x8000,
  122. TxUnderrun = 0x4000,
  123. TxOwn = 0x2000,
  124. };
  125. enum RxStatusBits {
  126. RxStatesOK = 0x80000,
  127. RxBadAlign = 0x40000,
  128. RxHugeFrame = 0x20000,
  129. RxSmallFrame = 0x10000,
  130. RxCRCOK = 0x8000,
  131. RxCrlFrame = 0x4000,
  132. Rx_Broadcast = 0x2000,
  133. Rx_Multicast = 0x1000,
  134. RxAddrMatch = 0x0800,
  135. MiiErr = 0x0400,
  136. };
  137. enum RxConfigBits {
  138. RxFullDx = 0x80000000,
  139. RxEnb = 0x40000000,
  140. RxSmall = 0x20000000,
  141. RxHuge = 0x10000000,
  142. RxErr = 0x08000000,
  143. RxAllphys = 0x04000000,
  144. RxMulticast = 0x02000000,
  145. RxBroadcast = 0x01000000,
  146. RxLoopBack = (1 << 23) | (1 << 22),
  147. LowThresholdShift = 12,
  148. HighThresholdShift = 2,
  149. };
  150. enum TxConfigBits {
  151. TxFullDx = 0x80000000,
  152. TxEnb = 0x40000000,
  153. TxEnbPad = 0x20000000,
  154. TxEnbHuge = 0x10000000,
  155. TxEnbFCS = 0x08000000,
  156. TxNoBackOff = 0x04000000,
  157. TxEnbPrem = 0x02000000,
  158. TxCareLostCrs = 0x1000000,
  159. TxExdCollNum = 0xf00000,
  160. TxDataRate = 0x80000,
  161. };
  162. enum PhyCtrlconfigbits {
  163. PhyCtrlAne = 0x80000000,
  164. PhyCtrlSpd100 = 0x40000000,
  165. PhyCtrlSpd10 = 0x20000000,
  166. PhyCtrlPhyBaseAddr = 0x1f000000,
  167. PhyCtrlDux = 0x800000,
  168. PhyCtrlReset = 0x400000,
  169. };
  170. enum FlowCtrlConfigBits {
  171. FlowCtrlFullDX = 0x80000000,
  172. FlowCtrlEnb = 0x40000000,
  173. };
  174. enum Config0Bits {
  175. Cfg0_Reset = 0x80000000,
  176. Cfg0_Anaoff = 0x40000000,
  177. Cfg0_LDPS = 0x20000000,
  178. };
  179. enum Config1Bits {
  180. Cfg1_EarlyRx = 1 << 31,
  181. Cfg1_EarlyTx = 1 << 30,
  182. //rx buffer size
  183. Cfg1_Rcv8K = 0x0,
  184. Cfg1_Rcv16K = 0x1,
  185. Cfg1_Rcv32K = 0x3,
  186. Cfg1_Rcv64K = 0x7,
  187. Cfg1_Rcv128K = 0xf,
  188. };
  189. enum MiiCmd0Bits {
  190. Mii_Divider = 0x20000000,
  191. Mii_WRITE = 0x400000,
  192. Mii_READ = 0x200000,
  193. Mii_SCAN = 0x100000,
  194. Mii_Tamod = 0x80000,
  195. Mii_Drvmod = 0x40000,
  196. Mii_mdc = 0x20000,
  197. Mii_mdoen = 0x10000,
  198. Mii_mdo = 0x8000,
  199. Mii_mdi = 0x4000,
  200. };
  201. enum MiiStatusBits {
  202. Mii_StatusBusy = 0x80000000,
  203. };
  204. enum PMConfigBits {
  205. PM_Enable = 1 << 31,
  206. PM_LongWF = 1 << 30,
  207. PM_Magic = 1 << 29,
  208. PM_LANWake = 1 << 28,
  209. PM_LWPTN = (1 << 27 | 1<< 26),
  210. PM_LinkUp = 1 << 25,
  211. PM_WakeUp = 1 << 24,
  212. };
  213. /* Locking rules:
  214. * priv->lock protects most of the fields of priv and most of the
  215. * hardware registers. It does not have to protect against softirqs
  216. * between sc92031_disable_interrupts and sc92031_enable_interrupts;
  217. * it also does not need to be used in ->open and ->stop while the
  218. * device interrupts are off.
  219. * Not having to protect against softirqs is very useful due to heavy
  220. * use of mdelay() at _sc92031_reset.
  221. * Functions prefixed with _sc92031_ must be called with the lock held;
  222. * functions prefixed with sc92031_ must be called without the lock held.
  223. */
  224. /* Locking rules for the interrupt:
  225. * - the interrupt and the tasklet never run at the same time
  226. * - neither run between sc92031_disable_interrupts and
  227. * sc92031_enable_interrupt
  228. */
  229. struct sc92031_priv {
  230. spinlock_t lock;
  231. /* iomap.h cookie */
  232. void __iomem *port_base;
  233. /* pci device structure */
  234. struct pci_dev *pdev;
  235. /* tasklet */
  236. struct tasklet_struct tasklet;
  237. /* CPU address of rx ring */
  238. void *rx_ring;
  239. /* PCI address of rx ring */
  240. dma_addr_t rx_ring_dma_addr;
  241. /* PCI address of rx ring read pointer */
  242. dma_addr_t rx_ring_tail;
  243. /* tx ring write index */
  244. unsigned tx_head;
  245. /* tx ring read index */
  246. unsigned tx_tail;
  247. /* CPU address of tx bounce buffer */
  248. void *tx_bufs;
  249. /* PCI address of tx bounce buffer */
  250. dma_addr_t tx_bufs_dma_addr;
  251. /* copies of some hardware registers */
  252. u32 intr_status;
  253. atomic_t intr_mask;
  254. u32 rx_config;
  255. u32 tx_config;
  256. u32 pm_config;
  257. /* copy of some flags from dev->flags */
  258. unsigned int mc_flags;
  259. /* for ETHTOOL_GSTATS */
  260. u64 tx_timeouts;
  261. u64 rx_loss;
  262. /* for dev->get_stats */
  263. long rx_value;
  264. struct net_device *ndev;
  265. };
  266. /* I don't know which registers can be safely read; however, I can guess
  267. * MAC0 is one of them. */
  268. static inline void _sc92031_dummy_read(void __iomem *port_base)
  269. {
  270. ioread32(port_base + MAC0);
  271. }
  272. static u32 _sc92031_mii_wait(void __iomem *port_base)
  273. {
  274. u32 mii_status;
  275. do {
  276. udelay(10);
  277. mii_status = ioread32(port_base + Miistatus);
  278. } while (mii_status & Mii_StatusBusy);
  279. return mii_status;
  280. }
  281. static u32 _sc92031_mii_cmd(void __iomem *port_base, u32 cmd0, u32 cmd1)
  282. {
  283. iowrite32(Mii_Divider, port_base + Miicmd0);
  284. _sc92031_mii_wait(port_base);
  285. iowrite32(cmd1, port_base + Miicmd1);
  286. iowrite32(Mii_Divider | cmd0, port_base + Miicmd0);
  287. return _sc92031_mii_wait(port_base);
  288. }
  289. static void _sc92031_mii_scan(void __iomem *port_base)
  290. {
  291. _sc92031_mii_cmd(port_base, Mii_SCAN, 0x1 << 6);
  292. }
  293. static u16 _sc92031_mii_read(void __iomem *port_base, unsigned reg)
  294. {
  295. return _sc92031_mii_cmd(port_base, Mii_READ, reg << 6) >> 13;
  296. }
  297. static void _sc92031_mii_write(void __iomem *port_base, unsigned reg, u16 val)
  298. {
  299. _sc92031_mii_cmd(port_base, Mii_WRITE, (reg << 6) | ((u32)val << 11));
  300. }
  301. static void sc92031_disable_interrupts(struct net_device *dev)
  302. {
  303. struct sc92031_priv *priv = netdev_priv(dev);
  304. void __iomem *port_base = priv->port_base;
  305. /* tell the tasklet/interrupt not to enable interrupts */
  306. atomic_set(&priv->intr_mask, 0);
  307. wmb();
  308. /* stop interrupts */
  309. iowrite32(0, port_base + IntrMask);
  310. _sc92031_dummy_read(port_base);
  311. /* wait for any concurrent interrupt/tasklet to finish */
  312. synchronize_irq(priv->pdev->irq);
  313. tasklet_disable(&priv->tasklet);
  314. }
  315. static void sc92031_enable_interrupts(struct net_device *dev)
  316. {
  317. struct sc92031_priv *priv = netdev_priv(dev);
  318. void __iomem *port_base = priv->port_base;
  319. tasklet_enable(&priv->tasklet);
  320. atomic_set(&priv->intr_mask, IntrBits);
  321. wmb();
  322. iowrite32(IntrBits, port_base + IntrMask);
  323. }
  324. static void _sc92031_disable_tx_rx(struct net_device *dev)
  325. {
  326. struct sc92031_priv *priv = netdev_priv(dev);
  327. void __iomem *port_base = priv->port_base;
  328. priv->rx_config &= ~RxEnb;
  329. priv->tx_config &= ~TxEnb;
  330. iowrite32(priv->rx_config, port_base + RxConfig);
  331. iowrite32(priv->tx_config, port_base + TxConfig);
  332. }
  333. static void _sc92031_enable_tx_rx(struct net_device *dev)
  334. {
  335. struct sc92031_priv *priv = netdev_priv(dev);
  336. void __iomem *port_base = priv->port_base;
  337. priv->rx_config |= RxEnb;
  338. priv->tx_config |= TxEnb;
  339. iowrite32(priv->rx_config, port_base + RxConfig);
  340. iowrite32(priv->tx_config, port_base + TxConfig);
  341. }
  342. static void _sc92031_tx_clear(struct net_device *dev)
  343. {
  344. struct sc92031_priv *priv = netdev_priv(dev);
  345. while (priv->tx_head - priv->tx_tail > 0) {
  346. priv->tx_tail++;
  347. dev->stats.tx_dropped++;
  348. }
  349. priv->tx_head = priv->tx_tail = 0;
  350. }
  351. static void _sc92031_set_mar(struct net_device *dev)
  352. {
  353. struct sc92031_priv *priv = netdev_priv(dev);
  354. void __iomem *port_base = priv->port_base;
  355. u32 mar0 = 0, mar1 = 0;
  356. if ((dev->flags & IFF_PROMISC) ||
  357. netdev_mc_count(dev) > multicast_filter_limit ||
  358. (dev->flags & IFF_ALLMULTI))
  359. mar0 = mar1 = 0xffffffff;
  360. else if (dev->flags & IFF_MULTICAST) {
  361. struct netdev_hw_addr *ha;
  362. netdev_for_each_mc_addr(ha, dev) {
  363. u32 crc;
  364. unsigned bit = 0;
  365. crc = ~ether_crc(ETH_ALEN, ha->addr);
  366. crc >>= 24;
  367. if (crc & 0x01) bit |= 0x02;
  368. if (crc & 0x02) bit |= 0x01;
  369. if (crc & 0x10) bit |= 0x20;
  370. if (crc & 0x20) bit |= 0x10;
  371. if (crc & 0x40) bit |= 0x08;
  372. if (crc & 0x80) bit |= 0x04;
  373. if (bit > 31)
  374. mar0 |= 0x1 << (bit - 32);
  375. else
  376. mar1 |= 0x1 << bit;
  377. }
  378. }
  379. iowrite32(mar0, port_base + MAR0);
  380. iowrite32(mar1, port_base + MAR0 + 4);
  381. }
  382. static void _sc92031_set_rx_config(struct net_device *dev)
  383. {
  384. struct sc92031_priv *priv = netdev_priv(dev);
  385. void __iomem *port_base = priv->port_base;
  386. unsigned int old_mc_flags;
  387. u32 rx_config_bits = 0;
  388. old_mc_flags = priv->mc_flags;
  389. if (dev->flags & IFF_PROMISC)
  390. rx_config_bits |= RxSmall | RxHuge | RxErr | RxBroadcast
  391. | RxMulticast | RxAllphys;
  392. if (dev->flags & (IFF_ALLMULTI | IFF_MULTICAST))
  393. rx_config_bits |= RxMulticast;
  394. if (dev->flags & IFF_BROADCAST)
  395. rx_config_bits |= RxBroadcast;
  396. priv->rx_config &= ~(RxSmall | RxHuge | RxErr | RxBroadcast
  397. | RxMulticast | RxAllphys);
  398. priv->rx_config |= rx_config_bits;
  399. priv->mc_flags = dev->flags & (IFF_PROMISC | IFF_ALLMULTI
  400. | IFF_MULTICAST | IFF_BROADCAST);
  401. if (netif_carrier_ok(dev) && priv->mc_flags != old_mc_flags)
  402. iowrite32(priv->rx_config, port_base + RxConfig);
  403. }
  404. static bool _sc92031_check_media(struct net_device *dev)
  405. {
  406. struct sc92031_priv *priv = netdev_priv(dev);
  407. void __iomem *port_base = priv->port_base;
  408. u16 bmsr;
  409. bmsr = _sc92031_mii_read(port_base, MII_BMSR);
  410. rmb();
  411. if (bmsr & BMSR_LSTATUS) {
  412. bool speed_100, duplex_full;
  413. u32 flow_ctrl_config = 0;
  414. u16 output_status = _sc92031_mii_read(port_base,
  415. MII_OutputStatus);
  416. _sc92031_mii_scan(port_base);
  417. speed_100 = output_status & 0x2;
  418. duplex_full = output_status & 0x4;
  419. /* Initial Tx/Rx configuration */
  420. priv->rx_config = (0x40 << LowThresholdShift) | (0x1c0 << HighThresholdShift);
  421. priv->tx_config = 0x48800000;
  422. /* NOTE: vendor driver had dead code here to enable tx padding */
  423. if (!speed_100)
  424. priv->tx_config |= 0x80000;
  425. // configure rx mode
  426. _sc92031_set_rx_config(dev);
  427. if (duplex_full) {
  428. priv->rx_config |= RxFullDx;
  429. priv->tx_config |= TxFullDx;
  430. flow_ctrl_config = FlowCtrlFullDX | FlowCtrlEnb;
  431. } else {
  432. priv->rx_config &= ~RxFullDx;
  433. priv->tx_config &= ~TxFullDx;
  434. }
  435. _sc92031_set_mar(dev);
  436. _sc92031_set_rx_config(dev);
  437. _sc92031_enable_tx_rx(dev);
  438. iowrite32(flow_ctrl_config, port_base + FlowCtrlConfig);
  439. netif_carrier_on(dev);
  440. if (printk_ratelimit())
  441. printk(KERN_INFO "%s: link up, %sMbps, %s-duplex\n",
  442. dev->name,
  443. speed_100 ? "100" : "10",
  444. duplex_full ? "full" : "half");
  445. return true;
  446. } else {
  447. _sc92031_mii_scan(port_base);
  448. netif_carrier_off(dev);
  449. _sc92031_disable_tx_rx(dev);
  450. if (printk_ratelimit())
  451. printk(KERN_INFO "%s: link down\n", dev->name);
  452. return false;
  453. }
  454. }
  455. static void _sc92031_phy_reset(struct net_device *dev)
  456. {
  457. struct sc92031_priv *priv = netdev_priv(dev);
  458. void __iomem *port_base = priv->port_base;
  459. u32 phy_ctrl;
  460. phy_ctrl = ioread32(port_base + PhyCtrl);
  461. phy_ctrl &= ~(PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10);
  462. phy_ctrl |= PhyCtrlAne | PhyCtrlReset;
  463. switch (media) {
  464. default:
  465. case AUTOSELECT:
  466. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  467. break;
  468. case M10_HALF:
  469. phy_ctrl |= PhyCtrlSpd10;
  470. break;
  471. case M10_FULL:
  472. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd10;
  473. break;
  474. case M100_HALF:
  475. phy_ctrl |= PhyCtrlSpd100;
  476. break;
  477. case M100_FULL:
  478. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  479. break;
  480. }
  481. iowrite32(phy_ctrl, port_base + PhyCtrl);
  482. mdelay(10);
  483. phy_ctrl &= ~PhyCtrlReset;
  484. iowrite32(phy_ctrl, port_base + PhyCtrl);
  485. mdelay(1);
  486. _sc92031_mii_write(port_base, MII_JAB,
  487. PHY_16_JAB_ENB | PHY_16_PORT_ENB);
  488. _sc92031_mii_scan(port_base);
  489. netif_carrier_off(dev);
  490. netif_stop_queue(dev);
  491. }
  492. static void _sc92031_reset(struct net_device *dev)
  493. {
  494. struct sc92031_priv *priv = netdev_priv(dev);
  495. void __iomem *port_base = priv->port_base;
  496. /* disable PM */
  497. iowrite32(0, port_base + PMConfig);
  498. /* soft reset the chip */
  499. iowrite32(Cfg0_Reset, port_base + Config0);
  500. mdelay(200);
  501. iowrite32(0, port_base + Config0);
  502. mdelay(10);
  503. /* disable interrupts */
  504. iowrite32(0, port_base + IntrMask);
  505. /* clear multicast address */
  506. iowrite32(0, port_base + MAR0);
  507. iowrite32(0, port_base + MAR0 + 4);
  508. /* init rx ring */
  509. iowrite32(priv->rx_ring_dma_addr, port_base + RxbufAddr);
  510. priv->rx_ring_tail = priv->rx_ring_dma_addr;
  511. /* init tx ring */
  512. _sc92031_tx_clear(dev);
  513. /* clear old register values */
  514. priv->intr_status = 0;
  515. atomic_set(&priv->intr_mask, 0);
  516. priv->rx_config = 0;
  517. priv->tx_config = 0;
  518. priv->mc_flags = 0;
  519. /* configure rx buffer size */
  520. /* NOTE: vendor driver had dead code here to enable early tx/rx */
  521. iowrite32(Cfg1_Rcv64K, port_base + Config1);
  522. _sc92031_phy_reset(dev);
  523. _sc92031_check_media(dev);
  524. /* calculate rx fifo overflow */
  525. priv->rx_value = 0;
  526. /* enable PM */
  527. iowrite32(priv->pm_config, port_base + PMConfig);
  528. /* clear intr register */
  529. ioread32(port_base + IntrStatus);
  530. }
  531. static void _sc92031_tx_tasklet(struct net_device *dev)
  532. {
  533. struct sc92031_priv *priv = netdev_priv(dev);
  534. void __iomem *port_base = priv->port_base;
  535. unsigned old_tx_tail;
  536. unsigned entry;
  537. u32 tx_status;
  538. old_tx_tail = priv->tx_tail;
  539. while (priv->tx_head - priv->tx_tail > 0) {
  540. entry = priv->tx_tail % NUM_TX_DESC;
  541. tx_status = ioread32(port_base + TxStatus0 + entry * 4);
  542. if (!(tx_status & (TxStatOK | TxUnderrun | TxAborted)))
  543. break;
  544. priv->tx_tail++;
  545. if (tx_status & TxStatOK) {
  546. dev->stats.tx_bytes += tx_status & 0x1fff;
  547. dev->stats.tx_packets++;
  548. /* Note: TxCarrierLost is always asserted at 100mbps. */
  549. dev->stats.collisions += (tx_status >> 22) & 0xf;
  550. }
  551. if (tx_status & (TxOutOfWindow | TxAborted)) {
  552. dev->stats.tx_errors++;
  553. if (tx_status & TxAborted)
  554. dev->stats.tx_aborted_errors++;
  555. if (tx_status & TxCarrierLost)
  556. dev->stats.tx_carrier_errors++;
  557. if (tx_status & TxOutOfWindow)
  558. dev->stats.tx_window_errors++;
  559. }
  560. if (tx_status & TxUnderrun)
  561. dev->stats.tx_fifo_errors++;
  562. }
  563. if (priv->tx_tail != old_tx_tail)
  564. if (netif_queue_stopped(dev))
  565. netif_wake_queue(dev);
  566. }
  567. static void _sc92031_rx_tasklet_error(struct net_device *dev,
  568. u32 rx_status, unsigned rx_size)
  569. {
  570. if(rx_size > (MAX_ETH_FRAME_SIZE + 4) || rx_size < 16) {
  571. dev->stats.rx_errors++;
  572. dev->stats.rx_length_errors++;
  573. }
  574. if (!(rx_status & RxStatesOK)) {
  575. dev->stats.rx_errors++;
  576. if (rx_status & (RxHugeFrame | RxSmallFrame))
  577. dev->stats.rx_length_errors++;
  578. if (rx_status & RxBadAlign)
  579. dev->stats.rx_frame_errors++;
  580. if (!(rx_status & RxCRCOK))
  581. dev->stats.rx_crc_errors++;
  582. } else {
  583. struct sc92031_priv *priv = netdev_priv(dev);
  584. priv->rx_loss++;
  585. }
  586. }
  587. static void _sc92031_rx_tasklet(struct net_device *dev)
  588. {
  589. struct sc92031_priv *priv = netdev_priv(dev);
  590. void __iomem *port_base = priv->port_base;
  591. dma_addr_t rx_ring_head;
  592. unsigned rx_len;
  593. unsigned rx_ring_offset;
  594. void *rx_ring = priv->rx_ring;
  595. rx_ring_head = ioread32(port_base + RxBufWPtr);
  596. rmb();
  597. /* rx_ring_head is only 17 bits in the RxBufWPtr register.
  598. * we need to change it to 32 bits physical address
  599. */
  600. rx_ring_head &= (dma_addr_t)(RX_BUF_LEN - 1);
  601. rx_ring_head |= priv->rx_ring_dma_addr & ~(dma_addr_t)(RX_BUF_LEN - 1);
  602. if (rx_ring_head < priv->rx_ring_dma_addr)
  603. rx_ring_head += RX_BUF_LEN;
  604. if (rx_ring_head >= priv->rx_ring_tail)
  605. rx_len = rx_ring_head - priv->rx_ring_tail;
  606. else
  607. rx_len = RX_BUF_LEN - (priv->rx_ring_tail - rx_ring_head);
  608. if (!rx_len)
  609. return;
  610. if (unlikely(rx_len > RX_BUF_LEN)) {
  611. if (printk_ratelimit())
  612. printk(KERN_ERR "%s: rx packets length > rx buffer\n",
  613. dev->name);
  614. return;
  615. }
  616. rx_ring_offset = (priv->rx_ring_tail - priv->rx_ring_dma_addr) % RX_BUF_LEN;
  617. while (rx_len) {
  618. u32 rx_status;
  619. unsigned rx_size, rx_size_align, pkt_size;
  620. struct sk_buff *skb;
  621. rx_status = le32_to_cpup((__le32 *)(rx_ring + rx_ring_offset));
  622. rmb();
  623. rx_size = rx_status >> 20;
  624. rx_size_align = (rx_size + 3) & ~3; // for 4 bytes aligned
  625. pkt_size = rx_size - 4; // Omit the four octet CRC from the length.
  626. rx_ring_offset = (rx_ring_offset + 4) % RX_BUF_LEN;
  627. if (unlikely(rx_status == 0 ||
  628. rx_size > (MAX_ETH_FRAME_SIZE + 4) ||
  629. rx_size < 16 ||
  630. !(rx_status & RxStatesOK))) {
  631. _sc92031_rx_tasklet_error(dev, rx_status, rx_size);
  632. break;
  633. }
  634. if (unlikely(rx_size_align + 4 > rx_len)) {
  635. if (printk_ratelimit())
  636. printk(KERN_ERR "%s: rx_len is too small\n", dev->name);
  637. break;
  638. }
  639. rx_len -= rx_size_align + 4;
  640. skb = netdev_alloc_skb_ip_align(dev, pkt_size);
  641. if (unlikely(!skb)) {
  642. if (printk_ratelimit())
  643. printk(KERN_ERR "%s: Couldn't allocate a skb_buff for a packet of size %u\n",
  644. dev->name, pkt_size);
  645. goto next;
  646. }
  647. if ((rx_ring_offset + pkt_size) > RX_BUF_LEN) {
  648. skb_put_data(skb, rx_ring + rx_ring_offset,
  649. RX_BUF_LEN - rx_ring_offset);
  650. skb_put_data(skb, rx_ring,
  651. pkt_size - (RX_BUF_LEN - rx_ring_offset));
  652. } else {
  653. skb_put_data(skb, rx_ring + rx_ring_offset, pkt_size);
  654. }
  655. skb->protocol = eth_type_trans(skb, dev);
  656. netif_rx(skb);
  657. dev->stats.rx_bytes += pkt_size;
  658. dev->stats.rx_packets++;
  659. if (rx_status & Rx_Multicast)
  660. dev->stats.multicast++;
  661. next:
  662. rx_ring_offset = (rx_ring_offset + rx_size_align) % RX_BUF_LEN;
  663. }
  664. mb();
  665. priv->rx_ring_tail = rx_ring_head;
  666. iowrite32(priv->rx_ring_tail, port_base + RxBufRPtr);
  667. }
  668. static void _sc92031_link_tasklet(struct net_device *dev)
  669. {
  670. if (_sc92031_check_media(dev))
  671. netif_wake_queue(dev);
  672. else {
  673. netif_stop_queue(dev);
  674. dev->stats.tx_carrier_errors++;
  675. }
  676. }
  677. static void sc92031_tasklet(struct tasklet_struct *t)
  678. {
  679. struct sc92031_priv *priv = from_tasklet(priv, t, tasklet);
  680. struct net_device *dev = priv->ndev;
  681. void __iomem *port_base = priv->port_base;
  682. u32 intr_status, intr_mask;
  683. intr_status = priv->intr_status;
  684. spin_lock(&priv->lock);
  685. if (unlikely(!netif_running(dev)))
  686. goto out;
  687. if (intr_status & TxOK)
  688. _sc92031_tx_tasklet(dev);
  689. if (intr_status & RxOK)
  690. _sc92031_rx_tasklet(dev);
  691. if (intr_status & RxOverflow)
  692. dev->stats.rx_errors++;
  693. if (intr_status & TimeOut) {
  694. dev->stats.rx_errors++;
  695. dev->stats.rx_length_errors++;
  696. }
  697. if (intr_status & (LinkFail | LinkOK))
  698. _sc92031_link_tasklet(dev);
  699. out:
  700. intr_mask = atomic_read(&priv->intr_mask);
  701. rmb();
  702. iowrite32(intr_mask, port_base + IntrMask);
  703. spin_unlock(&priv->lock);
  704. }
  705. static irqreturn_t sc92031_interrupt(int irq, void *dev_id)
  706. {
  707. struct net_device *dev = dev_id;
  708. struct sc92031_priv *priv = netdev_priv(dev);
  709. void __iomem *port_base = priv->port_base;
  710. u32 intr_status, intr_mask;
  711. /* mask interrupts before clearing IntrStatus */
  712. iowrite32(0, port_base + IntrMask);
  713. _sc92031_dummy_read(port_base);
  714. intr_status = ioread32(port_base + IntrStatus);
  715. if (unlikely(intr_status == 0xffffffff))
  716. return IRQ_NONE; // hardware has gone missing
  717. intr_status &= IntrBits;
  718. if (!intr_status)
  719. goto out_none;
  720. priv->intr_status = intr_status;
  721. tasklet_schedule(&priv->tasklet);
  722. return IRQ_HANDLED;
  723. out_none:
  724. intr_mask = atomic_read(&priv->intr_mask);
  725. rmb();
  726. iowrite32(intr_mask, port_base + IntrMask);
  727. return IRQ_NONE;
  728. }
  729. static struct net_device_stats *sc92031_get_stats(struct net_device *dev)
  730. {
  731. struct sc92031_priv *priv = netdev_priv(dev);
  732. void __iomem *port_base = priv->port_base;
  733. // FIXME I do not understand what is this trying to do.
  734. if (netif_running(dev)) {
  735. int temp;
  736. spin_lock_bh(&priv->lock);
  737. /* Update the error count. */
  738. temp = (ioread32(port_base + RxStatus0) >> 16) & 0xffff;
  739. if (temp == 0xffff) {
  740. priv->rx_value += temp;
  741. dev->stats.rx_fifo_errors = priv->rx_value;
  742. } else
  743. dev->stats.rx_fifo_errors = temp + priv->rx_value;
  744. spin_unlock_bh(&priv->lock);
  745. }
  746. return &dev->stats;
  747. }
  748. static netdev_tx_t sc92031_start_xmit(struct sk_buff *skb,
  749. struct net_device *dev)
  750. {
  751. struct sc92031_priv *priv = netdev_priv(dev);
  752. void __iomem *port_base = priv->port_base;
  753. unsigned len;
  754. unsigned entry;
  755. u32 tx_status;
  756. if (unlikely(skb->len > TX_BUF_SIZE)) {
  757. dev->stats.tx_dropped++;
  758. goto out;
  759. }
  760. spin_lock(&priv->lock);
  761. if (unlikely(!netif_carrier_ok(dev))) {
  762. dev->stats.tx_dropped++;
  763. goto out_unlock;
  764. }
  765. BUG_ON(priv->tx_head - priv->tx_tail >= NUM_TX_DESC);
  766. entry = priv->tx_head++ % NUM_TX_DESC;
  767. skb_copy_and_csum_dev(skb, priv->tx_bufs + entry * TX_BUF_SIZE);
  768. len = skb->len;
  769. if (len < ETH_ZLEN) {
  770. memset(priv->tx_bufs + entry * TX_BUF_SIZE + len,
  771. 0, ETH_ZLEN - len);
  772. len = ETH_ZLEN;
  773. }
  774. wmb();
  775. if (len < 100)
  776. tx_status = len;
  777. else if (len < 300)
  778. tx_status = 0x30000 | len;
  779. else
  780. tx_status = 0x50000 | len;
  781. iowrite32(priv->tx_bufs_dma_addr + entry * TX_BUF_SIZE,
  782. port_base + TxAddr0 + entry * 4);
  783. iowrite32(tx_status, port_base + TxStatus0 + entry * 4);
  784. if (priv->tx_head - priv->tx_tail >= NUM_TX_DESC)
  785. netif_stop_queue(dev);
  786. out_unlock:
  787. spin_unlock(&priv->lock);
  788. out:
  789. dev_consume_skb_any(skb);
  790. return NETDEV_TX_OK;
  791. }
  792. static int sc92031_open(struct net_device *dev)
  793. {
  794. int err;
  795. struct sc92031_priv *priv = netdev_priv(dev);
  796. struct pci_dev *pdev = priv->pdev;
  797. priv->rx_ring = dma_alloc_coherent(&pdev->dev, RX_BUF_LEN,
  798. &priv->rx_ring_dma_addr, GFP_KERNEL);
  799. if (unlikely(!priv->rx_ring)) {
  800. err = -ENOMEM;
  801. goto out_alloc_rx_ring;
  802. }
  803. priv->tx_bufs = dma_alloc_coherent(&pdev->dev, TX_BUF_TOT_LEN,
  804. &priv->tx_bufs_dma_addr, GFP_KERNEL);
  805. if (unlikely(!priv->tx_bufs)) {
  806. err = -ENOMEM;
  807. goto out_alloc_tx_bufs;
  808. }
  809. priv->tx_head = priv->tx_tail = 0;
  810. err = request_irq(pdev->irq, sc92031_interrupt,
  811. IRQF_SHARED, dev->name, dev);
  812. if (unlikely(err < 0))
  813. goto out_request_irq;
  814. priv->pm_config = 0;
  815. /* Interrupts already disabled by sc92031_stop or sc92031_probe */
  816. spin_lock_bh(&priv->lock);
  817. _sc92031_reset(dev);
  818. spin_unlock_bh(&priv->lock);
  819. sc92031_enable_interrupts(dev);
  820. if (netif_carrier_ok(dev))
  821. netif_start_queue(dev);
  822. else
  823. netif_tx_disable(dev);
  824. return 0;
  825. out_request_irq:
  826. dma_free_coherent(&pdev->dev, TX_BUF_TOT_LEN, priv->tx_bufs,
  827. priv->tx_bufs_dma_addr);
  828. out_alloc_tx_bufs:
  829. dma_free_coherent(&pdev->dev, RX_BUF_LEN, priv->rx_ring,
  830. priv->rx_ring_dma_addr);
  831. out_alloc_rx_ring:
  832. return err;
  833. }
  834. static int sc92031_stop(struct net_device *dev)
  835. {
  836. struct sc92031_priv *priv = netdev_priv(dev);
  837. struct pci_dev *pdev = priv->pdev;
  838. netif_tx_disable(dev);
  839. /* Disable interrupts, stop Tx and Rx. */
  840. sc92031_disable_interrupts(dev);
  841. spin_lock_bh(&priv->lock);
  842. _sc92031_disable_tx_rx(dev);
  843. _sc92031_tx_clear(dev);
  844. spin_unlock_bh(&priv->lock);
  845. free_irq(pdev->irq, dev);
  846. dma_free_coherent(&pdev->dev, TX_BUF_TOT_LEN, priv->tx_bufs,
  847. priv->tx_bufs_dma_addr);
  848. dma_free_coherent(&pdev->dev, RX_BUF_LEN, priv->rx_ring,
  849. priv->rx_ring_dma_addr);
  850. return 0;
  851. }
  852. static void sc92031_set_multicast_list(struct net_device *dev)
  853. {
  854. struct sc92031_priv *priv = netdev_priv(dev);
  855. spin_lock_bh(&priv->lock);
  856. _sc92031_set_mar(dev);
  857. _sc92031_set_rx_config(dev);
  858. spin_unlock_bh(&priv->lock);
  859. }
  860. static void sc92031_tx_timeout(struct net_device *dev, unsigned int txqueue)
  861. {
  862. struct sc92031_priv *priv = netdev_priv(dev);
  863. /* Disable interrupts by clearing the interrupt mask.*/
  864. sc92031_disable_interrupts(dev);
  865. spin_lock(&priv->lock);
  866. priv->tx_timeouts++;
  867. _sc92031_reset(dev);
  868. spin_unlock(&priv->lock);
  869. /* enable interrupts */
  870. sc92031_enable_interrupts(dev);
  871. if (netif_carrier_ok(dev))
  872. netif_wake_queue(dev);
  873. }
  874. #ifdef CONFIG_NET_POLL_CONTROLLER
  875. static void sc92031_poll_controller(struct net_device *dev)
  876. {
  877. struct sc92031_priv *priv = netdev_priv(dev);
  878. const int irq = priv->pdev->irq;
  879. disable_irq(irq);
  880. if (sc92031_interrupt(irq, dev) != IRQ_NONE)
  881. sc92031_tasklet(&priv->tasklet);
  882. enable_irq(irq);
  883. }
  884. #endif
  885. static int
  886. sc92031_ethtool_get_link_ksettings(struct net_device *dev,
  887. struct ethtool_link_ksettings *cmd)
  888. {
  889. struct sc92031_priv *priv = netdev_priv(dev);
  890. void __iomem *port_base = priv->port_base;
  891. u8 phy_address;
  892. u32 phy_ctrl;
  893. u16 output_status;
  894. u32 supported, advertising;
  895. spin_lock_bh(&priv->lock);
  896. phy_address = ioread32(port_base + Miicmd1) >> 27;
  897. phy_ctrl = ioread32(port_base + PhyCtrl);
  898. output_status = _sc92031_mii_read(port_base, MII_OutputStatus);
  899. _sc92031_mii_scan(port_base);
  900. spin_unlock_bh(&priv->lock);
  901. supported = SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full
  902. | SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full
  903. | SUPPORTED_Autoneg | SUPPORTED_TP | SUPPORTED_MII;
  904. advertising = ADVERTISED_TP | ADVERTISED_MII;
  905. if ((phy_ctrl & (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  906. == (PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10))
  907. advertising |= ADVERTISED_Autoneg;
  908. if ((phy_ctrl & PhyCtrlSpd10) == PhyCtrlSpd10)
  909. advertising |= ADVERTISED_10baseT_Half;
  910. if ((phy_ctrl & (PhyCtrlSpd10 | PhyCtrlDux))
  911. == (PhyCtrlSpd10 | PhyCtrlDux))
  912. advertising |= ADVERTISED_10baseT_Full;
  913. if ((phy_ctrl & PhyCtrlSpd100) == PhyCtrlSpd100)
  914. advertising |= ADVERTISED_100baseT_Half;
  915. if ((phy_ctrl & (PhyCtrlSpd100 | PhyCtrlDux))
  916. == (PhyCtrlSpd100 | PhyCtrlDux))
  917. advertising |= ADVERTISED_100baseT_Full;
  918. if (phy_ctrl & PhyCtrlAne)
  919. advertising |= ADVERTISED_Autoneg;
  920. cmd->base.speed = (output_status & 0x2) ? SPEED_100 : SPEED_10;
  921. cmd->base.duplex = (output_status & 0x4) ? DUPLEX_FULL : DUPLEX_HALF;
  922. cmd->base.port = PORT_MII;
  923. cmd->base.phy_address = phy_address;
  924. cmd->base.autoneg = (phy_ctrl & PhyCtrlAne) ?
  925. AUTONEG_ENABLE : AUTONEG_DISABLE;
  926. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
  927. supported);
  928. ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
  929. advertising);
  930. return 0;
  931. }
  932. static int
  933. sc92031_ethtool_set_link_ksettings(struct net_device *dev,
  934. const struct ethtool_link_ksettings *cmd)
  935. {
  936. struct sc92031_priv *priv = netdev_priv(dev);
  937. void __iomem *port_base = priv->port_base;
  938. u32 speed = cmd->base.speed;
  939. u32 phy_ctrl;
  940. u32 old_phy_ctrl;
  941. u32 advertising;
  942. ethtool_convert_link_mode_to_legacy_u32(&advertising,
  943. cmd->link_modes.advertising);
  944. if (!(speed == SPEED_10 || speed == SPEED_100))
  945. return -EINVAL;
  946. if (!(cmd->base.duplex == DUPLEX_HALF ||
  947. cmd->base.duplex == DUPLEX_FULL))
  948. return -EINVAL;
  949. if (!(cmd->base.port == PORT_MII))
  950. return -EINVAL;
  951. if (!(cmd->base.phy_address == 0x1f))
  952. return -EINVAL;
  953. if (!(cmd->base.autoneg == AUTONEG_DISABLE ||
  954. cmd->base.autoneg == AUTONEG_ENABLE))
  955. return -EINVAL;
  956. if (cmd->base.autoneg == AUTONEG_ENABLE) {
  957. if (!(advertising & (ADVERTISED_Autoneg
  958. | ADVERTISED_100baseT_Full
  959. | ADVERTISED_100baseT_Half
  960. | ADVERTISED_10baseT_Full
  961. | ADVERTISED_10baseT_Half)))
  962. return -EINVAL;
  963. phy_ctrl = PhyCtrlAne;
  964. // FIXME: I'm not sure what the original code was trying to do
  965. if (advertising & ADVERTISED_Autoneg)
  966. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100 | PhyCtrlSpd10;
  967. if (advertising & ADVERTISED_100baseT_Full)
  968. phy_ctrl |= PhyCtrlDux | PhyCtrlSpd100;
  969. if (advertising & ADVERTISED_100baseT_Half)
  970. phy_ctrl |= PhyCtrlSpd100;
  971. if (advertising & ADVERTISED_10baseT_Full)
  972. phy_ctrl |= PhyCtrlSpd10 | PhyCtrlDux;
  973. if (advertising & ADVERTISED_10baseT_Half)
  974. phy_ctrl |= PhyCtrlSpd10;
  975. } else {
  976. // FIXME: Whole branch guessed
  977. phy_ctrl = 0;
  978. if (speed == SPEED_10)
  979. phy_ctrl |= PhyCtrlSpd10;
  980. else /* cmd->speed == SPEED_100 */
  981. phy_ctrl |= PhyCtrlSpd100;
  982. if (cmd->base.duplex == DUPLEX_FULL)
  983. phy_ctrl |= PhyCtrlDux;
  984. }
  985. spin_lock_bh(&priv->lock);
  986. old_phy_ctrl = ioread32(port_base + PhyCtrl);
  987. phy_ctrl |= old_phy_ctrl & ~(PhyCtrlAne | PhyCtrlDux
  988. | PhyCtrlSpd100 | PhyCtrlSpd10);
  989. if (phy_ctrl != old_phy_ctrl)
  990. iowrite32(phy_ctrl, port_base + PhyCtrl);
  991. spin_unlock_bh(&priv->lock);
  992. return 0;
  993. }
  994. static void sc92031_ethtool_get_wol(struct net_device *dev,
  995. struct ethtool_wolinfo *wolinfo)
  996. {
  997. struct sc92031_priv *priv = netdev_priv(dev);
  998. void __iomem *port_base = priv->port_base;
  999. u32 pm_config;
  1000. spin_lock_bh(&priv->lock);
  1001. pm_config = ioread32(port_base + PMConfig);
  1002. spin_unlock_bh(&priv->lock);
  1003. // FIXME: Guessed
  1004. wolinfo->supported = WAKE_PHY | WAKE_MAGIC
  1005. | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1006. wolinfo->wolopts = 0;
  1007. if (pm_config & PM_LinkUp)
  1008. wolinfo->wolopts |= WAKE_PHY;
  1009. if (pm_config & PM_Magic)
  1010. wolinfo->wolopts |= WAKE_MAGIC;
  1011. if (pm_config & PM_WakeUp)
  1012. // FIXME: Guessed
  1013. wolinfo->wolopts |= WAKE_UCAST | WAKE_MCAST | WAKE_BCAST;
  1014. }
  1015. static int sc92031_ethtool_set_wol(struct net_device *dev,
  1016. struct ethtool_wolinfo *wolinfo)
  1017. {
  1018. struct sc92031_priv *priv = netdev_priv(dev);
  1019. void __iomem *port_base = priv->port_base;
  1020. u32 pm_config;
  1021. spin_lock_bh(&priv->lock);
  1022. pm_config = ioread32(port_base + PMConfig)
  1023. & ~(PM_LinkUp | PM_Magic | PM_WakeUp);
  1024. if (wolinfo->wolopts & WAKE_PHY)
  1025. pm_config |= PM_LinkUp;
  1026. if (wolinfo->wolopts & WAKE_MAGIC)
  1027. pm_config |= PM_Magic;
  1028. // FIXME: Guessed
  1029. if (wolinfo->wolopts & (WAKE_UCAST | WAKE_MCAST | WAKE_BCAST))
  1030. pm_config |= PM_WakeUp;
  1031. priv->pm_config = pm_config;
  1032. iowrite32(pm_config, port_base + PMConfig);
  1033. spin_unlock_bh(&priv->lock);
  1034. return 0;
  1035. }
  1036. static int sc92031_ethtool_nway_reset(struct net_device *dev)
  1037. {
  1038. int err = 0;
  1039. struct sc92031_priv *priv = netdev_priv(dev);
  1040. void __iomem *port_base = priv->port_base;
  1041. u16 bmcr;
  1042. spin_lock_bh(&priv->lock);
  1043. bmcr = _sc92031_mii_read(port_base, MII_BMCR);
  1044. if (!(bmcr & BMCR_ANENABLE)) {
  1045. err = -EINVAL;
  1046. goto out;
  1047. }
  1048. _sc92031_mii_write(port_base, MII_BMCR, bmcr | BMCR_ANRESTART);
  1049. out:
  1050. _sc92031_mii_scan(port_base);
  1051. spin_unlock_bh(&priv->lock);
  1052. return err;
  1053. }
  1054. static const char sc92031_ethtool_stats_strings[SILAN_STATS_NUM][ETH_GSTRING_LEN] = {
  1055. "tx_timeout",
  1056. "rx_loss",
  1057. };
  1058. static void sc92031_ethtool_get_strings(struct net_device *dev,
  1059. u32 stringset, u8 *data)
  1060. {
  1061. if (stringset == ETH_SS_STATS)
  1062. memcpy(data, sc92031_ethtool_stats_strings,
  1063. SILAN_STATS_NUM * ETH_GSTRING_LEN);
  1064. }
  1065. static int sc92031_ethtool_get_sset_count(struct net_device *dev, int sset)
  1066. {
  1067. switch (sset) {
  1068. case ETH_SS_STATS:
  1069. return SILAN_STATS_NUM;
  1070. default:
  1071. return -EOPNOTSUPP;
  1072. }
  1073. }
  1074. static void sc92031_ethtool_get_ethtool_stats(struct net_device *dev,
  1075. struct ethtool_stats *stats, u64 *data)
  1076. {
  1077. struct sc92031_priv *priv = netdev_priv(dev);
  1078. spin_lock_bh(&priv->lock);
  1079. data[0] = priv->tx_timeouts;
  1080. data[1] = priv->rx_loss;
  1081. spin_unlock_bh(&priv->lock);
  1082. }
  1083. static const struct ethtool_ops sc92031_ethtool_ops = {
  1084. .get_wol = sc92031_ethtool_get_wol,
  1085. .set_wol = sc92031_ethtool_set_wol,
  1086. .nway_reset = sc92031_ethtool_nway_reset,
  1087. .get_link = ethtool_op_get_link,
  1088. .get_strings = sc92031_ethtool_get_strings,
  1089. .get_sset_count = sc92031_ethtool_get_sset_count,
  1090. .get_ethtool_stats = sc92031_ethtool_get_ethtool_stats,
  1091. .get_link_ksettings = sc92031_ethtool_get_link_ksettings,
  1092. .set_link_ksettings = sc92031_ethtool_set_link_ksettings,
  1093. };
  1094. static const struct net_device_ops sc92031_netdev_ops = {
  1095. .ndo_get_stats = sc92031_get_stats,
  1096. .ndo_start_xmit = sc92031_start_xmit,
  1097. .ndo_open = sc92031_open,
  1098. .ndo_stop = sc92031_stop,
  1099. .ndo_set_rx_mode = sc92031_set_multicast_list,
  1100. .ndo_validate_addr = eth_validate_addr,
  1101. .ndo_set_mac_address = eth_mac_addr,
  1102. .ndo_tx_timeout = sc92031_tx_timeout,
  1103. #ifdef CONFIG_NET_POLL_CONTROLLER
  1104. .ndo_poll_controller = sc92031_poll_controller,
  1105. #endif
  1106. };
  1107. static int sc92031_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  1108. {
  1109. int err;
  1110. void __iomem* port_base;
  1111. struct net_device *dev;
  1112. struct sc92031_priv *priv;
  1113. u8 addr[ETH_ALEN];
  1114. u32 mac0, mac1;
  1115. err = pci_enable_device(pdev);
  1116. if (unlikely(err < 0))
  1117. goto out_enable_device;
  1118. pci_set_master(pdev);
  1119. err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  1120. if (unlikely(err < 0))
  1121. goto out_set_dma_mask;
  1122. err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  1123. if (unlikely(err < 0))
  1124. goto out_set_dma_mask;
  1125. err = pci_request_regions(pdev, SC92031_NAME);
  1126. if (unlikely(err < 0))
  1127. goto out_request_regions;
  1128. port_base = pci_iomap(pdev, SC92031_USE_PIO, 0);
  1129. if (unlikely(!port_base)) {
  1130. err = -EIO;
  1131. goto out_iomap;
  1132. }
  1133. dev = alloc_etherdev(sizeof(struct sc92031_priv));
  1134. if (unlikely(!dev)) {
  1135. err = -ENOMEM;
  1136. goto out_alloc_etherdev;
  1137. }
  1138. pci_set_drvdata(pdev, dev);
  1139. SET_NETDEV_DEV(dev, &pdev->dev);
  1140. /* faked with skb_copy_and_csum_dev */
  1141. dev->features = NETIF_F_SG | NETIF_F_HIGHDMA |
  1142. NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM;
  1143. dev->netdev_ops = &sc92031_netdev_ops;
  1144. dev->watchdog_timeo = TX_TIMEOUT;
  1145. dev->ethtool_ops = &sc92031_ethtool_ops;
  1146. priv = netdev_priv(dev);
  1147. priv->ndev = dev;
  1148. spin_lock_init(&priv->lock);
  1149. priv->port_base = port_base;
  1150. priv->pdev = pdev;
  1151. tasklet_setup(&priv->tasklet, sc92031_tasklet);
  1152. /* Fudge tasklet count so the call to sc92031_enable_interrupts at
  1153. * sc92031_open will work correctly */
  1154. tasklet_disable_nosync(&priv->tasklet);
  1155. /* PCI PM Wakeup */
  1156. iowrite32((~PM_LongWF & ~PM_LWPTN) | PM_Enable, port_base + PMConfig);
  1157. mac0 = ioread32(port_base + MAC0);
  1158. mac1 = ioread32(port_base + MAC0 + 4);
  1159. addr[0] = mac0 >> 24;
  1160. addr[1] = mac0 >> 16;
  1161. addr[2] = mac0 >> 8;
  1162. addr[3] = mac0;
  1163. addr[4] = mac1 >> 8;
  1164. addr[5] = mac1;
  1165. eth_hw_addr_set(dev, addr);
  1166. err = register_netdev(dev);
  1167. if (err < 0)
  1168. goto out_register_netdev;
  1169. printk(KERN_INFO "%s: SC92031 at 0x%lx, %pM, IRQ %d\n", dev->name,
  1170. (long)pci_resource_start(pdev, SC92031_USE_PIO), dev->dev_addr,
  1171. pdev->irq);
  1172. return 0;
  1173. out_register_netdev:
  1174. free_netdev(dev);
  1175. out_alloc_etherdev:
  1176. pci_iounmap(pdev, port_base);
  1177. out_iomap:
  1178. pci_release_regions(pdev);
  1179. out_request_regions:
  1180. out_set_dma_mask:
  1181. pci_disable_device(pdev);
  1182. out_enable_device:
  1183. return err;
  1184. }
  1185. static void sc92031_remove(struct pci_dev *pdev)
  1186. {
  1187. struct net_device *dev = pci_get_drvdata(pdev);
  1188. struct sc92031_priv *priv = netdev_priv(dev);
  1189. void __iomem* port_base = priv->port_base;
  1190. unregister_netdev(dev);
  1191. free_netdev(dev);
  1192. pci_iounmap(pdev, port_base);
  1193. pci_release_regions(pdev);
  1194. pci_disable_device(pdev);
  1195. }
  1196. static int __maybe_unused sc92031_suspend(struct device *dev_d)
  1197. {
  1198. struct net_device *dev = dev_get_drvdata(dev_d);
  1199. struct sc92031_priv *priv = netdev_priv(dev);
  1200. if (!netif_running(dev))
  1201. return 0;
  1202. netif_device_detach(dev);
  1203. /* Disable interrupts, stop Tx and Rx. */
  1204. sc92031_disable_interrupts(dev);
  1205. spin_lock_bh(&priv->lock);
  1206. _sc92031_disable_tx_rx(dev);
  1207. _sc92031_tx_clear(dev);
  1208. spin_unlock_bh(&priv->lock);
  1209. return 0;
  1210. }
  1211. static int __maybe_unused sc92031_resume(struct device *dev_d)
  1212. {
  1213. struct net_device *dev = dev_get_drvdata(dev_d);
  1214. struct sc92031_priv *priv = netdev_priv(dev);
  1215. if (!netif_running(dev))
  1216. return 0;
  1217. /* Interrupts already disabled by sc92031_suspend */
  1218. spin_lock_bh(&priv->lock);
  1219. _sc92031_reset(dev);
  1220. spin_unlock_bh(&priv->lock);
  1221. sc92031_enable_interrupts(dev);
  1222. netif_device_attach(dev);
  1223. if (netif_carrier_ok(dev))
  1224. netif_wake_queue(dev);
  1225. else
  1226. netif_tx_disable(dev);
  1227. return 0;
  1228. }
  1229. static const struct pci_device_id sc92031_pci_device_id_table[] = {
  1230. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x2031) },
  1231. { PCI_DEVICE(PCI_VENDOR_ID_SILAN, 0x8139) },
  1232. { PCI_DEVICE(0x1088, 0x2031) },
  1233. { 0, }
  1234. };
  1235. MODULE_DEVICE_TABLE(pci, sc92031_pci_device_id_table);
  1236. static SIMPLE_DEV_PM_OPS(sc92031_pm_ops, sc92031_suspend, sc92031_resume);
  1237. static struct pci_driver sc92031_pci_driver = {
  1238. .name = SC92031_NAME,
  1239. .id_table = sc92031_pci_device_id_table,
  1240. .probe = sc92031_probe,
  1241. .remove = sc92031_remove,
  1242. .driver.pm = &sc92031_pm_ops,
  1243. };
  1244. module_pci_driver(sc92031_pci_driver);
  1245. MODULE_LICENSE("GPL");
  1246. MODULE_AUTHOR("Cesar Eduardo Barros <[email protected]>");
  1247. MODULE_DESCRIPTION("Silan SC92031 PCI Fast Ethernet Adapter driver");