meth.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * meth.c -- O2 Builtin 10/100 Ethernet driver
  4. *
  5. * Copyright (C) 2001-2003 Ilya Volynets
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/slab.h>
  13. #include <linux/errno.h>
  14. #include <linux/types.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/in.h>
  17. #include <linux/in6.h>
  18. #include <linux/device.h> /* struct device, et al */
  19. #include <linux/netdevice.h> /* struct device, and other headers */
  20. #include <linux/etherdevice.h> /* eth_type_trans */
  21. #include <linux/ip.h> /* struct iphdr */
  22. #include <linux/tcp.h> /* struct tcphdr */
  23. #include <linux/skbuff.h>
  24. #include <linux/mii.h> /* MII definitions */
  25. #include <linux/crc32.h>
  26. #include <asm/ip32/mace.h>
  27. #include <asm/ip32/ip32_ints.h>
  28. #include <asm/io.h>
  29. #include "meth.h"
  30. #ifndef MFE_DEBUG
  31. #define MFE_DEBUG 0
  32. #endif
  33. #if MFE_DEBUG>=1
  34. #define DPRINTK(str,args...) printk(KERN_DEBUG "meth: %s: " str, __func__ , ## args)
  35. #define MFE_RX_DEBUG 2
  36. #else
  37. #define DPRINTK(str,args...)
  38. #define MFE_RX_DEBUG 0
  39. #endif
  40. static const char *meth_str="SGI O2 Fast Ethernet";
  41. /* The maximum time waited (in jiffies) before assuming a Tx failed. (400ms) */
  42. #define TX_TIMEOUT (400*HZ/1000)
  43. static int timeout = TX_TIMEOUT;
  44. module_param(timeout, int, 0);
  45. /*
  46. * Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  47. * MACE Ethernet uses a 64 element hash table based on the Ethernet CRC.
  48. */
  49. #define METH_MCF_LIMIT 32
  50. /*
  51. * This structure is private to each device. It is used to pass
  52. * packets in and out, so there is place for a packet
  53. */
  54. struct meth_private {
  55. struct platform_device *pdev;
  56. /* in-memory copy of MAC Control register */
  57. u64 mac_ctrl;
  58. /* in-memory copy of DMA Control register */
  59. unsigned long dma_ctrl;
  60. /* address of PHY, used by mdio_* functions, initialized in mdio_probe */
  61. unsigned long phy_addr;
  62. tx_packet *tx_ring;
  63. dma_addr_t tx_ring_dma;
  64. struct sk_buff *tx_skbs[TX_RING_ENTRIES];
  65. dma_addr_t tx_skb_dmas[TX_RING_ENTRIES];
  66. unsigned long tx_read, tx_write, tx_count;
  67. rx_packet *rx_ring[RX_RING_ENTRIES];
  68. dma_addr_t rx_ring_dmas[RX_RING_ENTRIES];
  69. struct sk_buff *rx_skbs[RX_RING_ENTRIES];
  70. unsigned long rx_write;
  71. /* Multicast filter. */
  72. u64 mcast_filter;
  73. spinlock_t meth_lock;
  74. };
  75. static void meth_tx_timeout(struct net_device *dev, unsigned int txqueue);
  76. static irqreturn_t meth_interrupt(int irq, void *dev_id);
  77. /* global, initialized in ip32-setup.c */
  78. char o2meth_eaddr[8]={0,0,0,0,0,0,0,0};
  79. static inline void load_eaddr(struct net_device *dev)
  80. {
  81. int i;
  82. u64 macaddr;
  83. DPRINTK("Loading MAC Address: %pM\n", dev->dev_addr);
  84. macaddr = 0;
  85. for (i = 0; i < 6; i++)
  86. macaddr |= (u64)dev->dev_addr[i] << ((5 - i) * 8);
  87. mace->eth.mac_addr = macaddr;
  88. }
  89. /*
  90. * Waits for BUSY status of mdio bus to clear
  91. */
  92. #define WAIT_FOR_PHY(___rval) \
  93. while ((___rval = mace->eth.phy_data) & MDIO_BUSY) { \
  94. udelay(25); \
  95. }
  96. /*read phy register, return value read */
  97. static unsigned long mdio_read(struct meth_private *priv, unsigned long phyreg)
  98. {
  99. unsigned long rval;
  100. WAIT_FOR_PHY(rval);
  101. mace->eth.phy_regs = (priv->phy_addr << 5) | (phyreg & 0x1f);
  102. udelay(25);
  103. mace->eth.phy_trans_go = 1;
  104. udelay(25);
  105. WAIT_FOR_PHY(rval);
  106. return rval & MDIO_DATA_MASK;
  107. }
  108. static int mdio_probe(struct meth_private *priv)
  109. {
  110. int i;
  111. unsigned long p2, p3, flags;
  112. /* check if phy is detected already */
  113. if(priv->phy_addr>=0&&priv->phy_addr<32)
  114. return 0;
  115. spin_lock_irqsave(&priv->meth_lock, flags);
  116. for (i=0;i<32;++i){
  117. priv->phy_addr=i;
  118. p2=mdio_read(priv,2);
  119. p3=mdio_read(priv,3);
  120. #if MFE_DEBUG>=2
  121. switch ((p2<<12)|(p3>>4)){
  122. case PHY_QS6612X:
  123. DPRINTK("PHY is QS6612X\n");
  124. break;
  125. case PHY_ICS1889:
  126. DPRINTK("PHY is ICS1889\n");
  127. break;
  128. case PHY_ICS1890:
  129. DPRINTK("PHY is ICS1890\n");
  130. break;
  131. case PHY_DP83840:
  132. DPRINTK("PHY is DP83840\n");
  133. break;
  134. }
  135. #endif
  136. if(p2!=0xffff&&p2!=0x0000){
  137. DPRINTK("PHY code: %x\n",(p2<<12)|(p3>>4));
  138. break;
  139. }
  140. }
  141. spin_unlock_irqrestore(&priv->meth_lock, flags);
  142. if(priv->phy_addr<32) {
  143. return 0;
  144. }
  145. DPRINTK("Oopsie! PHY is not known!\n");
  146. priv->phy_addr=-1;
  147. return -ENODEV;
  148. }
  149. static void meth_check_link(struct net_device *dev)
  150. {
  151. struct meth_private *priv = netdev_priv(dev);
  152. unsigned long mii_advertising = mdio_read(priv, 4);
  153. unsigned long mii_partner = mdio_read(priv, 5);
  154. unsigned long negotiated = mii_advertising & mii_partner;
  155. unsigned long duplex, speed;
  156. if (mii_partner == 0xffff)
  157. return;
  158. speed = (negotiated & 0x0380) ? METH_100MBIT : 0;
  159. duplex = ((negotiated & 0x0100) || (negotiated & 0x01C0) == 0x0040) ?
  160. METH_PHY_FDX : 0;
  161. if ((priv->mac_ctrl & METH_PHY_FDX) ^ duplex) {
  162. DPRINTK("Setting %s-duplex\n", duplex ? "full" : "half");
  163. if (duplex)
  164. priv->mac_ctrl |= METH_PHY_FDX;
  165. else
  166. priv->mac_ctrl &= ~METH_PHY_FDX;
  167. mace->eth.mac_ctrl = priv->mac_ctrl;
  168. }
  169. if ((priv->mac_ctrl & METH_100MBIT) ^ speed) {
  170. DPRINTK("Setting %dMbs mode\n", speed ? 100 : 10);
  171. if (duplex)
  172. priv->mac_ctrl |= METH_100MBIT;
  173. else
  174. priv->mac_ctrl &= ~METH_100MBIT;
  175. mace->eth.mac_ctrl = priv->mac_ctrl;
  176. }
  177. }
  178. static int meth_init_tx_ring(struct meth_private *priv)
  179. {
  180. /* Init TX ring */
  181. priv->tx_ring = dma_alloc_coherent(&priv->pdev->dev,
  182. TX_RING_BUFFER_SIZE, &priv->tx_ring_dma, GFP_ATOMIC);
  183. if (!priv->tx_ring)
  184. return -ENOMEM;
  185. priv->tx_count = priv->tx_read = priv->tx_write = 0;
  186. mace->eth.tx_ring_base = priv->tx_ring_dma;
  187. /* Now init skb save area */
  188. memset(priv->tx_skbs, 0, sizeof(priv->tx_skbs));
  189. memset(priv->tx_skb_dmas, 0, sizeof(priv->tx_skb_dmas));
  190. return 0;
  191. }
  192. static int meth_init_rx_ring(struct meth_private *priv)
  193. {
  194. int i;
  195. for (i = 0; i < RX_RING_ENTRIES; i++) {
  196. priv->rx_skbs[i] = alloc_skb(METH_RX_BUFF_SIZE, 0);
  197. /* 8byte status vector + 3quad padding + 2byte padding,
  198. * to put data on 64bit aligned boundary */
  199. skb_reserve(priv->rx_skbs[i],METH_RX_HEAD);
  200. priv->rx_ring[i]=(rx_packet*)(priv->rx_skbs[i]->head);
  201. /* I'll need to re-sync it after each RX */
  202. priv->rx_ring_dmas[i] =
  203. dma_map_single(&priv->pdev->dev, priv->rx_ring[i],
  204. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  205. mace->eth.rx_fifo = priv->rx_ring_dmas[i];
  206. }
  207. priv->rx_write = 0;
  208. return 0;
  209. }
  210. static void meth_free_tx_ring(struct meth_private *priv)
  211. {
  212. int i;
  213. /* Remove any pending skb */
  214. for (i = 0; i < TX_RING_ENTRIES; i++) {
  215. dev_kfree_skb(priv->tx_skbs[i]);
  216. priv->tx_skbs[i] = NULL;
  217. }
  218. dma_free_coherent(&priv->pdev->dev, TX_RING_BUFFER_SIZE, priv->tx_ring,
  219. priv->tx_ring_dma);
  220. }
  221. /* Presumes RX DMA engine is stopped, and RX fifo ring is reset */
  222. static void meth_free_rx_ring(struct meth_private *priv)
  223. {
  224. int i;
  225. for (i = 0; i < RX_RING_ENTRIES; i++) {
  226. dma_unmap_single(&priv->pdev->dev, priv->rx_ring_dmas[i],
  227. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  228. priv->rx_ring[i] = 0;
  229. priv->rx_ring_dmas[i] = 0;
  230. kfree_skb(priv->rx_skbs[i]);
  231. }
  232. }
  233. int meth_reset(struct net_device *dev)
  234. {
  235. struct meth_private *priv = netdev_priv(dev);
  236. /* Reset card */
  237. mace->eth.mac_ctrl = SGI_MAC_RESET;
  238. udelay(1);
  239. mace->eth.mac_ctrl = 0;
  240. udelay(25);
  241. /* Load ethernet address */
  242. load_eaddr(dev);
  243. /* Should load some "errata", but later */
  244. /* Check for device */
  245. if (mdio_probe(priv) < 0) {
  246. DPRINTK("Unable to find PHY\n");
  247. return -ENODEV;
  248. }
  249. /* Initial mode: 10 | Half-duplex | Accept normal packets */
  250. priv->mac_ctrl = METH_ACCEPT_MCAST | METH_DEFAULT_IPG;
  251. if (dev->flags & IFF_PROMISC)
  252. priv->mac_ctrl |= METH_PROMISC;
  253. mace->eth.mac_ctrl = priv->mac_ctrl;
  254. /* Autonegotiate speed and duplex mode */
  255. meth_check_link(dev);
  256. /* Now set dma control, but don't enable DMA, yet */
  257. priv->dma_ctrl = (4 << METH_RX_OFFSET_SHIFT) |
  258. (RX_RING_ENTRIES << METH_RX_DEPTH_SHIFT);
  259. mace->eth.dma_ctrl = priv->dma_ctrl;
  260. return 0;
  261. }
  262. /*============End Helper Routines=====================*/
  263. /*
  264. * Open and close
  265. */
  266. static int meth_open(struct net_device *dev)
  267. {
  268. struct meth_private *priv = netdev_priv(dev);
  269. int ret;
  270. priv->phy_addr = -1; /* No PHY is known yet... */
  271. /* Initialize the hardware */
  272. ret = meth_reset(dev);
  273. if (ret < 0)
  274. return ret;
  275. /* Allocate the ring buffers */
  276. ret = meth_init_tx_ring(priv);
  277. if (ret < 0)
  278. return ret;
  279. ret = meth_init_rx_ring(priv);
  280. if (ret < 0)
  281. goto out_free_tx_ring;
  282. ret = request_irq(dev->irq, meth_interrupt, 0, meth_str, dev);
  283. if (ret) {
  284. printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
  285. goto out_free_rx_ring;
  286. }
  287. /* Start DMA */
  288. priv->dma_ctrl |= METH_DMA_TX_EN | /*METH_DMA_TX_INT_EN |*/
  289. METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  290. mace->eth.dma_ctrl = priv->dma_ctrl;
  291. DPRINTK("About to start queue\n");
  292. netif_start_queue(dev);
  293. return 0;
  294. out_free_rx_ring:
  295. meth_free_rx_ring(priv);
  296. out_free_tx_ring:
  297. meth_free_tx_ring(priv);
  298. return ret;
  299. }
  300. static int meth_release(struct net_device *dev)
  301. {
  302. struct meth_private *priv = netdev_priv(dev);
  303. DPRINTK("Stopping queue\n");
  304. netif_stop_queue(dev); /* can't transmit any more */
  305. /* shut down DMA */
  306. priv->dma_ctrl &= ~(METH_DMA_TX_EN | METH_DMA_TX_INT_EN |
  307. METH_DMA_RX_EN | METH_DMA_RX_INT_EN);
  308. mace->eth.dma_ctrl = priv->dma_ctrl;
  309. free_irq(dev->irq, dev);
  310. meth_free_tx_ring(priv);
  311. meth_free_rx_ring(priv);
  312. return 0;
  313. }
  314. /*
  315. * Receive a packet: retrieve, encapsulate and pass over to upper levels
  316. */
  317. static void meth_rx(struct net_device* dev, unsigned long int_status)
  318. {
  319. struct sk_buff *skb;
  320. unsigned long status, flags;
  321. struct meth_private *priv = netdev_priv(dev);
  322. unsigned long fifo_rptr = (int_status & METH_INT_RX_RPTR_MASK) >> 8;
  323. spin_lock_irqsave(&priv->meth_lock, flags);
  324. priv->dma_ctrl &= ~METH_DMA_RX_INT_EN;
  325. mace->eth.dma_ctrl = priv->dma_ctrl;
  326. spin_unlock_irqrestore(&priv->meth_lock, flags);
  327. if (int_status & METH_INT_RX_UNDERFLOW) {
  328. fifo_rptr = (fifo_rptr - 1) & 0x0f;
  329. }
  330. while (priv->rx_write != fifo_rptr) {
  331. dma_unmap_single(&priv->pdev->dev,
  332. priv->rx_ring_dmas[priv->rx_write],
  333. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  334. status = priv->rx_ring[priv->rx_write]->status.raw;
  335. #if MFE_DEBUG
  336. if (!(status & METH_RX_ST_VALID)) {
  337. DPRINTK("Not received? status=%016lx\n",status);
  338. }
  339. #endif
  340. if ((!(status & METH_RX_STATUS_ERRORS)) && (status & METH_RX_ST_VALID)) {
  341. int len = (status & 0xffff) - 4; /* omit CRC */
  342. /* length sanity check */
  343. if (len < 60 || len > 1518) {
  344. printk(KERN_DEBUG "%s: bogus packet size: %ld, status=%#2Lx.\n",
  345. dev->name, priv->rx_write,
  346. priv->rx_ring[priv->rx_write]->status.raw);
  347. dev->stats.rx_errors++;
  348. dev->stats.rx_length_errors++;
  349. skb = priv->rx_skbs[priv->rx_write];
  350. } else {
  351. skb = alloc_skb(METH_RX_BUFF_SIZE, GFP_ATOMIC);
  352. if (!skb) {
  353. /* Ouch! No memory! Drop packet on the floor */
  354. DPRINTK("No mem: dropping packet\n");
  355. dev->stats.rx_dropped++;
  356. skb = priv->rx_skbs[priv->rx_write];
  357. } else {
  358. struct sk_buff *skb_c = priv->rx_skbs[priv->rx_write];
  359. /* 8byte status vector + 3quad padding + 2byte padding,
  360. * to put data on 64bit aligned boundary */
  361. skb_reserve(skb, METH_RX_HEAD);
  362. /* Write metadata, and then pass to the receive level */
  363. skb_put(skb_c, len);
  364. priv->rx_skbs[priv->rx_write] = skb;
  365. skb_c->protocol = eth_type_trans(skb_c, dev);
  366. dev->stats.rx_packets++;
  367. dev->stats.rx_bytes += len;
  368. netif_rx(skb_c);
  369. }
  370. }
  371. } else {
  372. dev->stats.rx_errors++;
  373. skb=priv->rx_skbs[priv->rx_write];
  374. #if MFE_DEBUG>0
  375. printk(KERN_WARNING "meth: RX error: status=0x%016lx\n",status);
  376. if(status&METH_RX_ST_RCV_CODE_VIOLATION)
  377. printk(KERN_WARNING "Receive Code Violation\n");
  378. if(status&METH_RX_ST_CRC_ERR)
  379. printk(KERN_WARNING "CRC error\n");
  380. if(status&METH_RX_ST_INV_PREAMBLE_CTX)
  381. printk(KERN_WARNING "Invalid Preamble Context\n");
  382. if(status&METH_RX_ST_LONG_EVT_SEEN)
  383. printk(KERN_WARNING "Long Event Seen...\n");
  384. if(status&METH_RX_ST_BAD_PACKET)
  385. printk(KERN_WARNING "Bad Packet\n");
  386. if(status&METH_RX_ST_CARRIER_EVT_SEEN)
  387. printk(KERN_WARNING "Carrier Event Seen\n");
  388. #endif
  389. }
  390. priv->rx_ring[priv->rx_write] = (rx_packet*)skb->head;
  391. priv->rx_ring[priv->rx_write]->status.raw = 0;
  392. priv->rx_ring_dmas[priv->rx_write] =
  393. dma_map_single(&priv->pdev->dev,
  394. priv->rx_ring[priv->rx_write],
  395. METH_RX_BUFF_SIZE, DMA_FROM_DEVICE);
  396. mace->eth.rx_fifo = priv->rx_ring_dmas[priv->rx_write];
  397. ADVANCE_RX_PTR(priv->rx_write);
  398. }
  399. spin_lock_irqsave(&priv->meth_lock, flags);
  400. /* In case there was underflow, and Rx DMA was disabled */
  401. priv->dma_ctrl |= METH_DMA_RX_INT_EN | METH_DMA_RX_EN;
  402. mace->eth.dma_ctrl = priv->dma_ctrl;
  403. mace->eth.int_stat = METH_INT_RX_THRESHOLD;
  404. spin_unlock_irqrestore(&priv->meth_lock, flags);
  405. }
  406. static int meth_tx_full(struct net_device *dev)
  407. {
  408. struct meth_private *priv = netdev_priv(dev);
  409. return priv->tx_count >= TX_RING_ENTRIES - 1;
  410. }
  411. static void meth_tx_cleanup(struct net_device* dev, unsigned long int_status)
  412. {
  413. struct meth_private *priv = netdev_priv(dev);
  414. unsigned long status, flags;
  415. struct sk_buff *skb;
  416. unsigned long rptr = (int_status&TX_INFO_RPTR) >> 16;
  417. spin_lock_irqsave(&priv->meth_lock, flags);
  418. /* Stop DMA notification */
  419. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  420. mace->eth.dma_ctrl = priv->dma_ctrl;
  421. while (priv->tx_read != rptr) {
  422. skb = priv->tx_skbs[priv->tx_read];
  423. status = priv->tx_ring[priv->tx_read].header.raw;
  424. #if MFE_DEBUG>=1
  425. if (priv->tx_read == priv->tx_write)
  426. DPRINTK("Auchi! tx_read=%d,tx_write=%d,rptr=%d?\n", priv->tx_read, priv->tx_write,rptr);
  427. #endif
  428. if (status & METH_TX_ST_DONE) {
  429. if (status & METH_TX_ST_SUCCESS){
  430. dev->stats.tx_packets++;
  431. dev->stats.tx_bytes += skb->len;
  432. } else {
  433. dev->stats.tx_errors++;
  434. #if MFE_DEBUG>=1
  435. DPRINTK("TX error: status=%016lx <",status);
  436. if(status & METH_TX_ST_SUCCESS)
  437. printk(" SUCCESS");
  438. if(status & METH_TX_ST_TOOLONG)
  439. printk(" TOOLONG");
  440. if(status & METH_TX_ST_UNDERRUN)
  441. printk(" UNDERRUN");
  442. if(status & METH_TX_ST_EXCCOLL)
  443. printk(" EXCCOLL");
  444. if(status & METH_TX_ST_DEFER)
  445. printk(" DEFER");
  446. if(status & METH_TX_ST_LATECOLL)
  447. printk(" LATECOLL");
  448. printk(" >\n");
  449. #endif
  450. }
  451. } else {
  452. DPRINTK("RPTR points us here, but packet not done?\n");
  453. break;
  454. }
  455. dev_consume_skb_irq(skb);
  456. priv->tx_skbs[priv->tx_read] = NULL;
  457. priv->tx_ring[priv->tx_read].header.raw = 0;
  458. priv->tx_read = (priv->tx_read+1)&(TX_RING_ENTRIES-1);
  459. priv->tx_count--;
  460. }
  461. /* wake up queue if it was stopped */
  462. if (netif_queue_stopped(dev) && !meth_tx_full(dev)) {
  463. netif_wake_queue(dev);
  464. }
  465. mace->eth.int_stat = METH_INT_TX_EMPTY | METH_INT_TX_PKT;
  466. spin_unlock_irqrestore(&priv->meth_lock, flags);
  467. }
  468. static void meth_error(struct net_device* dev, unsigned status)
  469. {
  470. struct meth_private *priv = netdev_priv(dev);
  471. unsigned long flags;
  472. printk(KERN_WARNING "meth: error status: 0x%08x\n",status);
  473. /* check for errors too... */
  474. if (status & (METH_INT_TX_LINK_FAIL))
  475. printk(KERN_WARNING "meth: link failure\n");
  476. /* Should I do full reset in this case? */
  477. if (status & (METH_INT_MEM_ERROR))
  478. printk(KERN_WARNING "meth: memory error\n");
  479. if (status & (METH_INT_TX_ABORT))
  480. printk(KERN_WARNING "meth: aborted\n");
  481. if (status & (METH_INT_RX_OVERFLOW))
  482. printk(KERN_WARNING "meth: Rx overflow\n");
  483. if (status & (METH_INT_RX_UNDERFLOW)) {
  484. printk(KERN_WARNING "meth: Rx underflow\n");
  485. spin_lock_irqsave(&priv->meth_lock, flags);
  486. mace->eth.int_stat = METH_INT_RX_UNDERFLOW;
  487. /* more underflow interrupts will be delivered,
  488. * effectively throwing us into an infinite loop.
  489. * Thus I stop processing Rx in this case. */
  490. priv->dma_ctrl &= ~METH_DMA_RX_EN;
  491. mace->eth.dma_ctrl = priv->dma_ctrl;
  492. DPRINTK("Disabled meth Rx DMA temporarily\n");
  493. spin_unlock_irqrestore(&priv->meth_lock, flags);
  494. }
  495. mace->eth.int_stat = METH_INT_ERROR;
  496. }
  497. /*
  498. * The typical interrupt entry point
  499. */
  500. static irqreturn_t meth_interrupt(int irq, void *dev_id)
  501. {
  502. struct net_device *dev = (struct net_device *)dev_id;
  503. struct meth_private *priv = netdev_priv(dev);
  504. unsigned long status;
  505. status = mace->eth.int_stat;
  506. while (status & 0xff) {
  507. /* First handle errors - if we get Rx underflow,
  508. * Rx DMA will be disabled, and Rx handler will reenable
  509. * it. I don't think it's possible to get Rx underflow,
  510. * without getting Rx interrupt */
  511. if (status & METH_INT_ERROR) {
  512. meth_error(dev, status);
  513. }
  514. if (status & (METH_INT_TX_EMPTY | METH_INT_TX_PKT)) {
  515. /* a transmission is over: free the skb */
  516. meth_tx_cleanup(dev, status);
  517. }
  518. if (status & METH_INT_RX_THRESHOLD) {
  519. if (!(priv->dma_ctrl & METH_DMA_RX_INT_EN))
  520. break;
  521. /* send it to meth_rx for handling */
  522. meth_rx(dev, status);
  523. }
  524. status = mace->eth.int_stat;
  525. }
  526. return IRQ_HANDLED;
  527. }
  528. /*
  529. * Transmits packets that fit into TX descriptor (are <=120B)
  530. */
  531. static void meth_tx_short_prepare(struct meth_private *priv,
  532. struct sk_buff *skb)
  533. {
  534. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  535. int len = (skb->len < ETH_ZLEN) ? ETH_ZLEN : skb->len;
  536. desc->header.raw = METH_TX_CMD_INT_EN | (len-1) | ((128-len) << 16);
  537. /* maybe I should set whole thing to 0 first... */
  538. skb_copy_from_linear_data(skb, desc->data.dt + (120 - len), skb->len);
  539. if (skb->len < len)
  540. memset(desc->data.dt + 120 - len + skb->len, 0, len-skb->len);
  541. }
  542. #define TX_CATBUF1 BIT(25)
  543. static void meth_tx_1page_prepare(struct meth_private *priv,
  544. struct sk_buff *skb)
  545. {
  546. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  547. void *buffer_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  548. int unaligned_len = (int)((unsigned long)buffer_data - (unsigned long)skb->data);
  549. int buffer_len = skb->len - unaligned_len;
  550. dma_addr_t catbuf;
  551. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | (skb->len - 1);
  552. /* unaligned part */
  553. if (unaligned_len) {
  554. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  555. unaligned_len);
  556. desc->header.raw |= (128 - unaligned_len) << 16;
  557. }
  558. /* first page */
  559. catbuf = dma_map_single(&priv->pdev->dev, buffer_data, buffer_len,
  560. DMA_TO_DEVICE);
  561. desc->data.cat_buf[0].form.start_addr = catbuf >> 3;
  562. desc->data.cat_buf[0].form.len = buffer_len - 1;
  563. }
  564. #define TX_CATBUF2 BIT(26)
  565. static void meth_tx_2page_prepare(struct meth_private *priv,
  566. struct sk_buff *skb)
  567. {
  568. tx_packet *desc = &priv->tx_ring[priv->tx_write];
  569. void *buffer1_data = (void *)(((unsigned long)skb->data + 7) & ~7);
  570. void *buffer2_data = (void *)PAGE_ALIGN((unsigned long)skb->data);
  571. int unaligned_len = (int)((unsigned long)buffer1_data - (unsigned long)skb->data);
  572. int buffer1_len = (int)((unsigned long)buffer2_data - (unsigned long)buffer1_data);
  573. int buffer2_len = skb->len - buffer1_len - unaligned_len;
  574. dma_addr_t catbuf1, catbuf2;
  575. desc->header.raw = METH_TX_CMD_INT_EN | TX_CATBUF1 | TX_CATBUF2| (skb->len - 1);
  576. /* unaligned part */
  577. if (unaligned_len){
  578. skb_copy_from_linear_data(skb, desc->data.dt + (120 - unaligned_len),
  579. unaligned_len);
  580. desc->header.raw |= (128 - unaligned_len) << 16;
  581. }
  582. /* first page */
  583. catbuf1 = dma_map_single(&priv->pdev->dev, buffer1_data, buffer1_len,
  584. DMA_TO_DEVICE);
  585. desc->data.cat_buf[0].form.start_addr = catbuf1 >> 3;
  586. desc->data.cat_buf[0].form.len = buffer1_len - 1;
  587. /* second page */
  588. catbuf2 = dma_map_single(&priv->pdev->dev, buffer2_data, buffer2_len,
  589. DMA_TO_DEVICE);
  590. desc->data.cat_buf[1].form.start_addr = catbuf2 >> 3;
  591. desc->data.cat_buf[1].form.len = buffer2_len - 1;
  592. }
  593. static void meth_add_to_tx_ring(struct meth_private *priv, struct sk_buff *skb)
  594. {
  595. /* Remember the skb, so we can free it at interrupt time */
  596. priv->tx_skbs[priv->tx_write] = skb;
  597. if (skb->len <= 120) {
  598. /* Whole packet fits into descriptor */
  599. meth_tx_short_prepare(priv, skb);
  600. } else if (PAGE_ALIGN((unsigned long)skb->data) !=
  601. PAGE_ALIGN((unsigned long)skb->data + skb->len - 1)) {
  602. /* Packet crosses page boundary */
  603. meth_tx_2page_prepare(priv, skb);
  604. } else {
  605. /* Packet is in one page */
  606. meth_tx_1page_prepare(priv, skb);
  607. }
  608. priv->tx_write = (priv->tx_write + 1) & (TX_RING_ENTRIES - 1);
  609. mace->eth.tx_info = priv->tx_write;
  610. priv->tx_count++;
  611. }
  612. /*
  613. * Transmit a packet (called by the kernel)
  614. */
  615. static netdev_tx_t meth_tx(struct sk_buff *skb, struct net_device *dev)
  616. {
  617. struct meth_private *priv = netdev_priv(dev);
  618. unsigned long flags;
  619. spin_lock_irqsave(&priv->meth_lock, flags);
  620. /* Stop DMA notification */
  621. priv->dma_ctrl &= ~(METH_DMA_TX_INT_EN);
  622. mace->eth.dma_ctrl = priv->dma_ctrl;
  623. meth_add_to_tx_ring(priv, skb);
  624. netif_trans_update(dev); /* save the timestamp */
  625. /* If TX ring is full, tell the upper layer to stop sending packets */
  626. if (meth_tx_full(dev)) {
  627. printk(KERN_DEBUG "TX full: stopping\n");
  628. netif_stop_queue(dev);
  629. }
  630. /* Restart DMA notification */
  631. priv->dma_ctrl |= METH_DMA_TX_INT_EN;
  632. mace->eth.dma_ctrl = priv->dma_ctrl;
  633. spin_unlock_irqrestore(&priv->meth_lock, flags);
  634. return NETDEV_TX_OK;
  635. }
  636. /*
  637. * Deal with a transmit timeout.
  638. */
  639. static void meth_tx_timeout(struct net_device *dev, unsigned int txqueue)
  640. {
  641. struct meth_private *priv = netdev_priv(dev);
  642. unsigned long flags;
  643. printk(KERN_WARNING "%s: transmit timed out\n", dev->name);
  644. /* Protect against concurrent rx interrupts */
  645. spin_lock_irqsave(&priv->meth_lock,flags);
  646. /* Try to reset the interface. */
  647. meth_reset(dev);
  648. dev->stats.tx_errors++;
  649. /* Clear all rings */
  650. meth_free_tx_ring(priv);
  651. meth_free_rx_ring(priv);
  652. meth_init_tx_ring(priv);
  653. meth_init_rx_ring(priv);
  654. /* Restart dma */
  655. priv->dma_ctrl |= METH_DMA_TX_EN | METH_DMA_RX_EN | METH_DMA_RX_INT_EN;
  656. mace->eth.dma_ctrl = priv->dma_ctrl;
  657. /* Enable interrupt */
  658. spin_unlock_irqrestore(&priv->meth_lock, flags);
  659. netif_trans_update(dev); /* prevent tx timeout */
  660. netif_wake_queue(dev);
  661. }
  662. /*
  663. * Ioctl commands
  664. */
  665. static int meth_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  666. {
  667. /* XXX Not yet implemented */
  668. switch(cmd) {
  669. case SIOCGMIIPHY:
  670. case SIOCGMIIREG:
  671. case SIOCSMIIREG:
  672. default:
  673. return -EOPNOTSUPP;
  674. }
  675. }
  676. static void meth_set_rx_mode(struct net_device *dev)
  677. {
  678. struct meth_private *priv = netdev_priv(dev);
  679. unsigned long flags;
  680. netif_stop_queue(dev);
  681. spin_lock_irqsave(&priv->meth_lock, flags);
  682. priv->mac_ctrl &= ~METH_PROMISC;
  683. if (dev->flags & IFF_PROMISC) {
  684. priv->mac_ctrl |= METH_PROMISC;
  685. priv->mcast_filter = 0xffffffffffffffffUL;
  686. } else if ((netdev_mc_count(dev) > METH_MCF_LIMIT) ||
  687. (dev->flags & IFF_ALLMULTI)) {
  688. priv->mac_ctrl |= METH_ACCEPT_AMCAST;
  689. priv->mcast_filter = 0xffffffffffffffffUL;
  690. } else {
  691. struct netdev_hw_addr *ha;
  692. priv->mac_ctrl |= METH_ACCEPT_MCAST;
  693. netdev_for_each_mc_addr(ha, dev)
  694. set_bit((ether_crc(ETH_ALEN, ha->addr) >> 26),
  695. (volatile unsigned long *)&priv->mcast_filter);
  696. }
  697. /* Write the changes to the chip registers. */
  698. mace->eth.mac_ctrl = priv->mac_ctrl;
  699. mace->eth.mcast_filter = priv->mcast_filter;
  700. /* Done! */
  701. spin_unlock_irqrestore(&priv->meth_lock, flags);
  702. netif_wake_queue(dev);
  703. }
  704. static const struct net_device_ops meth_netdev_ops = {
  705. .ndo_open = meth_open,
  706. .ndo_stop = meth_release,
  707. .ndo_start_xmit = meth_tx,
  708. .ndo_eth_ioctl = meth_ioctl,
  709. .ndo_tx_timeout = meth_tx_timeout,
  710. .ndo_validate_addr = eth_validate_addr,
  711. .ndo_set_mac_address = eth_mac_addr,
  712. .ndo_set_rx_mode = meth_set_rx_mode,
  713. };
  714. /*
  715. * The init function.
  716. */
  717. static int meth_probe(struct platform_device *pdev)
  718. {
  719. struct net_device *dev;
  720. struct meth_private *priv;
  721. int err;
  722. dev = alloc_etherdev(sizeof(struct meth_private));
  723. if (!dev)
  724. return -ENOMEM;
  725. dev->netdev_ops = &meth_netdev_ops;
  726. dev->watchdog_timeo = timeout;
  727. dev->irq = MACE_ETHERNET_IRQ;
  728. dev->base_addr = (unsigned long)&mace->eth;
  729. eth_hw_addr_set(dev, o2meth_eaddr);
  730. priv = netdev_priv(dev);
  731. priv->pdev = pdev;
  732. spin_lock_init(&priv->meth_lock);
  733. SET_NETDEV_DEV(dev, &pdev->dev);
  734. err = register_netdev(dev);
  735. if (err) {
  736. free_netdev(dev);
  737. return err;
  738. }
  739. printk(KERN_INFO "%s: SGI MACE Ethernet rev. %d\n",
  740. dev->name, (unsigned int)(mace->eth.mac_ctrl >> 29));
  741. return 0;
  742. }
  743. static int meth_remove(struct platform_device *pdev)
  744. {
  745. struct net_device *dev = platform_get_drvdata(pdev);
  746. unregister_netdev(dev);
  747. free_netdev(dev);
  748. return 0;
  749. }
  750. static struct platform_driver meth_driver = {
  751. .probe = meth_probe,
  752. .remove = meth_remove,
  753. .driver = {
  754. .name = "meth",
  755. }
  756. };
  757. module_platform_driver(meth_driver);
  758. MODULE_AUTHOR("Ilya Volynets <[email protected]>");
  759. MODULE_DESCRIPTION("SGI O2 Builtin Fast Ethernet driver");
  760. MODULE_LICENSE("GPL");
  761. MODULE_ALIAS("platform:meth");