sh_eth.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* SuperH Ethernet device driver
  3. *
  4. * Copyright (C) 2014 Renesas Electronics Corporation
  5. * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
  6. * Copyright (C) 2008-2014 Renesas Solutions Corp.
  7. * Copyright (C) 2013-2017 Cogent Embedded, Inc.
  8. * Copyright (C) 2014 Codethink Limited
  9. */
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/spinlock.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/dma-mapping.h>
  15. #include <linux/etherdevice.h>
  16. #include <linux/delay.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/mdio-bitbang.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/of.h>
  21. #include <linux/of_device.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_net.h>
  24. #include <linux/phy.h>
  25. #include <linux/cache.h>
  26. #include <linux/io.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/slab.h>
  29. #include <linux/ethtool.h>
  30. #include <linux/if_vlan.h>
  31. #include <linux/sh_eth.h>
  32. #include <linux/of_mdio.h>
  33. #include "sh_eth.h"
  34. #define SH_ETH_DEF_MSG_ENABLE \
  35. (NETIF_MSG_LINK | \
  36. NETIF_MSG_TIMER | \
  37. NETIF_MSG_RX_ERR| \
  38. NETIF_MSG_TX_ERR)
  39. #define SH_ETH_OFFSET_INVALID ((u16)~0)
  40. #define SH_ETH_OFFSET_DEFAULTS \
  41. [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
  42. /* use some intentionally tricky logic here to initialize the whole struct to
  43. * 0xffff, but then override certain fields, requiring us to indicate that we
  44. * "know" that there are overrides in this structure, and we'll need to disable
  45. * that warning from W=1 builds. GCC has supported this option since 4.2.X, but
  46. * the macros available to do this only define GCC 8.
  47. */
  48. __diag_push();
  49. __diag_ignore(GCC, 8, "-Woverride-init",
  50. "logic to initialize all and then override some is OK");
  51. static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
  52. SH_ETH_OFFSET_DEFAULTS,
  53. [EDSR] = 0x0000,
  54. [EDMR] = 0x0400,
  55. [EDTRR] = 0x0408,
  56. [EDRRR] = 0x0410,
  57. [EESR] = 0x0428,
  58. [EESIPR] = 0x0430,
  59. [TDLAR] = 0x0010,
  60. [TDFAR] = 0x0014,
  61. [TDFXR] = 0x0018,
  62. [TDFFR] = 0x001c,
  63. [RDLAR] = 0x0030,
  64. [RDFAR] = 0x0034,
  65. [RDFXR] = 0x0038,
  66. [RDFFR] = 0x003c,
  67. [TRSCER] = 0x0438,
  68. [RMFCR] = 0x0440,
  69. [TFTR] = 0x0448,
  70. [FDR] = 0x0450,
  71. [RMCR] = 0x0458,
  72. [RPADIR] = 0x0460,
  73. [FCFTR] = 0x0468,
  74. [CSMR] = 0x04E4,
  75. [ECMR] = 0x0500,
  76. [ECSR] = 0x0510,
  77. [ECSIPR] = 0x0518,
  78. [PIR] = 0x0520,
  79. [PSR] = 0x0528,
  80. [PIPR] = 0x052c,
  81. [RFLR] = 0x0508,
  82. [APR] = 0x0554,
  83. [MPR] = 0x0558,
  84. [PFTCR] = 0x055c,
  85. [PFRCR] = 0x0560,
  86. [TPAUSER] = 0x0564,
  87. [GECMR] = 0x05b0,
  88. [BCULR] = 0x05b4,
  89. [MAHR] = 0x05c0,
  90. [MALR] = 0x05c8,
  91. [TROCR] = 0x0700,
  92. [CDCR] = 0x0708,
  93. [LCCR] = 0x0710,
  94. [CEFCR] = 0x0740,
  95. [FRECR] = 0x0748,
  96. [TSFRCR] = 0x0750,
  97. [TLFRCR] = 0x0758,
  98. [RFCR] = 0x0760,
  99. [CERCR] = 0x0768,
  100. [CEECR] = 0x0770,
  101. [MAFCR] = 0x0778,
  102. [RMII_MII] = 0x0790,
  103. [ARSTR] = 0x0000,
  104. [TSU_CTRST] = 0x0004,
  105. [TSU_FWEN0] = 0x0010,
  106. [TSU_FWEN1] = 0x0014,
  107. [TSU_FCM] = 0x0018,
  108. [TSU_BSYSL0] = 0x0020,
  109. [TSU_BSYSL1] = 0x0024,
  110. [TSU_PRISL0] = 0x0028,
  111. [TSU_PRISL1] = 0x002c,
  112. [TSU_FWSL0] = 0x0030,
  113. [TSU_FWSL1] = 0x0034,
  114. [TSU_FWSLC] = 0x0038,
  115. [TSU_QTAGM0] = 0x0040,
  116. [TSU_QTAGM1] = 0x0044,
  117. [TSU_FWSR] = 0x0050,
  118. [TSU_FWINMK] = 0x0054,
  119. [TSU_ADQT0] = 0x0048,
  120. [TSU_ADQT1] = 0x004c,
  121. [TSU_VTAG0] = 0x0058,
  122. [TSU_VTAG1] = 0x005c,
  123. [TSU_ADSBSY] = 0x0060,
  124. [TSU_TEN] = 0x0064,
  125. [TSU_POST1] = 0x0070,
  126. [TSU_POST2] = 0x0074,
  127. [TSU_POST3] = 0x0078,
  128. [TSU_POST4] = 0x007c,
  129. [TSU_ADRH0] = 0x0100,
  130. [TXNLCR0] = 0x0080,
  131. [TXALCR0] = 0x0084,
  132. [RXNLCR0] = 0x0088,
  133. [RXALCR0] = 0x008c,
  134. [FWNLCR0] = 0x0090,
  135. [FWALCR0] = 0x0094,
  136. [TXNLCR1] = 0x00a0,
  137. [TXALCR1] = 0x00a4,
  138. [RXNLCR1] = 0x00a8,
  139. [RXALCR1] = 0x00ac,
  140. [FWNLCR1] = 0x00b0,
  141. [FWALCR1] = 0x00b4,
  142. };
  143. static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
  144. SH_ETH_OFFSET_DEFAULTS,
  145. [ECMR] = 0x0300,
  146. [RFLR] = 0x0308,
  147. [ECSR] = 0x0310,
  148. [ECSIPR] = 0x0318,
  149. [PIR] = 0x0320,
  150. [PSR] = 0x0328,
  151. [RDMLR] = 0x0340,
  152. [IPGR] = 0x0350,
  153. [APR] = 0x0354,
  154. [MPR] = 0x0358,
  155. [RFCF] = 0x0360,
  156. [TPAUSER] = 0x0364,
  157. [TPAUSECR] = 0x0368,
  158. [MAHR] = 0x03c0,
  159. [MALR] = 0x03c8,
  160. [TROCR] = 0x03d0,
  161. [CDCR] = 0x03d4,
  162. [LCCR] = 0x03d8,
  163. [CNDCR] = 0x03dc,
  164. [CEFCR] = 0x03e4,
  165. [FRECR] = 0x03e8,
  166. [TSFRCR] = 0x03ec,
  167. [TLFRCR] = 0x03f0,
  168. [RFCR] = 0x03f4,
  169. [MAFCR] = 0x03f8,
  170. [EDMR] = 0x0200,
  171. [EDTRR] = 0x0208,
  172. [EDRRR] = 0x0210,
  173. [TDLAR] = 0x0218,
  174. [RDLAR] = 0x0220,
  175. [EESR] = 0x0228,
  176. [EESIPR] = 0x0230,
  177. [TRSCER] = 0x0238,
  178. [RMFCR] = 0x0240,
  179. [TFTR] = 0x0248,
  180. [FDR] = 0x0250,
  181. [RMCR] = 0x0258,
  182. [TFUCR] = 0x0264,
  183. [RFOCR] = 0x0268,
  184. [RMIIMODE] = 0x026c,
  185. [FCFTR] = 0x0270,
  186. [TRIMD] = 0x027c,
  187. };
  188. static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
  189. SH_ETH_OFFSET_DEFAULTS,
  190. [ECMR] = 0x0100,
  191. [RFLR] = 0x0108,
  192. [ECSR] = 0x0110,
  193. [ECSIPR] = 0x0118,
  194. [PIR] = 0x0120,
  195. [PSR] = 0x0128,
  196. [RDMLR] = 0x0140,
  197. [IPGR] = 0x0150,
  198. [APR] = 0x0154,
  199. [MPR] = 0x0158,
  200. [TPAUSER] = 0x0164,
  201. [RFCF] = 0x0160,
  202. [TPAUSECR] = 0x0168,
  203. [BCFRR] = 0x016c,
  204. [MAHR] = 0x01c0,
  205. [MALR] = 0x01c8,
  206. [TROCR] = 0x01d0,
  207. [CDCR] = 0x01d4,
  208. [LCCR] = 0x01d8,
  209. [CNDCR] = 0x01dc,
  210. [CEFCR] = 0x01e4,
  211. [FRECR] = 0x01e8,
  212. [TSFRCR] = 0x01ec,
  213. [TLFRCR] = 0x01f0,
  214. [RFCR] = 0x01f4,
  215. [MAFCR] = 0x01f8,
  216. [RTRATE] = 0x01fc,
  217. [EDMR] = 0x0000,
  218. [EDTRR] = 0x0008,
  219. [EDRRR] = 0x0010,
  220. [TDLAR] = 0x0018,
  221. [RDLAR] = 0x0020,
  222. [EESR] = 0x0028,
  223. [EESIPR] = 0x0030,
  224. [TRSCER] = 0x0038,
  225. [RMFCR] = 0x0040,
  226. [TFTR] = 0x0048,
  227. [FDR] = 0x0050,
  228. [RMCR] = 0x0058,
  229. [TFUCR] = 0x0064,
  230. [RFOCR] = 0x0068,
  231. [FCFTR] = 0x0070,
  232. [RPADIR] = 0x0078,
  233. [TRIMD] = 0x007c,
  234. [RBWAR] = 0x00c8,
  235. [RDFAR] = 0x00cc,
  236. [TBRAR] = 0x00d4,
  237. [TDFAR] = 0x00d8,
  238. };
  239. static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
  240. SH_ETH_OFFSET_DEFAULTS,
  241. [EDMR] = 0x0000,
  242. [EDTRR] = 0x0004,
  243. [EDRRR] = 0x0008,
  244. [TDLAR] = 0x000c,
  245. [RDLAR] = 0x0010,
  246. [EESR] = 0x0014,
  247. [EESIPR] = 0x0018,
  248. [TRSCER] = 0x001c,
  249. [RMFCR] = 0x0020,
  250. [TFTR] = 0x0024,
  251. [FDR] = 0x0028,
  252. [RMCR] = 0x002c,
  253. [EDOCR] = 0x0030,
  254. [FCFTR] = 0x0034,
  255. [RPADIR] = 0x0038,
  256. [TRIMD] = 0x003c,
  257. [RBWAR] = 0x0040,
  258. [RDFAR] = 0x0044,
  259. [TBRAR] = 0x004c,
  260. [TDFAR] = 0x0050,
  261. [ECMR] = 0x0160,
  262. [ECSR] = 0x0164,
  263. [ECSIPR] = 0x0168,
  264. [PIR] = 0x016c,
  265. [MAHR] = 0x0170,
  266. [MALR] = 0x0174,
  267. [RFLR] = 0x0178,
  268. [PSR] = 0x017c,
  269. [TROCR] = 0x0180,
  270. [CDCR] = 0x0184,
  271. [LCCR] = 0x0188,
  272. [CNDCR] = 0x018c,
  273. [CEFCR] = 0x0194,
  274. [FRECR] = 0x0198,
  275. [TSFRCR] = 0x019c,
  276. [TLFRCR] = 0x01a0,
  277. [RFCR] = 0x01a4,
  278. [MAFCR] = 0x01a8,
  279. [IPGR] = 0x01b4,
  280. [APR] = 0x01b8,
  281. [MPR] = 0x01bc,
  282. [TPAUSER] = 0x01c4,
  283. [BCFR] = 0x01cc,
  284. [ARSTR] = 0x0000,
  285. [TSU_CTRST] = 0x0004,
  286. [TSU_FWEN0] = 0x0010,
  287. [TSU_FWEN1] = 0x0014,
  288. [TSU_FCM] = 0x0018,
  289. [TSU_BSYSL0] = 0x0020,
  290. [TSU_BSYSL1] = 0x0024,
  291. [TSU_PRISL0] = 0x0028,
  292. [TSU_PRISL1] = 0x002c,
  293. [TSU_FWSL0] = 0x0030,
  294. [TSU_FWSL1] = 0x0034,
  295. [TSU_FWSLC] = 0x0038,
  296. [TSU_QTAGM0] = 0x0040,
  297. [TSU_QTAGM1] = 0x0044,
  298. [TSU_ADQT0] = 0x0048,
  299. [TSU_ADQT1] = 0x004c,
  300. [TSU_FWSR] = 0x0050,
  301. [TSU_FWINMK] = 0x0054,
  302. [TSU_ADSBSY] = 0x0060,
  303. [TSU_TEN] = 0x0064,
  304. [TSU_POST1] = 0x0070,
  305. [TSU_POST2] = 0x0074,
  306. [TSU_POST3] = 0x0078,
  307. [TSU_POST4] = 0x007c,
  308. [TXNLCR0] = 0x0080,
  309. [TXALCR0] = 0x0084,
  310. [RXNLCR0] = 0x0088,
  311. [RXALCR0] = 0x008c,
  312. [FWNLCR0] = 0x0090,
  313. [FWALCR0] = 0x0094,
  314. [TXNLCR1] = 0x00a0,
  315. [TXALCR1] = 0x00a4,
  316. [RXNLCR1] = 0x00a8,
  317. [RXALCR1] = 0x00ac,
  318. [FWNLCR1] = 0x00b0,
  319. [FWALCR1] = 0x00b4,
  320. [TSU_ADRH0] = 0x0100,
  321. };
  322. __diag_pop();
  323. static void sh_eth_rcv_snd_disable(struct net_device *ndev);
  324. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
  325. static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
  326. {
  327. struct sh_eth_private *mdp = netdev_priv(ndev);
  328. u16 offset = mdp->reg_offset[enum_index];
  329. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  330. return;
  331. iowrite32(data, mdp->addr + offset);
  332. }
  333. static u32 sh_eth_read(struct net_device *ndev, int enum_index)
  334. {
  335. struct sh_eth_private *mdp = netdev_priv(ndev);
  336. u16 offset = mdp->reg_offset[enum_index];
  337. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  338. return ~0U;
  339. return ioread32(mdp->addr + offset);
  340. }
  341. static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
  342. u32 set)
  343. {
  344. sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
  345. enum_index);
  346. }
  347. static u16 sh_eth_tsu_get_offset(struct sh_eth_private *mdp, int enum_index)
  348. {
  349. return mdp->reg_offset[enum_index];
  350. }
  351. static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
  352. int enum_index)
  353. {
  354. u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
  355. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  356. return;
  357. iowrite32(data, mdp->tsu_addr + offset);
  358. }
  359. static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
  360. {
  361. u16 offset = sh_eth_tsu_get_offset(mdp, enum_index);
  362. if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
  363. return ~0U;
  364. return ioread32(mdp->tsu_addr + offset);
  365. }
  366. static void sh_eth_soft_swap(char *src, int len)
  367. {
  368. #ifdef __LITTLE_ENDIAN
  369. u32 *p = (u32 *)src;
  370. u32 *maxp = p + DIV_ROUND_UP(len, sizeof(u32));
  371. for (; p < maxp; p++)
  372. *p = swab32(*p);
  373. #endif
  374. }
  375. static void sh_eth_select_mii(struct net_device *ndev)
  376. {
  377. struct sh_eth_private *mdp = netdev_priv(ndev);
  378. u32 value;
  379. switch (mdp->phy_interface) {
  380. case PHY_INTERFACE_MODE_RGMII ... PHY_INTERFACE_MODE_RGMII_TXID:
  381. value = 0x3;
  382. break;
  383. case PHY_INTERFACE_MODE_GMII:
  384. value = 0x2;
  385. break;
  386. case PHY_INTERFACE_MODE_MII:
  387. value = 0x1;
  388. break;
  389. case PHY_INTERFACE_MODE_RMII:
  390. value = 0x0;
  391. break;
  392. default:
  393. netdev_warn(ndev,
  394. "PHY interface mode was not setup. Set to MII.\n");
  395. value = 0x1;
  396. break;
  397. }
  398. sh_eth_write(ndev, value, RMII_MII);
  399. }
  400. static void sh_eth_set_duplex(struct net_device *ndev)
  401. {
  402. struct sh_eth_private *mdp = netdev_priv(ndev);
  403. sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
  404. }
  405. static void sh_eth_chip_reset(struct net_device *ndev)
  406. {
  407. struct sh_eth_private *mdp = netdev_priv(ndev);
  408. /* reset device */
  409. sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
  410. mdelay(1);
  411. }
  412. static int sh_eth_soft_reset(struct net_device *ndev)
  413. {
  414. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
  415. mdelay(3);
  416. sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
  417. return 0;
  418. }
  419. static int sh_eth_check_soft_reset(struct net_device *ndev)
  420. {
  421. int cnt;
  422. for (cnt = 100; cnt > 0; cnt--) {
  423. if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
  424. return 0;
  425. mdelay(1);
  426. }
  427. netdev_err(ndev, "Device reset failed\n");
  428. return -ETIMEDOUT;
  429. }
  430. static int sh_eth_soft_reset_gether(struct net_device *ndev)
  431. {
  432. struct sh_eth_private *mdp = netdev_priv(ndev);
  433. int ret;
  434. sh_eth_write(ndev, EDSR_ENALL, EDSR);
  435. sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
  436. ret = sh_eth_check_soft_reset(ndev);
  437. if (ret)
  438. return ret;
  439. /* Table Init */
  440. sh_eth_write(ndev, 0, TDLAR);
  441. sh_eth_write(ndev, 0, TDFAR);
  442. sh_eth_write(ndev, 0, TDFXR);
  443. sh_eth_write(ndev, 0, TDFFR);
  444. sh_eth_write(ndev, 0, RDLAR);
  445. sh_eth_write(ndev, 0, RDFAR);
  446. sh_eth_write(ndev, 0, RDFXR);
  447. sh_eth_write(ndev, 0, RDFFR);
  448. /* Reset HW CRC register */
  449. if (mdp->cd->csmr)
  450. sh_eth_write(ndev, 0, CSMR);
  451. /* Select MII mode */
  452. if (mdp->cd->select_mii)
  453. sh_eth_select_mii(ndev);
  454. return ret;
  455. }
  456. static void sh_eth_set_rate_gether(struct net_device *ndev)
  457. {
  458. struct sh_eth_private *mdp = netdev_priv(ndev);
  459. if (WARN_ON(!mdp->cd->gecmr))
  460. return;
  461. switch (mdp->speed) {
  462. case 10: /* 10BASE */
  463. sh_eth_write(ndev, GECMR_10, GECMR);
  464. break;
  465. case 100:/* 100BASE */
  466. sh_eth_write(ndev, GECMR_100, GECMR);
  467. break;
  468. case 1000: /* 1000BASE */
  469. sh_eth_write(ndev, GECMR_1000, GECMR);
  470. break;
  471. }
  472. }
  473. #ifdef CONFIG_OF
  474. /* R7S72100 */
  475. static struct sh_eth_cpu_data r7s72100_data = {
  476. .soft_reset = sh_eth_soft_reset_gether,
  477. .chip_reset = sh_eth_chip_reset,
  478. .set_duplex = sh_eth_set_duplex,
  479. .register_type = SH_ETH_REG_GIGABIT,
  480. .edtrr_trns = EDTRR_TRNS_GETHER,
  481. .ecsr_value = ECSR_ICD,
  482. .ecsipr_value = ECSIPR_ICDIP,
  483. .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
  484. EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
  485. EESIPR_ECIIP |
  486. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  487. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  488. EESIPR_RMAFIP | EESIPR_RRFIP |
  489. EESIPR_RTLFIP | EESIPR_RTSFIP |
  490. EESIPR_PREIP | EESIPR_CERFIP,
  491. .tx_check = EESR_TC1 | EESR_FTC,
  492. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  493. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  494. EESR_TDE,
  495. .fdr_value = 0x0000070f,
  496. .trscer_err_mask = TRSCER_RMAFCE | TRSCER_RRFCE,
  497. .no_psr = 1,
  498. .apr = 1,
  499. .mpr = 1,
  500. .tpauser = 1,
  501. .hw_swap = 1,
  502. .rpadir = 1,
  503. .no_trimd = 1,
  504. .no_ade = 1,
  505. .xdfar_rw = 1,
  506. .csmr = 1,
  507. .rx_csum = 1,
  508. .tsu = 1,
  509. .no_tx_cntrs = 1,
  510. };
  511. static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
  512. {
  513. sh_eth_chip_reset(ndev);
  514. sh_eth_select_mii(ndev);
  515. }
  516. /* R8A7740 */
  517. static struct sh_eth_cpu_data r8a7740_data = {
  518. .soft_reset = sh_eth_soft_reset_gether,
  519. .chip_reset = sh_eth_chip_reset_r8a7740,
  520. .set_duplex = sh_eth_set_duplex,
  521. .set_rate = sh_eth_set_rate_gether,
  522. .register_type = SH_ETH_REG_GIGABIT,
  523. .edtrr_trns = EDTRR_TRNS_GETHER,
  524. .ecsr_value = ECSR_ICD | ECSR_MPD,
  525. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  526. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  527. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  528. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  529. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  530. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  531. EESIPR_CEEFIP | EESIPR_CELFIP |
  532. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  533. EESIPR_PREIP | EESIPR_CERFIP,
  534. .tx_check = EESR_TC1 | EESR_FTC,
  535. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  536. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  537. EESR_TDE,
  538. .fdr_value = 0x0000070f,
  539. .apr = 1,
  540. .mpr = 1,
  541. .tpauser = 1,
  542. .gecmr = 1,
  543. .bculr = 1,
  544. .hw_swap = 1,
  545. .rpadir = 1,
  546. .no_trimd = 1,
  547. .no_ade = 1,
  548. .xdfar_rw = 1,
  549. .csmr = 1,
  550. .rx_csum = 1,
  551. .tsu = 1,
  552. .select_mii = 1,
  553. .magic = 1,
  554. .cexcr = 1,
  555. };
  556. /* There is CPU dependent code */
  557. static void sh_eth_set_rate_rcar(struct net_device *ndev)
  558. {
  559. struct sh_eth_private *mdp = netdev_priv(ndev);
  560. switch (mdp->speed) {
  561. case 10: /* 10BASE */
  562. sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
  563. break;
  564. case 100:/* 100BASE */
  565. sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
  566. break;
  567. }
  568. }
  569. /* R-Car Gen1 */
  570. static struct sh_eth_cpu_data rcar_gen1_data = {
  571. .soft_reset = sh_eth_soft_reset,
  572. .set_duplex = sh_eth_set_duplex,
  573. .set_rate = sh_eth_set_rate_rcar,
  574. .register_type = SH_ETH_REG_FAST_RCAR,
  575. .edtrr_trns = EDTRR_TRNS_ETHER,
  576. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  577. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  578. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  579. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  580. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  581. EESIPR_RMAFIP | EESIPR_RRFIP |
  582. EESIPR_RTLFIP | EESIPR_RTSFIP |
  583. EESIPR_PREIP | EESIPR_CERFIP,
  584. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  585. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  586. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  587. .fdr_value = 0x00000f0f,
  588. .apr = 1,
  589. .mpr = 1,
  590. .tpauser = 1,
  591. .hw_swap = 1,
  592. .no_xdfar = 1,
  593. };
  594. /* R-Car Gen2 and RZ/G1 */
  595. static struct sh_eth_cpu_data rcar_gen2_data = {
  596. .soft_reset = sh_eth_soft_reset,
  597. .set_duplex = sh_eth_set_duplex,
  598. .set_rate = sh_eth_set_rate_rcar,
  599. .register_type = SH_ETH_REG_FAST_RCAR,
  600. .edtrr_trns = EDTRR_TRNS_ETHER,
  601. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  602. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  603. ECSIPR_MPDIP,
  604. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  605. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  606. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  607. EESIPR_RMAFIP | EESIPR_RRFIP |
  608. EESIPR_RTLFIP | EESIPR_RTSFIP |
  609. EESIPR_PREIP | EESIPR_CERFIP,
  610. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  611. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  612. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  613. .fdr_value = 0x00000f0f,
  614. .trscer_err_mask = TRSCER_RMAFCE,
  615. .apr = 1,
  616. .mpr = 1,
  617. .tpauser = 1,
  618. .hw_swap = 1,
  619. .no_xdfar = 1,
  620. .rmiimode = 1,
  621. .magic = 1,
  622. };
  623. /* R8A77980 */
  624. static struct sh_eth_cpu_data r8a77980_data = {
  625. .soft_reset = sh_eth_soft_reset_gether,
  626. .set_duplex = sh_eth_set_duplex,
  627. .set_rate = sh_eth_set_rate_gether,
  628. .register_type = SH_ETH_REG_GIGABIT,
  629. .edtrr_trns = EDTRR_TRNS_GETHER,
  630. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
  631. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
  632. ECSIPR_MPDIP,
  633. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  634. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  635. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  636. EESIPR_RMAFIP | EESIPR_RRFIP |
  637. EESIPR_RTLFIP | EESIPR_RTSFIP |
  638. EESIPR_PREIP | EESIPR_CERFIP,
  639. .tx_check = EESR_FTC | EESR_CD | EESR_TRO,
  640. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  641. EESR_RFE | EESR_RDE | EESR_RFRMER |
  642. EESR_TFE | EESR_TDE | EESR_ECI,
  643. .fdr_value = 0x0000070f,
  644. .apr = 1,
  645. .mpr = 1,
  646. .tpauser = 1,
  647. .gecmr = 1,
  648. .bculr = 1,
  649. .hw_swap = 1,
  650. .nbst = 1,
  651. .rpadir = 1,
  652. .no_trimd = 1,
  653. .no_ade = 1,
  654. .xdfar_rw = 1,
  655. .csmr = 1,
  656. .rx_csum = 1,
  657. .select_mii = 1,
  658. .magic = 1,
  659. .cexcr = 1,
  660. };
  661. /* R7S9210 */
  662. static struct sh_eth_cpu_data r7s9210_data = {
  663. .soft_reset = sh_eth_soft_reset,
  664. .set_duplex = sh_eth_set_duplex,
  665. .set_rate = sh_eth_set_rate_rcar,
  666. .register_type = SH_ETH_REG_FAST_SH4,
  667. .edtrr_trns = EDTRR_TRNS_ETHER,
  668. .ecsr_value = ECSR_ICD,
  669. .ecsipr_value = ECSIPR_ICDIP,
  670. .eesipr_value = EESIPR_TWBIP | EESIPR_TABTIP | EESIPR_RABTIP |
  671. EESIPR_RFCOFIP | EESIPR_ECIIP | EESIPR_FTCIP |
  672. EESIPR_TDEIP | EESIPR_TFUFIP | EESIPR_FRIP |
  673. EESIPR_RDEIP | EESIPR_RFOFIP | EESIPR_CNDIP |
  674. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  675. EESIPR_RMAFIP | EESIPR_RRFIP | EESIPR_RTLFIP |
  676. EESIPR_RTSFIP | EESIPR_PREIP | EESIPR_CERFIP,
  677. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  678. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  679. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  680. .fdr_value = 0x0000070f,
  681. .trscer_err_mask = TRSCER_RMAFCE | TRSCER_RRFCE,
  682. .apr = 1,
  683. .mpr = 1,
  684. .tpauser = 1,
  685. .hw_swap = 1,
  686. .rpadir = 1,
  687. .no_ade = 1,
  688. .xdfar_rw = 1,
  689. };
  690. #endif /* CONFIG_OF */
  691. static void sh_eth_set_rate_sh7724(struct net_device *ndev)
  692. {
  693. struct sh_eth_private *mdp = netdev_priv(ndev);
  694. switch (mdp->speed) {
  695. case 10: /* 10BASE */
  696. sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
  697. break;
  698. case 100:/* 100BASE */
  699. sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
  700. break;
  701. }
  702. }
  703. /* SH7724 */
  704. static struct sh_eth_cpu_data sh7724_data = {
  705. .soft_reset = sh_eth_soft_reset,
  706. .set_duplex = sh_eth_set_duplex,
  707. .set_rate = sh_eth_set_rate_sh7724,
  708. .register_type = SH_ETH_REG_FAST_SH4,
  709. .edtrr_trns = EDTRR_TRNS_ETHER,
  710. .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
  711. .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
  712. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
  713. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  714. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  715. EESIPR_RMAFIP | EESIPR_RRFIP |
  716. EESIPR_RTLFIP | EESIPR_RTSFIP |
  717. EESIPR_PREIP | EESIPR_CERFIP,
  718. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  719. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  720. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  721. .apr = 1,
  722. .mpr = 1,
  723. .tpauser = 1,
  724. .hw_swap = 1,
  725. .rpadir = 1,
  726. };
  727. static void sh_eth_set_rate_sh7757(struct net_device *ndev)
  728. {
  729. struct sh_eth_private *mdp = netdev_priv(ndev);
  730. switch (mdp->speed) {
  731. case 10: /* 10BASE */
  732. sh_eth_write(ndev, 0, RTRATE);
  733. break;
  734. case 100:/* 100BASE */
  735. sh_eth_write(ndev, 1, RTRATE);
  736. break;
  737. }
  738. }
  739. /* SH7757 */
  740. static struct sh_eth_cpu_data sh7757_data = {
  741. .soft_reset = sh_eth_soft_reset,
  742. .set_duplex = sh_eth_set_duplex,
  743. .set_rate = sh_eth_set_rate_sh7757,
  744. .register_type = SH_ETH_REG_FAST_SH4,
  745. .edtrr_trns = EDTRR_TRNS_ETHER,
  746. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  747. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  748. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  749. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  750. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  751. EESIPR_CEEFIP | EESIPR_CELFIP |
  752. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  753. EESIPR_PREIP | EESIPR_CERFIP,
  754. .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
  755. .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
  756. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  757. .irq_flags = IRQF_SHARED,
  758. .apr = 1,
  759. .mpr = 1,
  760. .tpauser = 1,
  761. .hw_swap = 1,
  762. .no_ade = 1,
  763. .rpadir = 1,
  764. .rtrate = 1,
  765. .dual_port = 1,
  766. };
  767. #define SH_GIGA_ETH_BASE 0xfee00000UL
  768. #define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
  769. #define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
  770. static void sh_eth_chip_reset_giga(struct net_device *ndev)
  771. {
  772. u32 mahr[2], malr[2];
  773. int i;
  774. /* save MAHR and MALR */
  775. for (i = 0; i < 2; i++) {
  776. malr[i] = ioread32((void *)GIGA_MALR(i));
  777. mahr[i] = ioread32((void *)GIGA_MAHR(i));
  778. }
  779. sh_eth_chip_reset(ndev);
  780. /* restore MAHR and MALR */
  781. for (i = 0; i < 2; i++) {
  782. iowrite32(malr[i], (void *)GIGA_MALR(i));
  783. iowrite32(mahr[i], (void *)GIGA_MAHR(i));
  784. }
  785. }
  786. static void sh_eth_set_rate_giga(struct net_device *ndev)
  787. {
  788. struct sh_eth_private *mdp = netdev_priv(ndev);
  789. if (WARN_ON(!mdp->cd->gecmr))
  790. return;
  791. switch (mdp->speed) {
  792. case 10: /* 10BASE */
  793. sh_eth_write(ndev, 0x00000000, GECMR);
  794. break;
  795. case 100:/* 100BASE */
  796. sh_eth_write(ndev, 0x00000010, GECMR);
  797. break;
  798. case 1000: /* 1000BASE */
  799. sh_eth_write(ndev, 0x00000020, GECMR);
  800. break;
  801. }
  802. }
  803. /* SH7757(GETHERC) */
  804. static struct sh_eth_cpu_data sh7757_data_giga = {
  805. .soft_reset = sh_eth_soft_reset_gether,
  806. .chip_reset = sh_eth_chip_reset_giga,
  807. .set_duplex = sh_eth_set_duplex,
  808. .set_rate = sh_eth_set_rate_giga,
  809. .register_type = SH_ETH_REG_GIGABIT,
  810. .edtrr_trns = EDTRR_TRNS_GETHER,
  811. .ecsr_value = ECSR_ICD | ECSR_MPD,
  812. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  813. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  814. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  815. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  816. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  817. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  818. EESIPR_CEEFIP | EESIPR_CELFIP |
  819. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  820. EESIPR_PREIP | EESIPR_CERFIP,
  821. .tx_check = EESR_TC1 | EESR_FTC,
  822. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  823. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  824. EESR_TDE,
  825. .fdr_value = 0x0000072f,
  826. .irq_flags = IRQF_SHARED,
  827. .apr = 1,
  828. .mpr = 1,
  829. .tpauser = 1,
  830. .gecmr = 1,
  831. .bculr = 1,
  832. .hw_swap = 1,
  833. .rpadir = 1,
  834. .no_trimd = 1,
  835. .no_ade = 1,
  836. .xdfar_rw = 1,
  837. .tsu = 1,
  838. .cexcr = 1,
  839. .dual_port = 1,
  840. };
  841. /* SH7734 */
  842. static struct sh_eth_cpu_data sh7734_data = {
  843. .soft_reset = sh_eth_soft_reset_gether,
  844. .chip_reset = sh_eth_chip_reset,
  845. .set_duplex = sh_eth_set_duplex,
  846. .set_rate = sh_eth_set_rate_gether,
  847. .register_type = SH_ETH_REG_GIGABIT,
  848. .edtrr_trns = EDTRR_TRNS_GETHER,
  849. .ecsr_value = ECSR_ICD | ECSR_MPD,
  850. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  851. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  852. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  853. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  854. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  855. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  856. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  857. EESIPR_PREIP | EESIPR_CERFIP,
  858. .tx_check = EESR_TC1 | EESR_FTC,
  859. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  860. EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
  861. EESR_TDE,
  862. .apr = 1,
  863. .mpr = 1,
  864. .tpauser = 1,
  865. .gecmr = 1,
  866. .bculr = 1,
  867. .hw_swap = 1,
  868. .no_trimd = 1,
  869. .no_ade = 1,
  870. .xdfar_rw = 1,
  871. .tsu = 1,
  872. .csmr = 1,
  873. .rx_csum = 1,
  874. .select_mii = 1,
  875. .magic = 1,
  876. .cexcr = 1,
  877. };
  878. /* SH7763 */
  879. static struct sh_eth_cpu_data sh7763_data = {
  880. .soft_reset = sh_eth_soft_reset_gether,
  881. .chip_reset = sh_eth_chip_reset,
  882. .set_duplex = sh_eth_set_duplex,
  883. .set_rate = sh_eth_set_rate_gether,
  884. .register_type = SH_ETH_REG_GIGABIT,
  885. .edtrr_trns = EDTRR_TRNS_GETHER,
  886. .ecsr_value = ECSR_ICD | ECSR_MPD,
  887. .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
  888. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  889. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  890. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  891. EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
  892. EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
  893. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  894. EESIPR_PREIP | EESIPR_CERFIP,
  895. .tx_check = EESR_TC1 | EESR_FTC,
  896. .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
  897. EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
  898. .apr = 1,
  899. .mpr = 1,
  900. .tpauser = 1,
  901. .gecmr = 1,
  902. .bculr = 1,
  903. .hw_swap = 1,
  904. .no_trimd = 1,
  905. .no_ade = 1,
  906. .xdfar_rw = 1,
  907. .tsu = 1,
  908. .irq_flags = IRQF_SHARED,
  909. .magic = 1,
  910. .cexcr = 1,
  911. .rx_csum = 1,
  912. .dual_port = 1,
  913. };
  914. static struct sh_eth_cpu_data sh7619_data = {
  915. .soft_reset = sh_eth_soft_reset,
  916. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  917. .edtrr_trns = EDTRR_TRNS_ETHER,
  918. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  919. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  920. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  921. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  922. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  923. EESIPR_CEEFIP | EESIPR_CELFIP |
  924. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  925. EESIPR_PREIP | EESIPR_CERFIP,
  926. .apr = 1,
  927. .mpr = 1,
  928. .tpauser = 1,
  929. .hw_swap = 1,
  930. };
  931. static struct sh_eth_cpu_data sh771x_data = {
  932. .soft_reset = sh_eth_soft_reset,
  933. .register_type = SH_ETH_REG_FAST_SH3_SH2,
  934. .edtrr_trns = EDTRR_TRNS_ETHER,
  935. .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
  936. EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
  937. EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
  938. 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
  939. EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
  940. EESIPR_CEEFIP | EESIPR_CELFIP |
  941. EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
  942. EESIPR_PREIP | EESIPR_CERFIP,
  943. .trscer_err_mask = TRSCER_RMAFCE,
  944. .tsu = 1,
  945. .dual_port = 1,
  946. };
  947. static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
  948. {
  949. if (!cd->ecsr_value)
  950. cd->ecsr_value = DEFAULT_ECSR_INIT;
  951. if (!cd->ecsipr_value)
  952. cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
  953. if (!cd->fcftr_value)
  954. cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
  955. DEFAULT_FIFO_F_D_RFD;
  956. if (!cd->fdr_value)
  957. cd->fdr_value = DEFAULT_FDR_INIT;
  958. if (!cd->tx_check)
  959. cd->tx_check = DEFAULT_TX_CHECK;
  960. if (!cd->eesr_err_check)
  961. cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
  962. if (!cd->trscer_err_mask)
  963. cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
  964. }
  965. static void sh_eth_set_receive_align(struct sk_buff *skb)
  966. {
  967. uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
  968. if (reserve)
  969. skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
  970. }
  971. /* Program the hardware MAC address from dev->dev_addr. */
  972. static void update_mac_address(struct net_device *ndev)
  973. {
  974. sh_eth_write(ndev,
  975. (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
  976. (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
  977. sh_eth_write(ndev,
  978. (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
  979. }
  980. /* Get MAC address from SuperH MAC address register
  981. *
  982. * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
  983. * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
  984. * When you want use this device, you must set MAC address in bootloader.
  985. *
  986. */
  987. static void read_mac_address(struct net_device *ndev, unsigned char *mac)
  988. {
  989. if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
  990. eth_hw_addr_set(ndev, mac);
  991. } else {
  992. u32 mahr = sh_eth_read(ndev, MAHR);
  993. u32 malr = sh_eth_read(ndev, MALR);
  994. u8 addr[ETH_ALEN];
  995. addr[0] = (mahr >> 24) & 0xFF;
  996. addr[1] = (mahr >> 16) & 0xFF;
  997. addr[2] = (mahr >> 8) & 0xFF;
  998. addr[3] = (mahr >> 0) & 0xFF;
  999. addr[4] = (malr >> 8) & 0xFF;
  1000. addr[5] = (malr >> 0) & 0xFF;
  1001. eth_hw_addr_set(ndev, addr);
  1002. }
  1003. }
  1004. struct bb_info {
  1005. void (*set_gate)(void *addr);
  1006. struct mdiobb_ctrl ctrl;
  1007. void *addr;
  1008. };
  1009. static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
  1010. {
  1011. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  1012. u32 pir;
  1013. if (bitbang->set_gate)
  1014. bitbang->set_gate(bitbang->addr);
  1015. pir = ioread32(bitbang->addr);
  1016. if (set)
  1017. pir |= mask;
  1018. else
  1019. pir &= ~mask;
  1020. iowrite32(pir, bitbang->addr);
  1021. }
  1022. /* Data I/O pin control */
  1023. static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  1024. {
  1025. sh_mdio_ctrl(ctrl, PIR_MMD, bit);
  1026. }
  1027. /* Set bit data*/
  1028. static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
  1029. {
  1030. sh_mdio_ctrl(ctrl, PIR_MDO, bit);
  1031. }
  1032. /* Get bit data*/
  1033. static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
  1034. {
  1035. struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
  1036. if (bitbang->set_gate)
  1037. bitbang->set_gate(bitbang->addr);
  1038. return (ioread32(bitbang->addr) & PIR_MDI) != 0;
  1039. }
  1040. /* MDC pin control */
  1041. static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
  1042. {
  1043. sh_mdio_ctrl(ctrl, PIR_MDC, bit);
  1044. }
  1045. /* mdio bus control struct */
  1046. static const struct mdiobb_ops bb_ops = {
  1047. .owner = THIS_MODULE,
  1048. .set_mdc = sh_mdc_ctrl,
  1049. .set_mdio_dir = sh_mmd_ctrl,
  1050. .set_mdio_data = sh_set_mdio,
  1051. .get_mdio_data = sh_get_mdio,
  1052. };
  1053. /* free Tx skb function */
  1054. static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
  1055. {
  1056. struct sh_eth_private *mdp = netdev_priv(ndev);
  1057. struct sh_eth_txdesc *txdesc;
  1058. int free_num = 0;
  1059. int entry;
  1060. bool sent;
  1061. for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
  1062. entry = mdp->dirty_tx % mdp->num_tx_ring;
  1063. txdesc = &mdp->tx_ring[entry];
  1064. sent = !(txdesc->status & cpu_to_le32(TD_TACT));
  1065. if (sent_only && !sent)
  1066. break;
  1067. /* TACT bit must be checked before all the following reads */
  1068. dma_rmb();
  1069. netif_info(mdp, tx_done, ndev,
  1070. "tx entry %d status 0x%08x\n",
  1071. entry, le32_to_cpu(txdesc->status));
  1072. /* Free the original skb. */
  1073. if (mdp->tx_skbuff[entry]) {
  1074. dma_unmap_single(&mdp->pdev->dev,
  1075. le32_to_cpu(txdesc->addr),
  1076. le32_to_cpu(txdesc->len) >> 16,
  1077. DMA_TO_DEVICE);
  1078. dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
  1079. mdp->tx_skbuff[entry] = NULL;
  1080. free_num++;
  1081. }
  1082. txdesc->status = cpu_to_le32(TD_TFP);
  1083. if (entry >= mdp->num_tx_ring - 1)
  1084. txdesc->status |= cpu_to_le32(TD_TDLE);
  1085. if (sent) {
  1086. ndev->stats.tx_packets++;
  1087. ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
  1088. }
  1089. }
  1090. return free_num;
  1091. }
  1092. /* free skb and descriptor buffer */
  1093. static void sh_eth_ring_free(struct net_device *ndev)
  1094. {
  1095. struct sh_eth_private *mdp = netdev_priv(ndev);
  1096. int ringsize, i;
  1097. if (mdp->rx_ring) {
  1098. for (i = 0; i < mdp->num_rx_ring; i++) {
  1099. if (mdp->rx_skbuff[i]) {
  1100. struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
  1101. dma_unmap_single(&mdp->pdev->dev,
  1102. le32_to_cpu(rxdesc->addr),
  1103. ALIGN(mdp->rx_buf_sz, 32),
  1104. DMA_FROM_DEVICE);
  1105. }
  1106. }
  1107. ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1108. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
  1109. mdp->rx_desc_dma);
  1110. mdp->rx_ring = NULL;
  1111. }
  1112. /* Free Rx skb ringbuffer */
  1113. if (mdp->rx_skbuff) {
  1114. for (i = 0; i < mdp->num_rx_ring; i++)
  1115. dev_kfree_skb(mdp->rx_skbuff[i]);
  1116. }
  1117. kfree(mdp->rx_skbuff);
  1118. mdp->rx_skbuff = NULL;
  1119. if (mdp->tx_ring) {
  1120. sh_eth_tx_free(ndev, false);
  1121. ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1122. dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
  1123. mdp->tx_desc_dma);
  1124. mdp->tx_ring = NULL;
  1125. }
  1126. /* Free Tx skb ringbuffer */
  1127. kfree(mdp->tx_skbuff);
  1128. mdp->tx_skbuff = NULL;
  1129. }
  1130. /* format skb and descriptor buffer */
  1131. static void sh_eth_ring_format(struct net_device *ndev)
  1132. {
  1133. struct sh_eth_private *mdp = netdev_priv(ndev);
  1134. int i;
  1135. struct sk_buff *skb;
  1136. struct sh_eth_rxdesc *rxdesc = NULL;
  1137. struct sh_eth_txdesc *txdesc = NULL;
  1138. int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
  1139. int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
  1140. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1141. dma_addr_t dma_addr;
  1142. u32 buf_len;
  1143. mdp->cur_rx = 0;
  1144. mdp->cur_tx = 0;
  1145. mdp->dirty_rx = 0;
  1146. mdp->dirty_tx = 0;
  1147. memset(mdp->rx_ring, 0, rx_ringsize);
  1148. /* build Rx ring buffer */
  1149. for (i = 0; i < mdp->num_rx_ring; i++) {
  1150. /* skb */
  1151. mdp->rx_skbuff[i] = NULL;
  1152. skb = netdev_alloc_skb(ndev, skbuff_size);
  1153. if (skb == NULL)
  1154. break;
  1155. sh_eth_set_receive_align(skb);
  1156. /* The size of the buffer is a multiple of 32 bytes. */
  1157. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1158. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
  1159. DMA_FROM_DEVICE);
  1160. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1161. kfree_skb(skb);
  1162. break;
  1163. }
  1164. mdp->rx_skbuff[i] = skb;
  1165. /* RX descriptor */
  1166. rxdesc = &mdp->rx_ring[i];
  1167. rxdesc->len = cpu_to_le32(buf_len << 16);
  1168. rxdesc->addr = cpu_to_le32(dma_addr);
  1169. rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
  1170. /* Rx descriptor address set */
  1171. if (i == 0) {
  1172. sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
  1173. if (mdp->cd->xdfar_rw)
  1174. sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
  1175. }
  1176. }
  1177. mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
  1178. /* Mark the last entry as wrapping the ring. */
  1179. if (rxdesc)
  1180. rxdesc->status |= cpu_to_le32(RD_RDLE);
  1181. memset(mdp->tx_ring, 0, tx_ringsize);
  1182. /* build Tx ring buffer */
  1183. for (i = 0; i < mdp->num_tx_ring; i++) {
  1184. mdp->tx_skbuff[i] = NULL;
  1185. txdesc = &mdp->tx_ring[i];
  1186. txdesc->status = cpu_to_le32(TD_TFP);
  1187. txdesc->len = cpu_to_le32(0);
  1188. if (i == 0) {
  1189. /* Tx descriptor address set */
  1190. sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
  1191. if (mdp->cd->xdfar_rw)
  1192. sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
  1193. }
  1194. }
  1195. txdesc->status |= cpu_to_le32(TD_TDLE);
  1196. }
  1197. /* Get skb and descriptor buffer */
  1198. static int sh_eth_ring_init(struct net_device *ndev)
  1199. {
  1200. struct sh_eth_private *mdp = netdev_priv(ndev);
  1201. int rx_ringsize, tx_ringsize;
  1202. /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
  1203. * card needs room to do 8 byte alignment, +2 so we can reserve
  1204. * the first 2 bytes, and +16 gets room for the status word from the
  1205. * card.
  1206. */
  1207. mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
  1208. (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
  1209. if (mdp->cd->rpadir)
  1210. mdp->rx_buf_sz += NET_IP_ALIGN;
  1211. /* Allocate RX and TX skb rings */
  1212. mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
  1213. GFP_KERNEL);
  1214. if (!mdp->rx_skbuff)
  1215. return -ENOMEM;
  1216. mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
  1217. GFP_KERNEL);
  1218. if (!mdp->tx_skbuff)
  1219. goto ring_free;
  1220. /* Allocate all Rx descriptors. */
  1221. rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
  1222. mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
  1223. &mdp->rx_desc_dma, GFP_KERNEL);
  1224. if (!mdp->rx_ring)
  1225. goto ring_free;
  1226. mdp->dirty_rx = 0;
  1227. /* Allocate all Tx descriptors. */
  1228. tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
  1229. mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
  1230. &mdp->tx_desc_dma, GFP_KERNEL);
  1231. if (!mdp->tx_ring)
  1232. goto ring_free;
  1233. return 0;
  1234. ring_free:
  1235. /* Free Rx and Tx skb ring buffer and DMA buffer */
  1236. sh_eth_ring_free(ndev);
  1237. return -ENOMEM;
  1238. }
  1239. static int sh_eth_dev_init(struct net_device *ndev)
  1240. {
  1241. struct sh_eth_private *mdp = netdev_priv(ndev);
  1242. int ret;
  1243. /* Soft Reset */
  1244. ret = mdp->cd->soft_reset(ndev);
  1245. if (ret)
  1246. return ret;
  1247. if (mdp->cd->rmiimode)
  1248. sh_eth_write(ndev, 0x1, RMIIMODE);
  1249. /* Descriptor format */
  1250. sh_eth_ring_format(ndev);
  1251. if (mdp->cd->rpadir)
  1252. sh_eth_write(ndev, NET_IP_ALIGN << 16, RPADIR);
  1253. /* all sh_eth int mask */
  1254. sh_eth_write(ndev, 0, EESIPR);
  1255. #if defined(__LITTLE_ENDIAN)
  1256. if (mdp->cd->hw_swap)
  1257. sh_eth_write(ndev, EDMR_EL, EDMR);
  1258. else
  1259. #endif
  1260. sh_eth_write(ndev, 0, EDMR);
  1261. /* FIFO size set */
  1262. sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
  1263. sh_eth_write(ndev, 0, TFTR);
  1264. /* Frame recv control (enable multiple-packets per rx irq) */
  1265. sh_eth_write(ndev, RMCR_RNC, RMCR);
  1266. sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
  1267. /* DMA transfer burst mode */
  1268. if (mdp->cd->nbst)
  1269. sh_eth_modify(ndev, EDMR, EDMR_NBST, EDMR_NBST);
  1270. /* Burst cycle count upper-limit */
  1271. if (mdp->cd->bculr)
  1272. sh_eth_write(ndev, 0x800, BCULR);
  1273. sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
  1274. if (!mdp->cd->no_trimd)
  1275. sh_eth_write(ndev, 0, TRIMD);
  1276. /* Recv frame limit set register */
  1277. sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
  1278. RFLR);
  1279. sh_eth_modify(ndev, EESR, 0, 0);
  1280. mdp->irq_enabled = true;
  1281. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1282. /* EMAC Mode: PAUSE prohibition; Duplex; RX Checksum; TX; RX */
  1283. sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
  1284. (ndev->features & NETIF_F_RXCSUM ? ECMR_RCSC : 0) |
  1285. ECMR_TE | ECMR_RE, ECMR);
  1286. if (mdp->cd->set_rate)
  1287. mdp->cd->set_rate(ndev);
  1288. /* E-MAC Status Register clear */
  1289. sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
  1290. /* E-MAC Interrupt Enable register */
  1291. sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
  1292. /* Set MAC address */
  1293. update_mac_address(ndev);
  1294. /* mask reset */
  1295. if (mdp->cd->apr)
  1296. sh_eth_write(ndev, 1, APR);
  1297. if (mdp->cd->mpr)
  1298. sh_eth_write(ndev, 1, MPR);
  1299. if (mdp->cd->tpauser)
  1300. sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
  1301. /* Setting the Rx mode will start the Rx process. */
  1302. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1303. return ret;
  1304. }
  1305. static void sh_eth_dev_exit(struct net_device *ndev)
  1306. {
  1307. struct sh_eth_private *mdp = netdev_priv(ndev);
  1308. int i;
  1309. /* Deactivate all TX descriptors, so DMA should stop at next
  1310. * packet boundary if it's currently running
  1311. */
  1312. for (i = 0; i < mdp->num_tx_ring; i++)
  1313. mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
  1314. /* Disable TX FIFO egress to MAC */
  1315. sh_eth_rcv_snd_disable(ndev);
  1316. /* Stop RX DMA at next packet boundary */
  1317. sh_eth_write(ndev, 0, EDRRR);
  1318. /* Aside from TX DMA, we can't tell when the hardware is
  1319. * really stopped, so we need to reset to make sure.
  1320. * Before doing that, wait for long enough to *probably*
  1321. * finish transmitting the last packet and poll stats.
  1322. */
  1323. msleep(2); /* max frame time at 10 Mbps < 1250 us */
  1324. sh_eth_get_stats(ndev);
  1325. mdp->cd->soft_reset(ndev);
  1326. /* Set the RMII mode again if required */
  1327. if (mdp->cd->rmiimode)
  1328. sh_eth_write(ndev, 0x1, RMIIMODE);
  1329. /* Set MAC address again */
  1330. update_mac_address(ndev);
  1331. }
  1332. static void sh_eth_rx_csum(struct sk_buff *skb)
  1333. {
  1334. u8 *hw_csum;
  1335. /* The hardware checksum is 2 bytes appended to packet data */
  1336. if (unlikely(skb->len < sizeof(__sum16)))
  1337. return;
  1338. hw_csum = skb_tail_pointer(skb) - sizeof(__sum16);
  1339. skb->csum = csum_unfold((__force __sum16)get_unaligned_le16(hw_csum));
  1340. skb->ip_summed = CHECKSUM_COMPLETE;
  1341. skb_trim(skb, skb->len - sizeof(__sum16));
  1342. }
  1343. /* Packet receive function */
  1344. static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
  1345. {
  1346. struct sh_eth_private *mdp = netdev_priv(ndev);
  1347. struct sh_eth_rxdesc *rxdesc;
  1348. int entry = mdp->cur_rx % mdp->num_rx_ring;
  1349. int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
  1350. int limit;
  1351. struct sk_buff *skb;
  1352. u32 desc_status;
  1353. int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
  1354. dma_addr_t dma_addr;
  1355. u16 pkt_len;
  1356. u32 buf_len;
  1357. boguscnt = min(boguscnt, *quota);
  1358. limit = boguscnt;
  1359. rxdesc = &mdp->rx_ring[entry];
  1360. while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
  1361. /* RACT bit must be checked before all the following reads */
  1362. dma_rmb();
  1363. desc_status = le32_to_cpu(rxdesc->status);
  1364. pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
  1365. if (--boguscnt < 0)
  1366. break;
  1367. netif_info(mdp, rx_status, ndev,
  1368. "rx entry %d status 0x%08x len %d\n",
  1369. entry, desc_status, pkt_len);
  1370. if (!(desc_status & RDFEND))
  1371. ndev->stats.rx_length_errors++;
  1372. /* In case of almost all GETHER/ETHERs, the Receive Frame State
  1373. * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
  1374. * bit 0. However, in case of the R8A7740 and R7S72100
  1375. * the RFS bits are from bit 25 to bit 16. So, the
  1376. * driver needs right shifting by 16.
  1377. */
  1378. if (mdp->cd->csmr)
  1379. desc_status >>= 16;
  1380. skb = mdp->rx_skbuff[entry];
  1381. if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
  1382. RD_RFS5 | RD_RFS6 | RD_RFS10)) {
  1383. ndev->stats.rx_errors++;
  1384. if (desc_status & RD_RFS1)
  1385. ndev->stats.rx_crc_errors++;
  1386. if (desc_status & RD_RFS2)
  1387. ndev->stats.rx_frame_errors++;
  1388. if (desc_status & RD_RFS3)
  1389. ndev->stats.rx_length_errors++;
  1390. if (desc_status & RD_RFS4)
  1391. ndev->stats.rx_length_errors++;
  1392. if (desc_status & RD_RFS6)
  1393. ndev->stats.rx_missed_errors++;
  1394. if (desc_status & RD_RFS10)
  1395. ndev->stats.rx_over_errors++;
  1396. } else if (skb) {
  1397. dma_addr = le32_to_cpu(rxdesc->addr);
  1398. if (!mdp->cd->hw_swap)
  1399. sh_eth_soft_swap(
  1400. phys_to_virt(ALIGN(dma_addr, 4)),
  1401. pkt_len + 2);
  1402. mdp->rx_skbuff[entry] = NULL;
  1403. if (mdp->cd->rpadir)
  1404. skb_reserve(skb, NET_IP_ALIGN);
  1405. dma_unmap_single(&mdp->pdev->dev, dma_addr,
  1406. ALIGN(mdp->rx_buf_sz, 32),
  1407. DMA_FROM_DEVICE);
  1408. skb_put(skb, pkt_len);
  1409. skb->protocol = eth_type_trans(skb, ndev);
  1410. if (ndev->features & NETIF_F_RXCSUM)
  1411. sh_eth_rx_csum(skb);
  1412. netif_receive_skb(skb);
  1413. ndev->stats.rx_packets++;
  1414. ndev->stats.rx_bytes += pkt_len;
  1415. if (desc_status & RD_RFS8)
  1416. ndev->stats.multicast++;
  1417. }
  1418. entry = (++mdp->cur_rx) % mdp->num_rx_ring;
  1419. rxdesc = &mdp->rx_ring[entry];
  1420. }
  1421. /* Refill the Rx ring buffers. */
  1422. for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
  1423. entry = mdp->dirty_rx % mdp->num_rx_ring;
  1424. rxdesc = &mdp->rx_ring[entry];
  1425. /* The size of the buffer is 32 byte boundary. */
  1426. buf_len = ALIGN(mdp->rx_buf_sz, 32);
  1427. rxdesc->len = cpu_to_le32(buf_len << 16);
  1428. if (mdp->rx_skbuff[entry] == NULL) {
  1429. skb = netdev_alloc_skb(ndev, skbuff_size);
  1430. if (skb == NULL)
  1431. break; /* Better luck next round. */
  1432. sh_eth_set_receive_align(skb);
  1433. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
  1434. buf_len, DMA_FROM_DEVICE);
  1435. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  1436. kfree_skb(skb);
  1437. break;
  1438. }
  1439. mdp->rx_skbuff[entry] = skb;
  1440. skb_checksum_none_assert(skb);
  1441. rxdesc->addr = cpu_to_le32(dma_addr);
  1442. }
  1443. dma_wmb(); /* RACT bit must be set after all the above writes */
  1444. if (entry >= mdp->num_rx_ring - 1)
  1445. rxdesc->status |=
  1446. cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
  1447. else
  1448. rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
  1449. }
  1450. /* Restart Rx engine if stopped. */
  1451. /* If we don't need to check status, don't. -KDU */
  1452. if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
  1453. /* fix the values for the next receiving if RDE is set */
  1454. if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
  1455. u32 count = (sh_eth_read(ndev, RDFAR) -
  1456. sh_eth_read(ndev, RDLAR)) >> 4;
  1457. mdp->cur_rx = count;
  1458. mdp->dirty_rx = count;
  1459. }
  1460. sh_eth_write(ndev, EDRRR_R, EDRRR);
  1461. }
  1462. *quota -= limit - boguscnt - 1;
  1463. return *quota <= 0;
  1464. }
  1465. static void sh_eth_rcv_snd_disable(struct net_device *ndev)
  1466. {
  1467. /* disable tx and rx */
  1468. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
  1469. }
  1470. static void sh_eth_rcv_snd_enable(struct net_device *ndev)
  1471. {
  1472. /* enable tx and rx */
  1473. sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
  1474. }
  1475. /* E-MAC interrupt handler */
  1476. static void sh_eth_emac_interrupt(struct net_device *ndev)
  1477. {
  1478. struct sh_eth_private *mdp = netdev_priv(ndev);
  1479. u32 felic_stat;
  1480. u32 link_stat;
  1481. felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
  1482. sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
  1483. if (felic_stat & ECSR_ICD)
  1484. ndev->stats.tx_carrier_errors++;
  1485. if (felic_stat & ECSR_MPD)
  1486. pm_wakeup_event(&mdp->pdev->dev, 0);
  1487. if (felic_stat & ECSR_LCHNG) {
  1488. /* Link Changed */
  1489. if (mdp->cd->no_psr || mdp->no_ether_link)
  1490. return;
  1491. link_stat = sh_eth_read(ndev, PSR);
  1492. if (mdp->ether_link_active_low)
  1493. link_stat = ~link_stat;
  1494. if (!(link_stat & PSR_LMON)) {
  1495. sh_eth_rcv_snd_disable(ndev);
  1496. } else {
  1497. /* Link Up */
  1498. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
  1499. /* clear int */
  1500. sh_eth_modify(ndev, ECSR, 0, 0);
  1501. sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
  1502. /* enable tx and rx */
  1503. sh_eth_rcv_snd_enable(ndev);
  1504. }
  1505. }
  1506. }
  1507. /* error control function */
  1508. static void sh_eth_error(struct net_device *ndev, u32 intr_status)
  1509. {
  1510. struct sh_eth_private *mdp = netdev_priv(ndev);
  1511. u32 mask;
  1512. if (intr_status & EESR_TWB) {
  1513. /* Unused write back interrupt */
  1514. if (intr_status & EESR_TABT) { /* Transmit Abort int */
  1515. ndev->stats.tx_aborted_errors++;
  1516. netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
  1517. }
  1518. }
  1519. if (intr_status & EESR_RABT) {
  1520. /* Receive Abort int */
  1521. if (intr_status & EESR_RFRMER) {
  1522. /* Receive Frame Overflow int */
  1523. ndev->stats.rx_frame_errors++;
  1524. }
  1525. }
  1526. if (intr_status & EESR_TDE) {
  1527. /* Transmit Descriptor Empty int */
  1528. ndev->stats.tx_fifo_errors++;
  1529. netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
  1530. }
  1531. if (intr_status & EESR_TFE) {
  1532. /* FIFO under flow */
  1533. ndev->stats.tx_fifo_errors++;
  1534. netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
  1535. }
  1536. if (intr_status & EESR_RDE) {
  1537. /* Receive Descriptor Empty int */
  1538. ndev->stats.rx_over_errors++;
  1539. }
  1540. if (intr_status & EESR_RFE) {
  1541. /* Receive FIFO Overflow int */
  1542. ndev->stats.rx_fifo_errors++;
  1543. }
  1544. if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
  1545. /* Address Error */
  1546. ndev->stats.tx_fifo_errors++;
  1547. netif_err(mdp, tx_err, ndev, "Address Error\n");
  1548. }
  1549. mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
  1550. if (mdp->cd->no_ade)
  1551. mask &= ~EESR_ADE;
  1552. if (intr_status & mask) {
  1553. /* Tx error */
  1554. u32 edtrr = sh_eth_read(ndev, EDTRR);
  1555. /* dmesg */
  1556. netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
  1557. intr_status, mdp->cur_tx, mdp->dirty_tx,
  1558. (u32)ndev->state, edtrr);
  1559. /* dirty buffer free */
  1560. sh_eth_tx_free(ndev, true);
  1561. /* SH7712 BUG */
  1562. if (edtrr ^ mdp->cd->edtrr_trns) {
  1563. /* tx dma start */
  1564. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  1565. }
  1566. /* wakeup */
  1567. netif_wake_queue(ndev);
  1568. }
  1569. }
  1570. static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
  1571. {
  1572. struct net_device *ndev = netdev;
  1573. struct sh_eth_private *mdp = netdev_priv(ndev);
  1574. struct sh_eth_cpu_data *cd = mdp->cd;
  1575. irqreturn_t ret = IRQ_NONE;
  1576. u32 intr_status, intr_enable;
  1577. spin_lock(&mdp->lock);
  1578. /* Get interrupt status */
  1579. intr_status = sh_eth_read(ndev, EESR);
  1580. /* Mask it with the interrupt mask, forcing ECI interrupt to be always
  1581. * enabled since it's the one that comes thru regardless of the mask,
  1582. * and we need to fully handle it in sh_eth_emac_interrupt() in order
  1583. * to quench it as it doesn't get cleared by just writing 1 to the ECI
  1584. * bit...
  1585. */
  1586. intr_enable = sh_eth_read(ndev, EESIPR);
  1587. intr_status &= intr_enable | EESIPR_ECIIP;
  1588. if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
  1589. cd->eesr_err_check))
  1590. ret = IRQ_HANDLED;
  1591. else
  1592. goto out;
  1593. if (unlikely(!mdp->irq_enabled)) {
  1594. sh_eth_write(ndev, 0, EESIPR);
  1595. goto out;
  1596. }
  1597. if (intr_status & EESR_RX_CHECK) {
  1598. if (napi_schedule_prep(&mdp->napi)) {
  1599. /* Mask Rx interrupts */
  1600. sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
  1601. EESIPR);
  1602. __napi_schedule(&mdp->napi);
  1603. } else {
  1604. netdev_warn(ndev,
  1605. "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
  1606. intr_status, intr_enable);
  1607. }
  1608. }
  1609. /* Tx Check */
  1610. if (intr_status & cd->tx_check) {
  1611. /* Clear Tx interrupts */
  1612. sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
  1613. sh_eth_tx_free(ndev, true);
  1614. netif_wake_queue(ndev);
  1615. }
  1616. /* E-MAC interrupt */
  1617. if (intr_status & EESR_ECI)
  1618. sh_eth_emac_interrupt(ndev);
  1619. if (intr_status & cd->eesr_err_check) {
  1620. /* Clear error interrupts */
  1621. sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
  1622. sh_eth_error(ndev, intr_status);
  1623. }
  1624. out:
  1625. spin_unlock(&mdp->lock);
  1626. return ret;
  1627. }
  1628. static int sh_eth_poll(struct napi_struct *napi, int budget)
  1629. {
  1630. struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
  1631. napi);
  1632. struct net_device *ndev = napi->dev;
  1633. int quota = budget;
  1634. u32 intr_status;
  1635. for (;;) {
  1636. intr_status = sh_eth_read(ndev, EESR);
  1637. if (!(intr_status & EESR_RX_CHECK))
  1638. break;
  1639. /* Clear Rx interrupts */
  1640. sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
  1641. if (sh_eth_rx(ndev, intr_status, &quota))
  1642. goto out;
  1643. }
  1644. napi_complete(napi);
  1645. /* Reenable Rx interrupts */
  1646. if (mdp->irq_enabled)
  1647. sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
  1648. out:
  1649. return budget - quota;
  1650. }
  1651. /* PHY state control function */
  1652. static void sh_eth_adjust_link(struct net_device *ndev)
  1653. {
  1654. struct sh_eth_private *mdp = netdev_priv(ndev);
  1655. struct phy_device *phydev = ndev->phydev;
  1656. unsigned long flags;
  1657. int new_state = 0;
  1658. spin_lock_irqsave(&mdp->lock, flags);
  1659. /* Disable TX and RX right over here, if E-MAC change is ignored */
  1660. if (mdp->cd->no_psr || mdp->no_ether_link)
  1661. sh_eth_rcv_snd_disable(ndev);
  1662. if (phydev->link) {
  1663. if (phydev->duplex != mdp->duplex) {
  1664. new_state = 1;
  1665. mdp->duplex = phydev->duplex;
  1666. if (mdp->cd->set_duplex)
  1667. mdp->cd->set_duplex(ndev);
  1668. }
  1669. if (phydev->speed != mdp->speed) {
  1670. new_state = 1;
  1671. mdp->speed = phydev->speed;
  1672. if (mdp->cd->set_rate)
  1673. mdp->cd->set_rate(ndev);
  1674. }
  1675. if (!mdp->link) {
  1676. sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
  1677. new_state = 1;
  1678. mdp->link = phydev->link;
  1679. }
  1680. } else if (mdp->link) {
  1681. new_state = 1;
  1682. mdp->link = 0;
  1683. mdp->speed = 0;
  1684. mdp->duplex = -1;
  1685. }
  1686. /* Enable TX and RX right over here, if E-MAC change is ignored */
  1687. if ((mdp->cd->no_psr || mdp->no_ether_link) && phydev->link)
  1688. sh_eth_rcv_snd_enable(ndev);
  1689. spin_unlock_irqrestore(&mdp->lock, flags);
  1690. if (new_state && netif_msg_link(mdp))
  1691. phy_print_status(phydev);
  1692. }
  1693. /* PHY init function */
  1694. static int sh_eth_phy_init(struct net_device *ndev)
  1695. {
  1696. struct device_node *np = ndev->dev.parent->of_node;
  1697. struct sh_eth_private *mdp = netdev_priv(ndev);
  1698. struct phy_device *phydev;
  1699. mdp->link = 0;
  1700. mdp->speed = 0;
  1701. mdp->duplex = -1;
  1702. /* Try connect to PHY */
  1703. if (np) {
  1704. struct device_node *pn;
  1705. pn = of_parse_phandle(np, "phy-handle", 0);
  1706. phydev = of_phy_connect(ndev, pn,
  1707. sh_eth_adjust_link, 0,
  1708. mdp->phy_interface);
  1709. of_node_put(pn);
  1710. if (!phydev)
  1711. phydev = ERR_PTR(-ENOENT);
  1712. } else {
  1713. char phy_id[MII_BUS_ID_SIZE + 3];
  1714. snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
  1715. mdp->mii_bus->id, mdp->phy_id);
  1716. phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
  1717. mdp->phy_interface);
  1718. }
  1719. if (IS_ERR(phydev)) {
  1720. netdev_err(ndev, "failed to connect PHY\n");
  1721. return PTR_ERR(phydev);
  1722. }
  1723. /* mask with MAC supported features */
  1724. if (mdp->cd->register_type != SH_ETH_REG_GIGABIT)
  1725. phy_set_max_speed(phydev, SPEED_100);
  1726. phy_attached_info(phydev);
  1727. return 0;
  1728. }
  1729. /* PHY control start function */
  1730. static int sh_eth_phy_start(struct net_device *ndev)
  1731. {
  1732. int ret;
  1733. ret = sh_eth_phy_init(ndev);
  1734. if (ret)
  1735. return ret;
  1736. phy_start(ndev->phydev);
  1737. return 0;
  1738. }
  1739. /* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
  1740. * version must be bumped as well. Just adding registers up to that
  1741. * limit is fine, as long as the existing register indices don't
  1742. * change.
  1743. */
  1744. #define SH_ETH_REG_DUMP_VERSION 1
  1745. #define SH_ETH_REG_DUMP_MAX_REGS 256
  1746. static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
  1747. {
  1748. struct sh_eth_private *mdp = netdev_priv(ndev);
  1749. struct sh_eth_cpu_data *cd = mdp->cd;
  1750. u32 *valid_map;
  1751. size_t len;
  1752. BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
  1753. /* Dump starts with a bitmap that tells ethtool which
  1754. * registers are defined for this chip.
  1755. */
  1756. len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
  1757. if (buf) {
  1758. valid_map = buf;
  1759. buf += len;
  1760. } else {
  1761. valid_map = NULL;
  1762. }
  1763. /* Add a register to the dump, if it has a defined offset.
  1764. * This automatically skips most undefined registers, but for
  1765. * some it is also necessary to check a capability flag in
  1766. * struct sh_eth_cpu_data.
  1767. */
  1768. #define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
  1769. #define add_reg_from(reg, read_expr) do { \
  1770. if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
  1771. if (buf) { \
  1772. mark_reg_valid(reg); \
  1773. *buf++ = read_expr; \
  1774. } \
  1775. ++len; \
  1776. } \
  1777. } while (0)
  1778. #define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
  1779. #define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
  1780. add_reg(EDSR);
  1781. add_reg(EDMR);
  1782. add_reg(EDTRR);
  1783. add_reg(EDRRR);
  1784. add_reg(EESR);
  1785. add_reg(EESIPR);
  1786. add_reg(TDLAR);
  1787. if (!cd->no_xdfar)
  1788. add_reg(TDFAR);
  1789. add_reg(TDFXR);
  1790. add_reg(TDFFR);
  1791. add_reg(RDLAR);
  1792. if (!cd->no_xdfar)
  1793. add_reg(RDFAR);
  1794. add_reg(RDFXR);
  1795. add_reg(RDFFR);
  1796. add_reg(TRSCER);
  1797. add_reg(RMFCR);
  1798. add_reg(TFTR);
  1799. add_reg(FDR);
  1800. add_reg(RMCR);
  1801. add_reg(TFUCR);
  1802. add_reg(RFOCR);
  1803. if (cd->rmiimode)
  1804. add_reg(RMIIMODE);
  1805. add_reg(FCFTR);
  1806. if (cd->rpadir)
  1807. add_reg(RPADIR);
  1808. if (!cd->no_trimd)
  1809. add_reg(TRIMD);
  1810. add_reg(ECMR);
  1811. add_reg(ECSR);
  1812. add_reg(ECSIPR);
  1813. add_reg(PIR);
  1814. if (!cd->no_psr)
  1815. add_reg(PSR);
  1816. add_reg(RDMLR);
  1817. add_reg(RFLR);
  1818. add_reg(IPGR);
  1819. if (cd->apr)
  1820. add_reg(APR);
  1821. if (cd->mpr)
  1822. add_reg(MPR);
  1823. add_reg(RFCR);
  1824. add_reg(RFCF);
  1825. if (cd->tpauser)
  1826. add_reg(TPAUSER);
  1827. add_reg(TPAUSECR);
  1828. if (cd->gecmr)
  1829. add_reg(GECMR);
  1830. if (cd->bculr)
  1831. add_reg(BCULR);
  1832. add_reg(MAHR);
  1833. add_reg(MALR);
  1834. if (!cd->no_tx_cntrs) {
  1835. add_reg(TROCR);
  1836. add_reg(CDCR);
  1837. add_reg(LCCR);
  1838. add_reg(CNDCR);
  1839. }
  1840. add_reg(CEFCR);
  1841. add_reg(FRECR);
  1842. add_reg(TSFRCR);
  1843. add_reg(TLFRCR);
  1844. if (cd->cexcr) {
  1845. add_reg(CERCR);
  1846. add_reg(CEECR);
  1847. }
  1848. add_reg(MAFCR);
  1849. if (cd->rtrate)
  1850. add_reg(RTRATE);
  1851. if (cd->csmr)
  1852. add_reg(CSMR);
  1853. if (cd->select_mii)
  1854. add_reg(RMII_MII);
  1855. if (cd->tsu) {
  1856. add_tsu_reg(ARSTR);
  1857. add_tsu_reg(TSU_CTRST);
  1858. if (cd->dual_port) {
  1859. add_tsu_reg(TSU_FWEN0);
  1860. add_tsu_reg(TSU_FWEN1);
  1861. add_tsu_reg(TSU_FCM);
  1862. add_tsu_reg(TSU_BSYSL0);
  1863. add_tsu_reg(TSU_BSYSL1);
  1864. add_tsu_reg(TSU_PRISL0);
  1865. add_tsu_reg(TSU_PRISL1);
  1866. add_tsu_reg(TSU_FWSL0);
  1867. add_tsu_reg(TSU_FWSL1);
  1868. }
  1869. add_tsu_reg(TSU_FWSLC);
  1870. if (cd->dual_port) {
  1871. add_tsu_reg(TSU_QTAGM0);
  1872. add_tsu_reg(TSU_QTAGM1);
  1873. add_tsu_reg(TSU_FWSR);
  1874. add_tsu_reg(TSU_FWINMK);
  1875. add_tsu_reg(TSU_ADQT0);
  1876. add_tsu_reg(TSU_ADQT1);
  1877. add_tsu_reg(TSU_VTAG0);
  1878. add_tsu_reg(TSU_VTAG1);
  1879. }
  1880. add_tsu_reg(TSU_ADSBSY);
  1881. add_tsu_reg(TSU_TEN);
  1882. add_tsu_reg(TSU_POST1);
  1883. add_tsu_reg(TSU_POST2);
  1884. add_tsu_reg(TSU_POST3);
  1885. add_tsu_reg(TSU_POST4);
  1886. /* This is the start of a table, not just a single register. */
  1887. if (buf) {
  1888. unsigned int i;
  1889. mark_reg_valid(TSU_ADRH0);
  1890. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
  1891. *buf++ = ioread32(mdp->tsu_addr +
  1892. mdp->reg_offset[TSU_ADRH0] +
  1893. i * 4);
  1894. }
  1895. len += SH_ETH_TSU_CAM_ENTRIES * 2;
  1896. }
  1897. #undef mark_reg_valid
  1898. #undef add_reg_from
  1899. #undef add_reg
  1900. #undef add_tsu_reg
  1901. return len * 4;
  1902. }
  1903. static int sh_eth_get_regs_len(struct net_device *ndev)
  1904. {
  1905. return __sh_eth_get_regs(ndev, NULL);
  1906. }
  1907. static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
  1908. void *buf)
  1909. {
  1910. struct sh_eth_private *mdp = netdev_priv(ndev);
  1911. regs->version = SH_ETH_REG_DUMP_VERSION;
  1912. pm_runtime_get_sync(&mdp->pdev->dev);
  1913. __sh_eth_get_regs(ndev, buf);
  1914. pm_runtime_put_sync(&mdp->pdev->dev);
  1915. }
  1916. static u32 sh_eth_get_msglevel(struct net_device *ndev)
  1917. {
  1918. struct sh_eth_private *mdp = netdev_priv(ndev);
  1919. return mdp->msg_enable;
  1920. }
  1921. static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
  1922. {
  1923. struct sh_eth_private *mdp = netdev_priv(ndev);
  1924. mdp->msg_enable = value;
  1925. }
  1926. static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
  1927. "rx_current", "tx_current",
  1928. "rx_dirty", "tx_dirty",
  1929. };
  1930. #define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
  1931. static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
  1932. {
  1933. switch (sset) {
  1934. case ETH_SS_STATS:
  1935. return SH_ETH_STATS_LEN;
  1936. default:
  1937. return -EOPNOTSUPP;
  1938. }
  1939. }
  1940. static void sh_eth_get_ethtool_stats(struct net_device *ndev,
  1941. struct ethtool_stats *stats, u64 *data)
  1942. {
  1943. struct sh_eth_private *mdp = netdev_priv(ndev);
  1944. int i = 0;
  1945. /* device-specific stats */
  1946. data[i++] = mdp->cur_rx;
  1947. data[i++] = mdp->cur_tx;
  1948. data[i++] = mdp->dirty_rx;
  1949. data[i++] = mdp->dirty_tx;
  1950. }
  1951. static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
  1952. {
  1953. switch (stringset) {
  1954. case ETH_SS_STATS:
  1955. memcpy(data, sh_eth_gstrings_stats,
  1956. sizeof(sh_eth_gstrings_stats));
  1957. break;
  1958. }
  1959. }
  1960. static void sh_eth_get_ringparam(struct net_device *ndev,
  1961. struct ethtool_ringparam *ring,
  1962. struct kernel_ethtool_ringparam *kernel_ring,
  1963. struct netlink_ext_ack *extack)
  1964. {
  1965. struct sh_eth_private *mdp = netdev_priv(ndev);
  1966. ring->rx_max_pending = RX_RING_MAX;
  1967. ring->tx_max_pending = TX_RING_MAX;
  1968. ring->rx_pending = mdp->num_rx_ring;
  1969. ring->tx_pending = mdp->num_tx_ring;
  1970. }
  1971. static int sh_eth_set_ringparam(struct net_device *ndev,
  1972. struct ethtool_ringparam *ring,
  1973. struct kernel_ethtool_ringparam *kernel_ring,
  1974. struct netlink_ext_ack *extack)
  1975. {
  1976. struct sh_eth_private *mdp = netdev_priv(ndev);
  1977. int ret;
  1978. if (ring->tx_pending > TX_RING_MAX ||
  1979. ring->rx_pending > RX_RING_MAX ||
  1980. ring->tx_pending < TX_RING_MIN ||
  1981. ring->rx_pending < RX_RING_MIN)
  1982. return -EINVAL;
  1983. if (ring->rx_mini_pending || ring->rx_jumbo_pending)
  1984. return -EINVAL;
  1985. if (netif_running(ndev)) {
  1986. netif_device_detach(ndev);
  1987. netif_tx_disable(ndev);
  1988. /* Serialise with the interrupt handler and NAPI, then
  1989. * disable interrupts. We have to clear the
  1990. * irq_enabled flag first to ensure that interrupts
  1991. * won't be re-enabled.
  1992. */
  1993. mdp->irq_enabled = false;
  1994. synchronize_irq(ndev->irq);
  1995. napi_synchronize(&mdp->napi);
  1996. sh_eth_write(ndev, 0x0000, EESIPR);
  1997. sh_eth_dev_exit(ndev);
  1998. /* Free all the skbuffs in the Rx queue and the DMA buffers. */
  1999. sh_eth_ring_free(ndev);
  2000. }
  2001. /* Set new parameters */
  2002. mdp->num_rx_ring = ring->rx_pending;
  2003. mdp->num_tx_ring = ring->tx_pending;
  2004. if (netif_running(ndev)) {
  2005. ret = sh_eth_ring_init(ndev);
  2006. if (ret < 0) {
  2007. netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
  2008. __func__);
  2009. return ret;
  2010. }
  2011. ret = sh_eth_dev_init(ndev);
  2012. if (ret < 0) {
  2013. netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
  2014. __func__);
  2015. return ret;
  2016. }
  2017. netif_device_attach(ndev);
  2018. }
  2019. return 0;
  2020. }
  2021. static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  2022. {
  2023. struct sh_eth_private *mdp = netdev_priv(ndev);
  2024. wol->supported = 0;
  2025. wol->wolopts = 0;
  2026. if (mdp->cd->magic) {
  2027. wol->supported = WAKE_MAGIC;
  2028. wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
  2029. }
  2030. }
  2031. static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
  2032. {
  2033. struct sh_eth_private *mdp = netdev_priv(ndev);
  2034. if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
  2035. return -EOPNOTSUPP;
  2036. mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
  2037. device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
  2038. return 0;
  2039. }
  2040. static const struct ethtool_ops sh_eth_ethtool_ops = {
  2041. .get_regs_len = sh_eth_get_regs_len,
  2042. .get_regs = sh_eth_get_regs,
  2043. .nway_reset = phy_ethtool_nway_reset,
  2044. .get_msglevel = sh_eth_get_msglevel,
  2045. .set_msglevel = sh_eth_set_msglevel,
  2046. .get_link = ethtool_op_get_link,
  2047. .get_strings = sh_eth_get_strings,
  2048. .get_ethtool_stats = sh_eth_get_ethtool_stats,
  2049. .get_sset_count = sh_eth_get_sset_count,
  2050. .get_ringparam = sh_eth_get_ringparam,
  2051. .set_ringparam = sh_eth_set_ringparam,
  2052. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  2053. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  2054. .get_wol = sh_eth_get_wol,
  2055. .set_wol = sh_eth_set_wol,
  2056. };
  2057. /* network device open function */
  2058. static int sh_eth_open(struct net_device *ndev)
  2059. {
  2060. struct sh_eth_private *mdp = netdev_priv(ndev);
  2061. int ret;
  2062. pm_runtime_get_sync(&mdp->pdev->dev);
  2063. napi_enable(&mdp->napi);
  2064. ret = request_irq(ndev->irq, sh_eth_interrupt,
  2065. mdp->cd->irq_flags, ndev->name, ndev);
  2066. if (ret) {
  2067. netdev_err(ndev, "Can not assign IRQ number\n");
  2068. goto out_napi_off;
  2069. }
  2070. /* Descriptor set */
  2071. ret = sh_eth_ring_init(ndev);
  2072. if (ret)
  2073. goto out_free_irq;
  2074. /* device init */
  2075. ret = sh_eth_dev_init(ndev);
  2076. if (ret)
  2077. goto out_free_irq;
  2078. /* PHY control start*/
  2079. ret = sh_eth_phy_start(ndev);
  2080. if (ret)
  2081. goto out_free_irq;
  2082. netif_start_queue(ndev);
  2083. mdp->is_opened = 1;
  2084. return ret;
  2085. out_free_irq:
  2086. free_irq(ndev->irq, ndev);
  2087. out_napi_off:
  2088. napi_disable(&mdp->napi);
  2089. pm_runtime_put_sync(&mdp->pdev->dev);
  2090. return ret;
  2091. }
  2092. /* Timeout function */
  2093. static void sh_eth_tx_timeout(struct net_device *ndev, unsigned int txqueue)
  2094. {
  2095. struct sh_eth_private *mdp = netdev_priv(ndev);
  2096. struct sh_eth_rxdesc *rxdesc;
  2097. int i;
  2098. netif_stop_queue(ndev);
  2099. netif_err(mdp, timer, ndev,
  2100. "transmit timed out, status %8.8x, resetting...\n",
  2101. sh_eth_read(ndev, EESR));
  2102. /* tx_errors count up */
  2103. ndev->stats.tx_errors++;
  2104. /* Free all the skbuffs in the Rx queue. */
  2105. for (i = 0; i < mdp->num_rx_ring; i++) {
  2106. rxdesc = &mdp->rx_ring[i];
  2107. rxdesc->status = cpu_to_le32(0);
  2108. rxdesc->addr = cpu_to_le32(0xBADF00D0);
  2109. dev_kfree_skb(mdp->rx_skbuff[i]);
  2110. mdp->rx_skbuff[i] = NULL;
  2111. }
  2112. for (i = 0; i < mdp->num_tx_ring; i++) {
  2113. dev_kfree_skb(mdp->tx_skbuff[i]);
  2114. mdp->tx_skbuff[i] = NULL;
  2115. }
  2116. /* device init */
  2117. sh_eth_dev_init(ndev);
  2118. netif_start_queue(ndev);
  2119. }
  2120. /* Packet transmit function */
  2121. static netdev_tx_t sh_eth_start_xmit(struct sk_buff *skb,
  2122. struct net_device *ndev)
  2123. {
  2124. struct sh_eth_private *mdp = netdev_priv(ndev);
  2125. struct sh_eth_txdesc *txdesc;
  2126. dma_addr_t dma_addr;
  2127. u32 entry;
  2128. unsigned long flags;
  2129. spin_lock_irqsave(&mdp->lock, flags);
  2130. if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
  2131. if (!sh_eth_tx_free(ndev, true)) {
  2132. netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
  2133. netif_stop_queue(ndev);
  2134. spin_unlock_irqrestore(&mdp->lock, flags);
  2135. return NETDEV_TX_BUSY;
  2136. }
  2137. }
  2138. spin_unlock_irqrestore(&mdp->lock, flags);
  2139. if (skb_put_padto(skb, ETH_ZLEN))
  2140. return NETDEV_TX_OK;
  2141. entry = mdp->cur_tx % mdp->num_tx_ring;
  2142. mdp->tx_skbuff[entry] = skb;
  2143. txdesc = &mdp->tx_ring[entry];
  2144. /* soft swap. */
  2145. if (!mdp->cd->hw_swap)
  2146. sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
  2147. dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
  2148. DMA_TO_DEVICE);
  2149. if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
  2150. kfree_skb(skb);
  2151. return NETDEV_TX_OK;
  2152. }
  2153. txdesc->addr = cpu_to_le32(dma_addr);
  2154. txdesc->len = cpu_to_le32(skb->len << 16);
  2155. dma_wmb(); /* TACT bit must be set after all the above writes */
  2156. if (entry >= mdp->num_tx_ring - 1)
  2157. txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
  2158. else
  2159. txdesc->status |= cpu_to_le32(TD_TACT);
  2160. wmb(); /* cur_tx must be incremented after TACT bit was set */
  2161. mdp->cur_tx++;
  2162. if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
  2163. sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
  2164. return NETDEV_TX_OK;
  2165. }
  2166. /* The statistics registers have write-clear behaviour, which means we
  2167. * will lose any increment between the read and write. We mitigate
  2168. * this by only clearing when we read a non-zero value, so we will
  2169. * never falsely report a total of zero.
  2170. */
  2171. static void
  2172. sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
  2173. {
  2174. u32 delta = sh_eth_read(ndev, reg);
  2175. if (delta) {
  2176. *stat += delta;
  2177. sh_eth_write(ndev, 0, reg);
  2178. }
  2179. }
  2180. static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
  2181. {
  2182. struct sh_eth_private *mdp = netdev_priv(ndev);
  2183. if (mdp->cd->no_tx_cntrs)
  2184. return &ndev->stats;
  2185. if (!mdp->is_opened)
  2186. return &ndev->stats;
  2187. sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
  2188. sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
  2189. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
  2190. if (mdp->cd->cexcr) {
  2191. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2192. CERCR);
  2193. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2194. CEECR);
  2195. } else {
  2196. sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
  2197. CNDCR);
  2198. }
  2199. return &ndev->stats;
  2200. }
  2201. /* device close function */
  2202. static int sh_eth_close(struct net_device *ndev)
  2203. {
  2204. struct sh_eth_private *mdp = netdev_priv(ndev);
  2205. netif_stop_queue(ndev);
  2206. /* Serialise with the interrupt handler and NAPI, then disable
  2207. * interrupts. We have to clear the irq_enabled flag first to
  2208. * ensure that interrupts won't be re-enabled.
  2209. */
  2210. mdp->irq_enabled = false;
  2211. synchronize_irq(ndev->irq);
  2212. napi_disable(&mdp->napi);
  2213. sh_eth_write(ndev, 0x0000, EESIPR);
  2214. sh_eth_dev_exit(ndev);
  2215. /* PHY Disconnect */
  2216. if (ndev->phydev) {
  2217. phy_stop(ndev->phydev);
  2218. phy_disconnect(ndev->phydev);
  2219. }
  2220. free_irq(ndev->irq, ndev);
  2221. /* Free all the skbuffs in the Rx queue and the DMA buffer. */
  2222. sh_eth_ring_free(ndev);
  2223. mdp->is_opened = 0;
  2224. pm_runtime_put(&mdp->pdev->dev);
  2225. return 0;
  2226. }
  2227. static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
  2228. {
  2229. if (netif_running(ndev))
  2230. return -EBUSY;
  2231. ndev->mtu = new_mtu;
  2232. netdev_update_features(ndev);
  2233. return 0;
  2234. }
  2235. /* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
  2236. static u32 sh_eth_tsu_get_post_mask(int entry)
  2237. {
  2238. return 0x0f << (28 - ((entry % 8) * 4));
  2239. }
  2240. static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
  2241. {
  2242. return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
  2243. }
  2244. static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
  2245. int entry)
  2246. {
  2247. struct sh_eth_private *mdp = netdev_priv(ndev);
  2248. int reg = TSU_POST1 + entry / 8;
  2249. u32 tmp;
  2250. tmp = sh_eth_tsu_read(mdp, reg);
  2251. sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
  2252. }
  2253. static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
  2254. int entry)
  2255. {
  2256. struct sh_eth_private *mdp = netdev_priv(ndev);
  2257. int reg = TSU_POST1 + entry / 8;
  2258. u32 post_mask, ref_mask, tmp;
  2259. post_mask = sh_eth_tsu_get_post_mask(entry);
  2260. ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
  2261. tmp = sh_eth_tsu_read(mdp, reg);
  2262. sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
  2263. /* If other port enables, the function returns "true" */
  2264. return tmp & ref_mask;
  2265. }
  2266. static int sh_eth_tsu_busy(struct net_device *ndev)
  2267. {
  2268. int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
  2269. struct sh_eth_private *mdp = netdev_priv(ndev);
  2270. while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
  2271. udelay(10);
  2272. timeout--;
  2273. if (timeout <= 0) {
  2274. netdev_err(ndev, "%s: timeout\n", __func__);
  2275. return -ETIMEDOUT;
  2276. }
  2277. }
  2278. return 0;
  2279. }
  2280. static int sh_eth_tsu_write_entry(struct net_device *ndev, u16 offset,
  2281. const u8 *addr)
  2282. {
  2283. struct sh_eth_private *mdp = netdev_priv(ndev);
  2284. u32 val;
  2285. val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
  2286. iowrite32(val, mdp->tsu_addr + offset);
  2287. if (sh_eth_tsu_busy(ndev) < 0)
  2288. return -EBUSY;
  2289. val = addr[4] << 8 | addr[5];
  2290. iowrite32(val, mdp->tsu_addr + offset + 4);
  2291. if (sh_eth_tsu_busy(ndev) < 0)
  2292. return -EBUSY;
  2293. return 0;
  2294. }
  2295. static void sh_eth_tsu_read_entry(struct net_device *ndev, u16 offset, u8 *addr)
  2296. {
  2297. struct sh_eth_private *mdp = netdev_priv(ndev);
  2298. u32 val;
  2299. val = ioread32(mdp->tsu_addr + offset);
  2300. addr[0] = (val >> 24) & 0xff;
  2301. addr[1] = (val >> 16) & 0xff;
  2302. addr[2] = (val >> 8) & 0xff;
  2303. addr[3] = val & 0xff;
  2304. val = ioread32(mdp->tsu_addr + offset + 4);
  2305. addr[4] = (val >> 8) & 0xff;
  2306. addr[5] = val & 0xff;
  2307. }
  2308. static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
  2309. {
  2310. struct sh_eth_private *mdp = netdev_priv(ndev);
  2311. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2312. int i;
  2313. u8 c_addr[ETH_ALEN];
  2314. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2315. sh_eth_tsu_read_entry(ndev, reg_offset, c_addr);
  2316. if (ether_addr_equal(addr, c_addr))
  2317. return i;
  2318. }
  2319. return -ENOENT;
  2320. }
  2321. static int sh_eth_tsu_find_empty(struct net_device *ndev)
  2322. {
  2323. u8 blank[ETH_ALEN];
  2324. int entry;
  2325. memset(blank, 0, sizeof(blank));
  2326. entry = sh_eth_tsu_find_entry(ndev, blank);
  2327. return (entry < 0) ? -ENOMEM : entry;
  2328. }
  2329. static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
  2330. int entry)
  2331. {
  2332. struct sh_eth_private *mdp = netdev_priv(ndev);
  2333. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2334. int ret;
  2335. u8 blank[ETH_ALEN];
  2336. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
  2337. ~(1 << (31 - entry)), TSU_TEN);
  2338. memset(blank, 0, sizeof(blank));
  2339. ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
  2340. if (ret < 0)
  2341. return ret;
  2342. return 0;
  2343. }
  2344. static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
  2345. {
  2346. struct sh_eth_private *mdp = netdev_priv(ndev);
  2347. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2348. int i, ret;
  2349. if (!mdp->cd->tsu)
  2350. return 0;
  2351. i = sh_eth_tsu_find_entry(ndev, addr);
  2352. if (i < 0) {
  2353. /* No entry found, create one */
  2354. i = sh_eth_tsu_find_empty(ndev);
  2355. if (i < 0)
  2356. return -ENOMEM;
  2357. ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
  2358. if (ret < 0)
  2359. return ret;
  2360. /* Enable the entry */
  2361. sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
  2362. (1 << (31 - i)), TSU_TEN);
  2363. }
  2364. /* Entry found or created, enable POST */
  2365. sh_eth_tsu_enable_cam_entry_post(ndev, i);
  2366. return 0;
  2367. }
  2368. static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
  2369. {
  2370. struct sh_eth_private *mdp = netdev_priv(ndev);
  2371. int i, ret;
  2372. if (!mdp->cd->tsu)
  2373. return 0;
  2374. i = sh_eth_tsu_find_entry(ndev, addr);
  2375. if (i) {
  2376. /* Entry found */
  2377. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2378. goto done;
  2379. /* Disable the entry if both ports was disabled */
  2380. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2381. if (ret < 0)
  2382. return ret;
  2383. }
  2384. done:
  2385. return 0;
  2386. }
  2387. static int sh_eth_tsu_purge_all(struct net_device *ndev)
  2388. {
  2389. struct sh_eth_private *mdp = netdev_priv(ndev);
  2390. int i, ret;
  2391. if (!mdp->cd->tsu)
  2392. return 0;
  2393. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
  2394. if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
  2395. continue;
  2396. /* Disable the entry if both ports was disabled */
  2397. ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
  2398. if (ret < 0)
  2399. return ret;
  2400. }
  2401. return 0;
  2402. }
  2403. static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
  2404. {
  2405. struct sh_eth_private *mdp = netdev_priv(ndev);
  2406. u16 reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
  2407. u8 addr[ETH_ALEN];
  2408. int i;
  2409. if (!mdp->cd->tsu)
  2410. return;
  2411. for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
  2412. sh_eth_tsu_read_entry(ndev, reg_offset, addr);
  2413. if (is_multicast_ether_addr(addr))
  2414. sh_eth_tsu_del_entry(ndev, addr);
  2415. }
  2416. }
  2417. /* Update promiscuous flag and multicast filter */
  2418. static void sh_eth_set_rx_mode(struct net_device *ndev)
  2419. {
  2420. struct sh_eth_private *mdp = netdev_priv(ndev);
  2421. u32 ecmr_bits;
  2422. int mcast_all = 0;
  2423. unsigned long flags;
  2424. spin_lock_irqsave(&mdp->lock, flags);
  2425. /* Initial condition is MCT = 1, PRM = 0.
  2426. * Depending on ndev->flags, set PRM or clear MCT
  2427. */
  2428. ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
  2429. if (mdp->cd->tsu)
  2430. ecmr_bits |= ECMR_MCT;
  2431. if (!(ndev->flags & IFF_MULTICAST)) {
  2432. sh_eth_tsu_purge_mcast(ndev);
  2433. mcast_all = 1;
  2434. }
  2435. if (ndev->flags & IFF_ALLMULTI) {
  2436. sh_eth_tsu_purge_mcast(ndev);
  2437. ecmr_bits &= ~ECMR_MCT;
  2438. mcast_all = 1;
  2439. }
  2440. if (ndev->flags & IFF_PROMISC) {
  2441. sh_eth_tsu_purge_all(ndev);
  2442. ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
  2443. } else if (mdp->cd->tsu) {
  2444. struct netdev_hw_addr *ha;
  2445. netdev_for_each_mc_addr(ha, ndev) {
  2446. if (mcast_all && is_multicast_ether_addr(ha->addr))
  2447. continue;
  2448. if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
  2449. if (!mcast_all) {
  2450. sh_eth_tsu_purge_mcast(ndev);
  2451. ecmr_bits &= ~ECMR_MCT;
  2452. mcast_all = 1;
  2453. }
  2454. }
  2455. }
  2456. }
  2457. /* update the ethernet mode */
  2458. sh_eth_write(ndev, ecmr_bits, ECMR);
  2459. spin_unlock_irqrestore(&mdp->lock, flags);
  2460. }
  2461. static void sh_eth_set_rx_csum(struct net_device *ndev, bool enable)
  2462. {
  2463. struct sh_eth_private *mdp = netdev_priv(ndev);
  2464. unsigned long flags;
  2465. spin_lock_irqsave(&mdp->lock, flags);
  2466. /* Disable TX and RX */
  2467. sh_eth_rcv_snd_disable(ndev);
  2468. /* Modify RX Checksum setting */
  2469. sh_eth_modify(ndev, ECMR, ECMR_RCSC, enable ? ECMR_RCSC : 0);
  2470. /* Enable TX and RX */
  2471. sh_eth_rcv_snd_enable(ndev);
  2472. spin_unlock_irqrestore(&mdp->lock, flags);
  2473. }
  2474. static int sh_eth_set_features(struct net_device *ndev,
  2475. netdev_features_t features)
  2476. {
  2477. netdev_features_t changed = ndev->features ^ features;
  2478. struct sh_eth_private *mdp = netdev_priv(ndev);
  2479. if (changed & NETIF_F_RXCSUM && mdp->cd->rx_csum)
  2480. sh_eth_set_rx_csum(ndev, features & NETIF_F_RXCSUM);
  2481. ndev->features = features;
  2482. return 0;
  2483. }
  2484. static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
  2485. {
  2486. if (!mdp->port)
  2487. return TSU_VTAG0;
  2488. else
  2489. return TSU_VTAG1;
  2490. }
  2491. static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
  2492. __be16 proto, u16 vid)
  2493. {
  2494. struct sh_eth_private *mdp = netdev_priv(ndev);
  2495. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2496. if (unlikely(!mdp->cd->tsu))
  2497. return -EPERM;
  2498. /* No filtering if vid = 0 */
  2499. if (!vid)
  2500. return 0;
  2501. mdp->vlan_num_ids++;
  2502. /* The controller has one VLAN tag HW filter. So, if the filter is
  2503. * already enabled, the driver disables it and the filte
  2504. */
  2505. if (mdp->vlan_num_ids > 1) {
  2506. /* disable VLAN filter */
  2507. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2508. return 0;
  2509. }
  2510. sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
  2511. vtag_reg_index);
  2512. return 0;
  2513. }
  2514. static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
  2515. __be16 proto, u16 vid)
  2516. {
  2517. struct sh_eth_private *mdp = netdev_priv(ndev);
  2518. int vtag_reg_index = sh_eth_get_vtag_index(mdp);
  2519. if (unlikely(!mdp->cd->tsu))
  2520. return -EPERM;
  2521. /* No filtering if vid = 0 */
  2522. if (!vid)
  2523. return 0;
  2524. mdp->vlan_num_ids--;
  2525. sh_eth_tsu_write(mdp, 0, vtag_reg_index);
  2526. return 0;
  2527. }
  2528. /* SuperH's TSU register init function */
  2529. static void sh_eth_tsu_init(struct sh_eth_private *mdp)
  2530. {
  2531. if (!mdp->cd->dual_port) {
  2532. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2533. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
  2534. TSU_FWSLC); /* Enable POST registers */
  2535. return;
  2536. }
  2537. sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
  2538. sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
  2539. sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
  2540. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
  2541. sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
  2542. sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
  2543. sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
  2544. sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
  2545. sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
  2546. sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
  2547. sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
  2548. sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
  2549. sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
  2550. sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
  2551. sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
  2552. sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
  2553. sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
  2554. sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
  2555. sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
  2556. }
  2557. /* MDIO bus release function */
  2558. static int sh_mdio_release(struct sh_eth_private *mdp)
  2559. {
  2560. /* unregister mdio bus */
  2561. mdiobus_unregister(mdp->mii_bus);
  2562. /* free bitbang info */
  2563. free_mdio_bitbang(mdp->mii_bus);
  2564. return 0;
  2565. }
  2566. static int sh_mdiobb_read(struct mii_bus *bus, int phy, int reg)
  2567. {
  2568. int res;
  2569. pm_runtime_get_sync(bus->parent);
  2570. res = mdiobb_read(bus, phy, reg);
  2571. pm_runtime_put(bus->parent);
  2572. return res;
  2573. }
  2574. static int sh_mdiobb_write(struct mii_bus *bus, int phy, int reg, u16 val)
  2575. {
  2576. int res;
  2577. pm_runtime_get_sync(bus->parent);
  2578. res = mdiobb_write(bus, phy, reg, val);
  2579. pm_runtime_put(bus->parent);
  2580. return res;
  2581. }
  2582. /* MDIO bus init function */
  2583. static int sh_mdio_init(struct sh_eth_private *mdp,
  2584. struct sh_eth_plat_data *pd)
  2585. {
  2586. int ret;
  2587. struct bb_info *bitbang;
  2588. struct platform_device *pdev = mdp->pdev;
  2589. struct device *dev = &mdp->pdev->dev;
  2590. struct phy_device *phydev;
  2591. struct device_node *pn;
  2592. /* create bit control struct for PHY */
  2593. bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
  2594. if (!bitbang)
  2595. return -ENOMEM;
  2596. /* bitbang init */
  2597. bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
  2598. bitbang->set_gate = pd->set_mdio_gate;
  2599. bitbang->ctrl.ops = &bb_ops;
  2600. /* MII controller setting */
  2601. mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
  2602. if (!mdp->mii_bus)
  2603. return -ENOMEM;
  2604. /* Wrap accessors with Runtime PM-aware ops */
  2605. mdp->mii_bus->read = sh_mdiobb_read;
  2606. mdp->mii_bus->write = sh_mdiobb_write;
  2607. /* Hook up MII support for ethtool */
  2608. mdp->mii_bus->name = "sh_mii";
  2609. mdp->mii_bus->parent = dev;
  2610. snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  2611. pdev->name, pdev->id);
  2612. /* register MDIO bus */
  2613. if (pd->phy_irq > 0)
  2614. mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
  2615. ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
  2616. if (ret)
  2617. goto out_free_bus;
  2618. pn = of_parse_phandle(dev->of_node, "phy-handle", 0);
  2619. phydev = of_phy_find_device(pn);
  2620. if (phydev) {
  2621. phydev->mac_managed_pm = true;
  2622. put_device(&phydev->mdio.dev);
  2623. }
  2624. of_node_put(pn);
  2625. return 0;
  2626. out_free_bus:
  2627. free_mdio_bitbang(mdp->mii_bus);
  2628. return ret;
  2629. }
  2630. static const u16 *sh_eth_get_register_offset(int register_type)
  2631. {
  2632. const u16 *reg_offset = NULL;
  2633. switch (register_type) {
  2634. case SH_ETH_REG_GIGABIT:
  2635. reg_offset = sh_eth_offset_gigabit;
  2636. break;
  2637. case SH_ETH_REG_FAST_RCAR:
  2638. reg_offset = sh_eth_offset_fast_rcar;
  2639. break;
  2640. case SH_ETH_REG_FAST_SH4:
  2641. reg_offset = sh_eth_offset_fast_sh4;
  2642. break;
  2643. case SH_ETH_REG_FAST_SH3_SH2:
  2644. reg_offset = sh_eth_offset_fast_sh3_sh2;
  2645. break;
  2646. }
  2647. return reg_offset;
  2648. }
  2649. static const struct net_device_ops sh_eth_netdev_ops = {
  2650. .ndo_open = sh_eth_open,
  2651. .ndo_stop = sh_eth_close,
  2652. .ndo_start_xmit = sh_eth_start_xmit,
  2653. .ndo_get_stats = sh_eth_get_stats,
  2654. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2655. .ndo_tx_timeout = sh_eth_tx_timeout,
  2656. .ndo_eth_ioctl = phy_do_ioctl_running,
  2657. .ndo_change_mtu = sh_eth_change_mtu,
  2658. .ndo_validate_addr = eth_validate_addr,
  2659. .ndo_set_mac_address = eth_mac_addr,
  2660. .ndo_set_features = sh_eth_set_features,
  2661. };
  2662. static const struct net_device_ops sh_eth_netdev_ops_tsu = {
  2663. .ndo_open = sh_eth_open,
  2664. .ndo_stop = sh_eth_close,
  2665. .ndo_start_xmit = sh_eth_start_xmit,
  2666. .ndo_get_stats = sh_eth_get_stats,
  2667. .ndo_set_rx_mode = sh_eth_set_rx_mode,
  2668. .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
  2669. .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
  2670. .ndo_tx_timeout = sh_eth_tx_timeout,
  2671. .ndo_eth_ioctl = phy_do_ioctl_running,
  2672. .ndo_change_mtu = sh_eth_change_mtu,
  2673. .ndo_validate_addr = eth_validate_addr,
  2674. .ndo_set_mac_address = eth_mac_addr,
  2675. .ndo_set_features = sh_eth_set_features,
  2676. };
  2677. #ifdef CONFIG_OF
  2678. static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2679. {
  2680. struct device_node *np = dev->of_node;
  2681. struct sh_eth_plat_data *pdata;
  2682. phy_interface_t interface;
  2683. int ret;
  2684. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  2685. if (!pdata)
  2686. return NULL;
  2687. ret = of_get_phy_mode(np, &interface);
  2688. if (ret)
  2689. return NULL;
  2690. pdata->phy_interface = interface;
  2691. of_get_mac_address(np, pdata->mac_addr);
  2692. pdata->no_ether_link =
  2693. of_property_read_bool(np, "renesas,no-ether-link");
  2694. pdata->ether_link_active_low =
  2695. of_property_read_bool(np, "renesas,ether-link-active-low");
  2696. return pdata;
  2697. }
  2698. static const struct of_device_id sh_eth_match_table[] = {
  2699. { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
  2700. { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
  2701. { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
  2702. { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
  2703. { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
  2704. { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
  2705. { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
  2706. { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
  2707. { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
  2708. { .compatible = "renesas,gether-r8a77980", .data = &r8a77980_data },
  2709. { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
  2710. { .compatible = "renesas,ether-r7s9210", .data = &r7s9210_data },
  2711. { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
  2712. { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
  2713. { }
  2714. };
  2715. MODULE_DEVICE_TABLE(of, sh_eth_match_table);
  2716. #else
  2717. static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
  2718. {
  2719. return NULL;
  2720. }
  2721. #endif
  2722. static int sh_eth_drv_probe(struct platform_device *pdev)
  2723. {
  2724. struct resource *res;
  2725. struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
  2726. const struct platform_device_id *id = platform_get_device_id(pdev);
  2727. struct sh_eth_private *mdp;
  2728. struct net_device *ndev;
  2729. int ret;
  2730. ndev = alloc_etherdev(sizeof(struct sh_eth_private));
  2731. if (!ndev)
  2732. return -ENOMEM;
  2733. pm_runtime_enable(&pdev->dev);
  2734. pm_runtime_get_sync(&pdev->dev);
  2735. ret = platform_get_irq(pdev, 0);
  2736. if (ret < 0)
  2737. goto out_release;
  2738. ndev->irq = ret;
  2739. SET_NETDEV_DEV(ndev, &pdev->dev);
  2740. mdp = netdev_priv(ndev);
  2741. mdp->num_tx_ring = TX_RING_SIZE;
  2742. mdp->num_rx_ring = RX_RING_SIZE;
  2743. mdp->addr = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  2744. if (IS_ERR(mdp->addr)) {
  2745. ret = PTR_ERR(mdp->addr);
  2746. goto out_release;
  2747. }
  2748. ndev->base_addr = res->start;
  2749. spin_lock_init(&mdp->lock);
  2750. mdp->pdev = pdev;
  2751. if (pdev->dev.of_node)
  2752. pd = sh_eth_parse_dt(&pdev->dev);
  2753. if (!pd) {
  2754. dev_err(&pdev->dev, "no platform data\n");
  2755. ret = -EINVAL;
  2756. goto out_release;
  2757. }
  2758. /* get PHY ID */
  2759. mdp->phy_id = pd->phy;
  2760. mdp->phy_interface = pd->phy_interface;
  2761. mdp->no_ether_link = pd->no_ether_link;
  2762. mdp->ether_link_active_low = pd->ether_link_active_low;
  2763. /* set cpu data */
  2764. if (id)
  2765. mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
  2766. else
  2767. mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
  2768. mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
  2769. if (!mdp->reg_offset) {
  2770. dev_err(&pdev->dev, "Unknown register type (%d)\n",
  2771. mdp->cd->register_type);
  2772. ret = -EINVAL;
  2773. goto out_release;
  2774. }
  2775. sh_eth_set_default_cpu_data(mdp->cd);
  2776. /* User's manual states max MTU should be 2048 but due to the
  2777. * alignment calculations in sh_eth_ring_init() the practical
  2778. * MTU is a bit less. Maybe this can be optimized some more.
  2779. */
  2780. ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
  2781. ndev->min_mtu = ETH_MIN_MTU;
  2782. if (mdp->cd->rx_csum) {
  2783. ndev->features = NETIF_F_RXCSUM;
  2784. ndev->hw_features = NETIF_F_RXCSUM;
  2785. }
  2786. /* set function */
  2787. if (mdp->cd->tsu)
  2788. ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
  2789. else
  2790. ndev->netdev_ops = &sh_eth_netdev_ops;
  2791. ndev->ethtool_ops = &sh_eth_ethtool_ops;
  2792. ndev->watchdog_timeo = TX_TIMEOUT;
  2793. /* debug message level */
  2794. mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
  2795. /* read and set MAC address */
  2796. read_mac_address(ndev, pd->mac_addr);
  2797. if (!is_valid_ether_addr(ndev->dev_addr)) {
  2798. dev_warn(&pdev->dev,
  2799. "no valid MAC address supplied, using a random one.\n");
  2800. eth_hw_addr_random(ndev);
  2801. }
  2802. if (mdp->cd->tsu) {
  2803. int port = pdev->id < 0 ? 0 : pdev->id % 2;
  2804. struct resource *rtsu;
  2805. rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2806. if (!rtsu) {
  2807. dev_err(&pdev->dev, "no TSU resource\n");
  2808. ret = -ENODEV;
  2809. goto out_release;
  2810. }
  2811. /* We can only request the TSU region for the first port
  2812. * of the two sharing this TSU for the probe to succeed...
  2813. */
  2814. if (port == 0 &&
  2815. !devm_request_mem_region(&pdev->dev, rtsu->start,
  2816. resource_size(rtsu),
  2817. dev_name(&pdev->dev))) {
  2818. dev_err(&pdev->dev, "can't request TSU resource.\n");
  2819. ret = -EBUSY;
  2820. goto out_release;
  2821. }
  2822. /* ioremap the TSU registers */
  2823. mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
  2824. resource_size(rtsu));
  2825. if (!mdp->tsu_addr) {
  2826. dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
  2827. ret = -ENOMEM;
  2828. goto out_release;
  2829. }
  2830. mdp->port = port;
  2831. ndev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
  2832. /* Need to init only the first port of the two sharing a TSU */
  2833. if (port == 0) {
  2834. if (mdp->cd->chip_reset)
  2835. mdp->cd->chip_reset(ndev);
  2836. /* TSU init (Init only)*/
  2837. sh_eth_tsu_init(mdp);
  2838. }
  2839. }
  2840. if (mdp->cd->rmiimode)
  2841. sh_eth_write(ndev, 0x1, RMIIMODE);
  2842. /* MDIO bus init */
  2843. ret = sh_mdio_init(mdp, pd);
  2844. if (ret) {
  2845. dev_err_probe(&pdev->dev, ret, "MDIO init failed\n");
  2846. goto out_release;
  2847. }
  2848. netif_napi_add(ndev, &mdp->napi, sh_eth_poll);
  2849. /* network device register */
  2850. ret = register_netdev(ndev);
  2851. if (ret)
  2852. goto out_napi_del;
  2853. if (mdp->cd->magic)
  2854. device_set_wakeup_capable(&pdev->dev, 1);
  2855. /* print device information */
  2856. netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
  2857. (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
  2858. pm_runtime_put(&pdev->dev);
  2859. platform_set_drvdata(pdev, ndev);
  2860. return ret;
  2861. out_napi_del:
  2862. netif_napi_del(&mdp->napi);
  2863. sh_mdio_release(mdp);
  2864. out_release:
  2865. /* net_dev free */
  2866. free_netdev(ndev);
  2867. pm_runtime_put(&pdev->dev);
  2868. pm_runtime_disable(&pdev->dev);
  2869. return ret;
  2870. }
  2871. static int sh_eth_drv_remove(struct platform_device *pdev)
  2872. {
  2873. struct net_device *ndev = platform_get_drvdata(pdev);
  2874. struct sh_eth_private *mdp = netdev_priv(ndev);
  2875. unregister_netdev(ndev);
  2876. netif_napi_del(&mdp->napi);
  2877. sh_mdio_release(mdp);
  2878. pm_runtime_disable(&pdev->dev);
  2879. free_netdev(ndev);
  2880. return 0;
  2881. }
  2882. #ifdef CONFIG_PM
  2883. #ifdef CONFIG_PM_SLEEP
  2884. static int sh_eth_wol_setup(struct net_device *ndev)
  2885. {
  2886. struct sh_eth_private *mdp = netdev_priv(ndev);
  2887. /* Only allow ECI interrupts */
  2888. synchronize_irq(ndev->irq);
  2889. napi_disable(&mdp->napi);
  2890. sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
  2891. /* Enable MagicPacket */
  2892. sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
  2893. return enable_irq_wake(ndev->irq);
  2894. }
  2895. static int sh_eth_wol_restore(struct net_device *ndev)
  2896. {
  2897. struct sh_eth_private *mdp = netdev_priv(ndev);
  2898. int ret;
  2899. napi_enable(&mdp->napi);
  2900. /* Disable MagicPacket */
  2901. sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
  2902. /* The device needs to be reset to restore MagicPacket logic
  2903. * for next wakeup. If we close and open the device it will
  2904. * both be reset and all registers restored. This is what
  2905. * happens during suspend and resume without WoL enabled.
  2906. */
  2907. sh_eth_close(ndev);
  2908. ret = sh_eth_open(ndev);
  2909. if (ret < 0)
  2910. return ret;
  2911. return disable_irq_wake(ndev->irq);
  2912. }
  2913. static int sh_eth_suspend(struct device *dev)
  2914. {
  2915. struct net_device *ndev = dev_get_drvdata(dev);
  2916. struct sh_eth_private *mdp = netdev_priv(ndev);
  2917. int ret;
  2918. if (!netif_running(ndev))
  2919. return 0;
  2920. netif_device_detach(ndev);
  2921. if (mdp->wol_enabled)
  2922. ret = sh_eth_wol_setup(ndev);
  2923. else
  2924. ret = sh_eth_close(ndev);
  2925. return ret;
  2926. }
  2927. static int sh_eth_resume(struct device *dev)
  2928. {
  2929. struct net_device *ndev = dev_get_drvdata(dev);
  2930. struct sh_eth_private *mdp = netdev_priv(ndev);
  2931. int ret;
  2932. if (!netif_running(ndev))
  2933. return 0;
  2934. if (mdp->wol_enabled)
  2935. ret = sh_eth_wol_restore(ndev);
  2936. else
  2937. ret = sh_eth_open(ndev);
  2938. if (ret < 0)
  2939. return ret;
  2940. netif_device_attach(ndev);
  2941. return ret;
  2942. }
  2943. #endif
  2944. static int sh_eth_runtime_nop(struct device *dev)
  2945. {
  2946. /* Runtime PM callback shared between ->runtime_suspend()
  2947. * and ->runtime_resume(). Simply returns success.
  2948. *
  2949. * This driver re-initializes all registers after
  2950. * pm_runtime_get_sync() anyway so there is no need
  2951. * to save and restore registers here.
  2952. */
  2953. return 0;
  2954. }
  2955. static const struct dev_pm_ops sh_eth_dev_pm_ops = {
  2956. SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
  2957. SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
  2958. };
  2959. #define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
  2960. #else
  2961. #define SH_ETH_PM_OPS NULL
  2962. #endif
  2963. static const struct platform_device_id sh_eth_id_table[] = {
  2964. { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
  2965. { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
  2966. { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
  2967. { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
  2968. { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
  2969. { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
  2970. { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
  2971. { }
  2972. };
  2973. MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
  2974. static struct platform_driver sh_eth_driver = {
  2975. .probe = sh_eth_drv_probe,
  2976. .remove = sh_eth_drv_remove,
  2977. .id_table = sh_eth_id_table,
  2978. .driver = {
  2979. .name = CARDNAME,
  2980. .pm = SH_ETH_PM_OPS,
  2981. .of_match_table = of_match_ptr(sh_eth_match_table),
  2982. },
  2983. };
  2984. module_platform_driver(sh_eth_driver);
  2985. MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
  2986. MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
  2987. MODULE_LICENSE("GPL v2");