r6040.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * RDC R6040 Fast Ethernet MAC support
  4. *
  5. * Copyright (C) 2004 Sten Wang <[email protected]>
  6. * Copyright (C) 2007
  7. * Daniel Gimpelevich <[email protected]>
  8. * Copyright (C) 2007-2012 Florian Fainelli <[email protected]>
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/moduleparam.h>
  13. #include <linux/string.h>
  14. #include <linux/timer.h>
  15. #include <linux/errno.h>
  16. #include <linux/ioport.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/pci.h>
  19. #include <linux/netdevice.h>
  20. #include <linux/etherdevice.h>
  21. #include <linux/skbuff.h>
  22. #include <linux/delay.h>
  23. #include <linux/mii.h>
  24. #include <linux/ethtool.h>
  25. #include <linux/crc32.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/bitops.h>
  28. #include <linux/io.h>
  29. #include <linux/irq.h>
  30. #include <linux/uaccess.h>
  31. #include <linux/phy.h>
  32. #include <asm/processor.h>
  33. #define DRV_NAME "r6040"
  34. #define DRV_VERSION "0.29"
  35. #define DRV_RELDATE "04Jul2016"
  36. /* Time in jiffies before concluding the transmitter is hung. */
  37. #define TX_TIMEOUT (6000 * HZ / 1000)
  38. /* RDC MAC I/O Size */
  39. #define R6040_IO_SIZE 256
  40. /* MAX RDC MAC */
  41. #define MAX_MAC 2
  42. /* MAC registers */
  43. #define MCR0 0x00 /* Control register 0 */
  44. #define MCR0_RCVEN 0x0002 /* Receive enable */
  45. #define MCR0_PROMISC 0x0020 /* Promiscuous mode */
  46. #define MCR0_HASH_EN 0x0100 /* Enable multicast hash table function */
  47. #define MCR0_XMTEN 0x1000 /* Transmission enable */
  48. #define MCR0_FD 0x8000 /* Full/Half duplex */
  49. #define MCR1 0x04 /* Control register 1 */
  50. #define MAC_RST 0x0001 /* Reset the MAC */
  51. #define MBCR 0x08 /* Bus control */
  52. #define MT_ICR 0x0C /* TX interrupt control */
  53. #define MR_ICR 0x10 /* RX interrupt control */
  54. #define MTPR 0x14 /* TX poll command register */
  55. #define TM2TX 0x0001 /* Trigger MAC to transmit */
  56. #define MR_BSR 0x18 /* RX buffer size */
  57. #define MR_DCR 0x1A /* RX descriptor control */
  58. #define MLSR 0x1C /* Last status */
  59. #define TX_FIFO_UNDR 0x0200 /* TX FIFO under-run */
  60. #define TX_EXCEEDC 0x2000 /* Transmit exceed collision */
  61. #define TX_LATEC 0x4000 /* Transmit late collision */
  62. #define MMDIO 0x20 /* MDIO control register */
  63. #define MDIO_WRITE 0x4000 /* MDIO write */
  64. #define MDIO_READ 0x2000 /* MDIO read */
  65. #define MMRD 0x24 /* MDIO read data register */
  66. #define MMWD 0x28 /* MDIO write data register */
  67. #define MTD_SA0 0x2C /* TX descriptor start address 0 */
  68. #define MTD_SA1 0x30 /* TX descriptor start address 1 */
  69. #define MRD_SA0 0x34 /* RX descriptor start address 0 */
  70. #define MRD_SA1 0x38 /* RX descriptor start address 1 */
  71. #define MISR 0x3C /* Status register */
  72. #define MIER 0x40 /* INT enable register */
  73. #define MSK_INT 0x0000 /* Mask off interrupts */
  74. #define RX_FINISH 0x0001 /* RX finished */
  75. #define RX_NO_DESC 0x0002 /* No RX descriptor available */
  76. #define RX_FIFO_FULL 0x0004 /* RX FIFO full */
  77. #define RX_EARLY 0x0008 /* RX early */
  78. #define TX_FINISH 0x0010 /* TX finished */
  79. #define TX_EARLY 0x0080 /* TX early */
  80. #define EVENT_OVRFL 0x0100 /* Event counter overflow */
  81. #define LINK_CHANGED 0x0200 /* PHY link changed */
  82. #define ME_CISR 0x44 /* Event counter INT status */
  83. #define ME_CIER 0x48 /* Event counter INT enable */
  84. #define MR_CNT 0x50 /* Successfully received packet counter */
  85. #define ME_CNT0 0x52 /* Event counter 0 */
  86. #define ME_CNT1 0x54 /* Event counter 1 */
  87. #define ME_CNT2 0x56 /* Event counter 2 */
  88. #define ME_CNT3 0x58 /* Event counter 3 */
  89. #define MT_CNT 0x5A /* Successfully transmit packet counter */
  90. #define ME_CNT4 0x5C /* Event counter 4 */
  91. #define MP_CNT 0x5E /* Pause frame counter register */
  92. #define MAR0 0x60 /* Hash table 0 */
  93. #define MAR1 0x62 /* Hash table 1 */
  94. #define MAR2 0x64 /* Hash table 2 */
  95. #define MAR3 0x66 /* Hash table 3 */
  96. #define MID_0L 0x68 /* Multicast address MID0 Low */
  97. #define MID_0M 0x6A /* Multicast address MID0 Medium */
  98. #define MID_0H 0x6C /* Multicast address MID0 High */
  99. #define MID_1L 0x70 /* MID1 Low */
  100. #define MID_1M 0x72 /* MID1 Medium */
  101. #define MID_1H 0x74 /* MID1 High */
  102. #define MID_2L 0x78 /* MID2 Low */
  103. #define MID_2M 0x7A /* MID2 Medium */
  104. #define MID_2H 0x7C /* MID2 High */
  105. #define MID_3L 0x80 /* MID3 Low */
  106. #define MID_3M 0x82 /* MID3 Medium */
  107. #define MID_3H 0x84 /* MID3 High */
  108. #define PHY_CC 0x88 /* PHY status change configuration register */
  109. #define SCEN 0x8000 /* PHY status change enable */
  110. #define PHYAD_SHIFT 8 /* PHY address shift */
  111. #define TMRDIV_SHIFT 0 /* Timer divider shift */
  112. #define PHY_ST 0x8A /* PHY status register */
  113. #define MAC_SM 0xAC /* MAC status machine */
  114. #define MAC_SM_RST 0x0002 /* MAC status machine reset */
  115. #define MD_CSC 0xb6 /* MDC speed control register */
  116. #define MD_CSC_DEFAULT 0x0030
  117. #define MAC_ID 0xBE /* Identifier register */
  118. #define TX_DCNT 0x80 /* TX descriptor count */
  119. #define RX_DCNT 0x80 /* RX descriptor count */
  120. #define MAX_BUF_SIZE 0x600
  121. #define RX_DESC_SIZE (RX_DCNT * sizeof(struct r6040_descriptor))
  122. #define TX_DESC_SIZE (TX_DCNT * sizeof(struct r6040_descriptor))
  123. #define MBCR_DEFAULT 0x012A /* MAC Bus Control Register */
  124. #define MCAST_MAX 3 /* Max number multicast addresses to filter */
  125. #define MAC_DEF_TIMEOUT 2048 /* Default MAC read/write operation timeout */
  126. /* Descriptor status */
  127. #define DSC_OWNER_MAC 0x8000 /* MAC is the owner of this descriptor */
  128. #define DSC_RX_OK 0x4000 /* RX was successful */
  129. #define DSC_RX_ERR 0x0800 /* RX PHY error */
  130. #define DSC_RX_ERR_DRI 0x0400 /* RX dribble packet */
  131. #define DSC_RX_ERR_BUF 0x0200 /* RX length exceeds buffer size */
  132. #define DSC_RX_ERR_LONG 0x0100 /* RX length > maximum packet length */
  133. #define DSC_RX_ERR_RUNT 0x0080 /* RX packet length < 64 byte */
  134. #define DSC_RX_ERR_CRC 0x0040 /* RX CRC error */
  135. #define DSC_RX_BCAST 0x0020 /* RX broadcast (no error) */
  136. #define DSC_RX_MCAST 0x0010 /* RX multicast (no error) */
  137. #define DSC_RX_MCH_HIT 0x0008 /* RX multicast hit in hash table (no error) */
  138. #define DSC_RX_MIDH_HIT 0x0004 /* RX MID table hit (no error) */
  139. #define DSC_RX_IDX_MID_MASK 3 /* RX mask for the index of matched MIDx */
  140. MODULE_AUTHOR("Sten Wang <[email protected]>,"
  141. "Daniel Gimpelevich <[email protected]>,"
  142. "Florian Fainelli <[email protected]>");
  143. MODULE_LICENSE("GPL");
  144. MODULE_DESCRIPTION("RDC R6040 NAPI PCI FastEthernet driver");
  145. MODULE_VERSION(DRV_VERSION " " DRV_RELDATE);
  146. /* RX and TX interrupts that we handle */
  147. #define RX_INTS (RX_FIFO_FULL | RX_NO_DESC | RX_FINISH)
  148. #define TX_INTS (TX_FINISH)
  149. #define INT_MASK (RX_INTS | TX_INTS)
  150. struct r6040_descriptor {
  151. u16 status, len; /* 0-3 */
  152. __le32 buf; /* 4-7 */
  153. __le32 ndesc; /* 8-B */
  154. u32 rev1; /* C-F */
  155. char *vbufp; /* 10-13 */
  156. struct r6040_descriptor *vndescp; /* 14-17 */
  157. struct sk_buff *skb_ptr; /* 18-1B */
  158. u32 rev2; /* 1C-1F */
  159. } __aligned(32);
  160. struct r6040_private {
  161. spinlock_t lock; /* driver lock */
  162. struct pci_dev *pdev;
  163. struct r6040_descriptor *rx_insert_ptr;
  164. struct r6040_descriptor *rx_remove_ptr;
  165. struct r6040_descriptor *tx_insert_ptr;
  166. struct r6040_descriptor *tx_remove_ptr;
  167. struct r6040_descriptor *rx_ring;
  168. struct r6040_descriptor *tx_ring;
  169. dma_addr_t rx_ring_dma;
  170. dma_addr_t tx_ring_dma;
  171. u16 tx_free_desc;
  172. u16 mcr0;
  173. struct net_device *dev;
  174. struct mii_bus *mii_bus;
  175. struct napi_struct napi;
  176. void __iomem *base;
  177. int old_link;
  178. int old_duplex;
  179. };
  180. static char version[] = DRV_NAME
  181. ": RDC R6040 NAPI net driver,"
  182. "version "DRV_VERSION " (" DRV_RELDATE ")";
  183. /* Read a word data from PHY Chip */
  184. static int r6040_phy_read(void __iomem *ioaddr, int phy_addr, int reg)
  185. {
  186. int limit = MAC_DEF_TIMEOUT;
  187. u16 cmd;
  188. iowrite16(MDIO_READ | reg | (phy_addr << 8), ioaddr + MMDIO);
  189. /* Wait for the read bit to be cleared */
  190. while (limit--) {
  191. cmd = ioread16(ioaddr + MMDIO);
  192. if (!(cmd & MDIO_READ))
  193. break;
  194. udelay(1);
  195. }
  196. if (limit < 0)
  197. return -ETIMEDOUT;
  198. return ioread16(ioaddr + MMRD);
  199. }
  200. /* Write a word data from PHY Chip */
  201. static int r6040_phy_write(void __iomem *ioaddr,
  202. int phy_addr, int reg, u16 val)
  203. {
  204. int limit = MAC_DEF_TIMEOUT;
  205. u16 cmd;
  206. iowrite16(val, ioaddr + MMWD);
  207. /* Write the command to the MDIO bus */
  208. iowrite16(MDIO_WRITE | reg | (phy_addr << 8), ioaddr + MMDIO);
  209. /* Wait for the write bit to be cleared */
  210. while (limit--) {
  211. cmd = ioread16(ioaddr + MMDIO);
  212. if (!(cmd & MDIO_WRITE))
  213. break;
  214. udelay(1);
  215. }
  216. return (limit < 0) ? -ETIMEDOUT : 0;
  217. }
  218. static int r6040_mdiobus_read(struct mii_bus *bus, int phy_addr, int reg)
  219. {
  220. struct net_device *dev = bus->priv;
  221. struct r6040_private *lp = netdev_priv(dev);
  222. void __iomem *ioaddr = lp->base;
  223. return r6040_phy_read(ioaddr, phy_addr, reg);
  224. }
  225. static int r6040_mdiobus_write(struct mii_bus *bus, int phy_addr,
  226. int reg, u16 value)
  227. {
  228. struct net_device *dev = bus->priv;
  229. struct r6040_private *lp = netdev_priv(dev);
  230. void __iomem *ioaddr = lp->base;
  231. return r6040_phy_write(ioaddr, phy_addr, reg, value);
  232. }
  233. static void r6040_free_txbufs(struct net_device *dev)
  234. {
  235. struct r6040_private *lp = netdev_priv(dev);
  236. int i;
  237. for (i = 0; i < TX_DCNT; i++) {
  238. if (lp->tx_insert_ptr->skb_ptr) {
  239. dma_unmap_single(&lp->pdev->dev,
  240. le32_to_cpu(lp->tx_insert_ptr->buf),
  241. MAX_BUF_SIZE, DMA_TO_DEVICE);
  242. dev_kfree_skb(lp->tx_insert_ptr->skb_ptr);
  243. lp->tx_insert_ptr->skb_ptr = NULL;
  244. }
  245. lp->tx_insert_ptr = lp->tx_insert_ptr->vndescp;
  246. }
  247. }
  248. static void r6040_free_rxbufs(struct net_device *dev)
  249. {
  250. struct r6040_private *lp = netdev_priv(dev);
  251. int i;
  252. for (i = 0; i < RX_DCNT; i++) {
  253. if (lp->rx_insert_ptr->skb_ptr) {
  254. dma_unmap_single(&lp->pdev->dev,
  255. le32_to_cpu(lp->rx_insert_ptr->buf),
  256. MAX_BUF_SIZE, DMA_FROM_DEVICE);
  257. dev_kfree_skb(lp->rx_insert_ptr->skb_ptr);
  258. lp->rx_insert_ptr->skb_ptr = NULL;
  259. }
  260. lp->rx_insert_ptr = lp->rx_insert_ptr->vndescp;
  261. }
  262. }
  263. static void r6040_init_ring_desc(struct r6040_descriptor *desc_ring,
  264. dma_addr_t desc_dma, int size)
  265. {
  266. struct r6040_descriptor *desc = desc_ring;
  267. dma_addr_t mapping = desc_dma;
  268. while (size-- > 0) {
  269. mapping += sizeof(*desc);
  270. desc->ndesc = cpu_to_le32(mapping);
  271. desc->vndescp = desc + 1;
  272. desc++;
  273. }
  274. desc--;
  275. desc->ndesc = cpu_to_le32(desc_dma);
  276. desc->vndescp = desc_ring;
  277. }
  278. static void r6040_init_txbufs(struct net_device *dev)
  279. {
  280. struct r6040_private *lp = netdev_priv(dev);
  281. lp->tx_free_desc = TX_DCNT;
  282. lp->tx_remove_ptr = lp->tx_insert_ptr = lp->tx_ring;
  283. r6040_init_ring_desc(lp->tx_ring, lp->tx_ring_dma, TX_DCNT);
  284. }
  285. static int r6040_alloc_rxbufs(struct net_device *dev)
  286. {
  287. struct r6040_private *lp = netdev_priv(dev);
  288. struct r6040_descriptor *desc;
  289. struct sk_buff *skb;
  290. int rc;
  291. lp->rx_remove_ptr = lp->rx_insert_ptr = lp->rx_ring;
  292. r6040_init_ring_desc(lp->rx_ring, lp->rx_ring_dma, RX_DCNT);
  293. /* Allocate skbs for the rx descriptors */
  294. desc = lp->rx_ring;
  295. do {
  296. skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  297. if (!skb) {
  298. rc = -ENOMEM;
  299. goto err_exit;
  300. }
  301. desc->skb_ptr = skb;
  302. desc->buf = cpu_to_le32(dma_map_single(&lp->pdev->dev,
  303. desc->skb_ptr->data,
  304. MAX_BUF_SIZE,
  305. DMA_FROM_DEVICE));
  306. desc->status = DSC_OWNER_MAC;
  307. desc = desc->vndescp;
  308. } while (desc != lp->rx_ring);
  309. return 0;
  310. err_exit:
  311. /* Deallocate all previously allocated skbs */
  312. r6040_free_rxbufs(dev);
  313. return rc;
  314. }
  315. static void r6040_reset_mac(struct r6040_private *lp)
  316. {
  317. void __iomem *ioaddr = lp->base;
  318. int limit = MAC_DEF_TIMEOUT;
  319. u16 cmd, md_csc;
  320. md_csc = ioread16(ioaddr + MD_CSC);
  321. iowrite16(MAC_RST, ioaddr + MCR1);
  322. while (limit--) {
  323. cmd = ioread16(ioaddr + MCR1);
  324. if (cmd & MAC_RST)
  325. break;
  326. }
  327. /* Reset internal state machine */
  328. iowrite16(MAC_SM_RST, ioaddr + MAC_SM);
  329. iowrite16(0, ioaddr + MAC_SM);
  330. mdelay(5);
  331. /* Restore MDIO clock frequency */
  332. if (md_csc != MD_CSC_DEFAULT)
  333. iowrite16(md_csc, ioaddr + MD_CSC);
  334. }
  335. static void r6040_init_mac_regs(struct net_device *dev)
  336. {
  337. struct r6040_private *lp = netdev_priv(dev);
  338. void __iomem *ioaddr = lp->base;
  339. /* Mask Off Interrupt */
  340. iowrite16(MSK_INT, ioaddr + MIER);
  341. /* Reset RDC MAC */
  342. r6040_reset_mac(lp);
  343. /* MAC Bus Control Register */
  344. iowrite16(MBCR_DEFAULT, ioaddr + MBCR);
  345. /* Buffer Size Register */
  346. iowrite16(MAX_BUF_SIZE, ioaddr + MR_BSR);
  347. /* Write TX ring start address */
  348. iowrite16(lp->tx_ring_dma, ioaddr + MTD_SA0);
  349. iowrite16(lp->tx_ring_dma >> 16, ioaddr + MTD_SA1);
  350. /* Write RX ring start address */
  351. iowrite16(lp->rx_ring_dma, ioaddr + MRD_SA0);
  352. iowrite16(lp->rx_ring_dma >> 16, ioaddr + MRD_SA1);
  353. /* Set interrupt waiting time and packet numbers */
  354. iowrite16(0, ioaddr + MT_ICR);
  355. iowrite16(0, ioaddr + MR_ICR);
  356. /* Enable interrupts */
  357. iowrite16(INT_MASK, ioaddr + MIER);
  358. /* Enable TX and RX */
  359. iowrite16(lp->mcr0 | MCR0_RCVEN, ioaddr);
  360. /* Let TX poll the descriptors
  361. * we may got called by r6040_tx_timeout which has left
  362. * some unsent tx buffers */
  363. iowrite16(TM2TX, ioaddr + MTPR);
  364. }
  365. static void r6040_tx_timeout(struct net_device *dev, unsigned int txqueue)
  366. {
  367. struct r6040_private *priv = netdev_priv(dev);
  368. void __iomem *ioaddr = priv->base;
  369. netdev_warn(dev, "transmit timed out, int enable %4.4x "
  370. "status %4.4x\n",
  371. ioread16(ioaddr + MIER),
  372. ioread16(ioaddr + MISR));
  373. dev->stats.tx_errors++;
  374. /* Reset MAC and re-init all registers */
  375. r6040_init_mac_regs(dev);
  376. }
  377. static struct net_device_stats *r6040_get_stats(struct net_device *dev)
  378. {
  379. struct r6040_private *priv = netdev_priv(dev);
  380. void __iomem *ioaddr = priv->base;
  381. unsigned long flags;
  382. spin_lock_irqsave(&priv->lock, flags);
  383. dev->stats.rx_crc_errors += ioread8(ioaddr + ME_CNT1);
  384. dev->stats.multicast += ioread8(ioaddr + ME_CNT0);
  385. spin_unlock_irqrestore(&priv->lock, flags);
  386. return &dev->stats;
  387. }
  388. /* Stop RDC MAC and Free the allocated resource */
  389. static void r6040_down(struct net_device *dev)
  390. {
  391. struct r6040_private *lp = netdev_priv(dev);
  392. void __iomem *ioaddr = lp->base;
  393. const u16 *adrp;
  394. /* Stop MAC */
  395. iowrite16(MSK_INT, ioaddr + MIER); /* Mask Off Interrupt */
  396. /* Reset RDC MAC */
  397. r6040_reset_mac(lp);
  398. /* Restore MAC Address to MIDx */
  399. adrp = (const u16 *) dev->dev_addr;
  400. iowrite16(adrp[0], ioaddr + MID_0L);
  401. iowrite16(adrp[1], ioaddr + MID_0M);
  402. iowrite16(adrp[2], ioaddr + MID_0H);
  403. }
  404. static int r6040_close(struct net_device *dev)
  405. {
  406. struct r6040_private *lp = netdev_priv(dev);
  407. struct pci_dev *pdev = lp->pdev;
  408. phy_stop(dev->phydev);
  409. napi_disable(&lp->napi);
  410. netif_stop_queue(dev);
  411. spin_lock_irq(&lp->lock);
  412. r6040_down(dev);
  413. /* Free RX buffer */
  414. r6040_free_rxbufs(dev);
  415. /* Free TX buffer */
  416. r6040_free_txbufs(dev);
  417. spin_unlock_irq(&lp->lock);
  418. free_irq(dev->irq, dev);
  419. /* Free Descriptor memory */
  420. if (lp->rx_ring) {
  421. dma_free_coherent(&pdev->dev, RX_DESC_SIZE, lp->rx_ring,
  422. lp->rx_ring_dma);
  423. lp->rx_ring = NULL;
  424. }
  425. if (lp->tx_ring) {
  426. dma_free_coherent(&pdev->dev, TX_DESC_SIZE, lp->tx_ring,
  427. lp->tx_ring_dma);
  428. lp->tx_ring = NULL;
  429. }
  430. return 0;
  431. }
  432. static int r6040_rx(struct net_device *dev, int limit)
  433. {
  434. struct r6040_private *priv = netdev_priv(dev);
  435. struct r6040_descriptor *descptr = priv->rx_remove_ptr;
  436. struct sk_buff *skb_ptr, *new_skb;
  437. int count = 0;
  438. u16 err;
  439. /* Limit not reached and the descriptor belongs to the CPU */
  440. while (count < limit && !(descptr->status & DSC_OWNER_MAC)) {
  441. /* Read the descriptor status */
  442. err = descptr->status;
  443. /* Global error status set */
  444. if (err & DSC_RX_ERR) {
  445. /* RX dribble */
  446. if (err & DSC_RX_ERR_DRI)
  447. dev->stats.rx_frame_errors++;
  448. /* Buffer length exceeded */
  449. if (err & DSC_RX_ERR_BUF)
  450. dev->stats.rx_length_errors++;
  451. /* Packet too long */
  452. if (err & DSC_RX_ERR_LONG)
  453. dev->stats.rx_length_errors++;
  454. /* Packet < 64 bytes */
  455. if (err & DSC_RX_ERR_RUNT)
  456. dev->stats.rx_length_errors++;
  457. /* CRC error */
  458. if (err & DSC_RX_ERR_CRC) {
  459. spin_lock(&priv->lock);
  460. dev->stats.rx_crc_errors++;
  461. spin_unlock(&priv->lock);
  462. }
  463. goto next_descr;
  464. }
  465. /* Packet successfully received */
  466. new_skb = netdev_alloc_skb(dev, MAX_BUF_SIZE);
  467. if (!new_skb) {
  468. dev->stats.rx_dropped++;
  469. goto next_descr;
  470. }
  471. skb_ptr = descptr->skb_ptr;
  472. skb_ptr->dev = priv->dev;
  473. /* Do not count the CRC */
  474. skb_put(skb_ptr, descptr->len - ETH_FCS_LEN);
  475. dma_unmap_single(&priv->pdev->dev, le32_to_cpu(descptr->buf),
  476. MAX_BUF_SIZE, DMA_FROM_DEVICE);
  477. skb_ptr->protocol = eth_type_trans(skb_ptr, priv->dev);
  478. /* Send to upper layer */
  479. netif_receive_skb(skb_ptr);
  480. dev->stats.rx_packets++;
  481. dev->stats.rx_bytes += descptr->len - ETH_FCS_LEN;
  482. /* put new skb into descriptor */
  483. descptr->skb_ptr = new_skb;
  484. descptr->buf = cpu_to_le32(dma_map_single(&priv->pdev->dev,
  485. descptr->skb_ptr->data,
  486. MAX_BUF_SIZE,
  487. DMA_FROM_DEVICE));
  488. next_descr:
  489. /* put the descriptor back to the MAC */
  490. descptr->status = DSC_OWNER_MAC;
  491. descptr = descptr->vndescp;
  492. count++;
  493. }
  494. priv->rx_remove_ptr = descptr;
  495. return count;
  496. }
  497. static void r6040_tx(struct net_device *dev)
  498. {
  499. struct r6040_private *priv = netdev_priv(dev);
  500. struct r6040_descriptor *descptr;
  501. void __iomem *ioaddr = priv->base;
  502. struct sk_buff *skb_ptr;
  503. u16 err;
  504. spin_lock(&priv->lock);
  505. descptr = priv->tx_remove_ptr;
  506. while (priv->tx_free_desc < TX_DCNT) {
  507. /* Check for errors */
  508. err = ioread16(ioaddr + MLSR);
  509. if (err & TX_FIFO_UNDR)
  510. dev->stats.tx_fifo_errors++;
  511. if (err & (TX_EXCEEDC | TX_LATEC))
  512. dev->stats.tx_carrier_errors++;
  513. if (descptr->status & DSC_OWNER_MAC)
  514. break; /* Not complete */
  515. skb_ptr = descptr->skb_ptr;
  516. /* Statistic Counter */
  517. dev->stats.tx_packets++;
  518. dev->stats.tx_bytes += skb_ptr->len;
  519. dma_unmap_single(&priv->pdev->dev, le32_to_cpu(descptr->buf),
  520. skb_ptr->len, DMA_TO_DEVICE);
  521. /* Free buffer */
  522. dev_kfree_skb(skb_ptr);
  523. descptr->skb_ptr = NULL;
  524. /* To next descriptor */
  525. descptr = descptr->vndescp;
  526. priv->tx_free_desc++;
  527. }
  528. priv->tx_remove_ptr = descptr;
  529. if (priv->tx_free_desc)
  530. netif_wake_queue(dev);
  531. spin_unlock(&priv->lock);
  532. }
  533. static int r6040_poll(struct napi_struct *napi, int budget)
  534. {
  535. struct r6040_private *priv =
  536. container_of(napi, struct r6040_private, napi);
  537. struct net_device *dev = priv->dev;
  538. void __iomem *ioaddr = priv->base;
  539. int work_done;
  540. r6040_tx(dev);
  541. work_done = r6040_rx(dev, budget);
  542. if (work_done < budget) {
  543. napi_complete_done(napi, work_done);
  544. /* Enable RX/TX interrupt */
  545. iowrite16(ioread16(ioaddr + MIER) | RX_INTS | TX_INTS,
  546. ioaddr + MIER);
  547. }
  548. return work_done;
  549. }
  550. /* The RDC interrupt handler. */
  551. static irqreturn_t r6040_interrupt(int irq, void *dev_id)
  552. {
  553. struct net_device *dev = dev_id;
  554. struct r6040_private *lp = netdev_priv(dev);
  555. void __iomem *ioaddr = lp->base;
  556. u16 misr, status;
  557. /* Save MIER */
  558. misr = ioread16(ioaddr + MIER);
  559. /* Mask off RDC MAC interrupt */
  560. iowrite16(MSK_INT, ioaddr + MIER);
  561. /* Read MISR status and clear */
  562. status = ioread16(ioaddr + MISR);
  563. if (status == 0x0000 || status == 0xffff) {
  564. /* Restore RDC MAC interrupt */
  565. iowrite16(misr, ioaddr + MIER);
  566. return IRQ_NONE;
  567. }
  568. /* RX interrupt request */
  569. if (status & (RX_INTS | TX_INTS)) {
  570. if (status & RX_NO_DESC) {
  571. /* RX descriptor unavailable */
  572. dev->stats.rx_dropped++;
  573. dev->stats.rx_missed_errors++;
  574. }
  575. if (status & RX_FIFO_FULL)
  576. dev->stats.rx_fifo_errors++;
  577. if (likely(napi_schedule_prep(&lp->napi))) {
  578. /* Mask off RX interrupt */
  579. misr &= ~(RX_INTS | TX_INTS);
  580. __napi_schedule_irqoff(&lp->napi);
  581. }
  582. }
  583. /* Restore RDC MAC interrupt */
  584. iowrite16(misr, ioaddr + MIER);
  585. return IRQ_HANDLED;
  586. }
  587. #ifdef CONFIG_NET_POLL_CONTROLLER
  588. static void r6040_poll_controller(struct net_device *dev)
  589. {
  590. disable_irq(dev->irq);
  591. r6040_interrupt(dev->irq, dev);
  592. enable_irq(dev->irq);
  593. }
  594. #endif
  595. /* Init RDC MAC */
  596. static int r6040_up(struct net_device *dev)
  597. {
  598. struct r6040_private *lp = netdev_priv(dev);
  599. void __iomem *ioaddr = lp->base;
  600. int ret;
  601. /* Initialise and alloc RX/TX buffers */
  602. r6040_init_txbufs(dev);
  603. ret = r6040_alloc_rxbufs(dev);
  604. if (ret)
  605. return ret;
  606. /* improve performance (by RDC guys) */
  607. r6040_phy_write(ioaddr, 30, 17,
  608. (r6040_phy_read(ioaddr, 30, 17) | 0x4000));
  609. r6040_phy_write(ioaddr, 30, 17,
  610. ~((~r6040_phy_read(ioaddr, 30, 17)) | 0x2000));
  611. r6040_phy_write(ioaddr, 0, 19, 0x0000);
  612. r6040_phy_write(ioaddr, 0, 30, 0x01F0);
  613. /* Initialize all MAC registers */
  614. r6040_init_mac_regs(dev);
  615. phy_start(dev->phydev);
  616. return 0;
  617. }
  618. /* Read/set MAC address routines */
  619. static void r6040_mac_address(struct net_device *dev)
  620. {
  621. struct r6040_private *lp = netdev_priv(dev);
  622. void __iomem *ioaddr = lp->base;
  623. const u16 *adrp;
  624. /* Reset MAC */
  625. r6040_reset_mac(lp);
  626. /* Restore MAC Address */
  627. adrp = (const u16 *) dev->dev_addr;
  628. iowrite16(adrp[0], ioaddr + MID_0L);
  629. iowrite16(adrp[1], ioaddr + MID_0M);
  630. iowrite16(adrp[2], ioaddr + MID_0H);
  631. }
  632. static int r6040_open(struct net_device *dev)
  633. {
  634. struct r6040_private *lp = netdev_priv(dev);
  635. int ret;
  636. /* Request IRQ and Register interrupt handler */
  637. ret = request_irq(dev->irq, r6040_interrupt,
  638. IRQF_SHARED, dev->name, dev);
  639. if (ret)
  640. goto out;
  641. /* Set MAC address */
  642. r6040_mac_address(dev);
  643. /* Allocate Descriptor memory */
  644. lp->rx_ring =
  645. dma_alloc_coherent(&lp->pdev->dev, RX_DESC_SIZE,
  646. &lp->rx_ring_dma, GFP_KERNEL);
  647. if (!lp->rx_ring) {
  648. ret = -ENOMEM;
  649. goto err_free_irq;
  650. }
  651. lp->tx_ring =
  652. dma_alloc_coherent(&lp->pdev->dev, TX_DESC_SIZE,
  653. &lp->tx_ring_dma, GFP_KERNEL);
  654. if (!lp->tx_ring) {
  655. ret = -ENOMEM;
  656. goto err_free_rx_ring;
  657. }
  658. ret = r6040_up(dev);
  659. if (ret)
  660. goto err_free_tx_ring;
  661. napi_enable(&lp->napi);
  662. netif_start_queue(dev);
  663. return 0;
  664. err_free_tx_ring:
  665. dma_free_coherent(&lp->pdev->dev, TX_DESC_SIZE, lp->tx_ring,
  666. lp->tx_ring_dma);
  667. err_free_rx_ring:
  668. dma_free_coherent(&lp->pdev->dev, RX_DESC_SIZE, lp->rx_ring,
  669. lp->rx_ring_dma);
  670. err_free_irq:
  671. free_irq(dev->irq, dev);
  672. out:
  673. return ret;
  674. }
  675. static netdev_tx_t r6040_start_xmit(struct sk_buff *skb,
  676. struct net_device *dev)
  677. {
  678. struct r6040_private *lp = netdev_priv(dev);
  679. struct r6040_descriptor *descptr;
  680. void __iomem *ioaddr = lp->base;
  681. unsigned long flags;
  682. if (skb_put_padto(skb, ETH_ZLEN) < 0)
  683. return NETDEV_TX_OK;
  684. /* Critical Section */
  685. spin_lock_irqsave(&lp->lock, flags);
  686. /* TX resource check */
  687. if (!lp->tx_free_desc) {
  688. spin_unlock_irqrestore(&lp->lock, flags);
  689. netif_stop_queue(dev);
  690. netdev_err(dev, ": no tx descriptor\n");
  691. return NETDEV_TX_BUSY;
  692. }
  693. /* Set TX descriptor & Transmit it */
  694. lp->tx_free_desc--;
  695. descptr = lp->tx_insert_ptr;
  696. descptr->len = skb->len;
  697. descptr->skb_ptr = skb;
  698. descptr->buf = cpu_to_le32(dma_map_single(&lp->pdev->dev, skb->data,
  699. skb->len, DMA_TO_DEVICE));
  700. descptr->status = DSC_OWNER_MAC;
  701. skb_tx_timestamp(skb);
  702. /* Trigger the MAC to check the TX descriptor */
  703. if (!netdev_xmit_more() || netif_queue_stopped(dev))
  704. iowrite16(TM2TX, ioaddr + MTPR);
  705. lp->tx_insert_ptr = descptr->vndescp;
  706. /* If no tx resource, stop */
  707. if (!lp->tx_free_desc)
  708. netif_stop_queue(dev);
  709. spin_unlock_irqrestore(&lp->lock, flags);
  710. return NETDEV_TX_OK;
  711. }
  712. static void r6040_multicast_list(struct net_device *dev)
  713. {
  714. struct r6040_private *lp = netdev_priv(dev);
  715. void __iomem *ioaddr = lp->base;
  716. unsigned long flags;
  717. struct netdev_hw_addr *ha;
  718. int i;
  719. const u16 *adrp;
  720. u16 hash_table[4] = { 0 };
  721. spin_lock_irqsave(&lp->lock, flags);
  722. /* Keep our MAC Address */
  723. adrp = (const u16 *)dev->dev_addr;
  724. iowrite16(adrp[0], ioaddr + MID_0L);
  725. iowrite16(adrp[1], ioaddr + MID_0M);
  726. iowrite16(adrp[2], ioaddr + MID_0H);
  727. /* Clear AMCP & PROM bits */
  728. lp->mcr0 = ioread16(ioaddr + MCR0) & ~(MCR0_PROMISC | MCR0_HASH_EN);
  729. /* Promiscuous mode */
  730. if (dev->flags & IFF_PROMISC)
  731. lp->mcr0 |= MCR0_PROMISC;
  732. /* Enable multicast hash table function to
  733. * receive all multicast packets. */
  734. else if (dev->flags & IFF_ALLMULTI) {
  735. lp->mcr0 |= MCR0_HASH_EN;
  736. for (i = 0; i < MCAST_MAX ; i++) {
  737. iowrite16(0, ioaddr + MID_1L + 8 * i);
  738. iowrite16(0, ioaddr + MID_1M + 8 * i);
  739. iowrite16(0, ioaddr + MID_1H + 8 * i);
  740. }
  741. for (i = 0; i < 4; i++)
  742. hash_table[i] = 0xffff;
  743. }
  744. /* Use internal multicast address registers if the number of
  745. * multicast addresses is not greater than MCAST_MAX. */
  746. else if (netdev_mc_count(dev) <= MCAST_MAX) {
  747. i = 0;
  748. netdev_for_each_mc_addr(ha, dev) {
  749. u16 *adrp = (u16 *) ha->addr;
  750. iowrite16(adrp[0], ioaddr + MID_1L + 8 * i);
  751. iowrite16(adrp[1], ioaddr + MID_1M + 8 * i);
  752. iowrite16(adrp[2], ioaddr + MID_1H + 8 * i);
  753. i++;
  754. }
  755. while (i < MCAST_MAX) {
  756. iowrite16(0, ioaddr + MID_1L + 8 * i);
  757. iowrite16(0, ioaddr + MID_1M + 8 * i);
  758. iowrite16(0, ioaddr + MID_1H + 8 * i);
  759. i++;
  760. }
  761. }
  762. /* Otherwise, Enable multicast hash table function. */
  763. else {
  764. u32 crc;
  765. lp->mcr0 |= MCR0_HASH_EN;
  766. for (i = 0; i < MCAST_MAX ; i++) {
  767. iowrite16(0, ioaddr + MID_1L + 8 * i);
  768. iowrite16(0, ioaddr + MID_1M + 8 * i);
  769. iowrite16(0, ioaddr + MID_1H + 8 * i);
  770. }
  771. /* Build multicast hash table */
  772. netdev_for_each_mc_addr(ha, dev) {
  773. u8 *addrs = ha->addr;
  774. crc = ether_crc(ETH_ALEN, addrs);
  775. crc >>= 26;
  776. hash_table[crc >> 4] |= 1 << (crc & 0xf);
  777. }
  778. }
  779. iowrite16(lp->mcr0, ioaddr + MCR0);
  780. /* Fill the MAC hash tables with their values */
  781. if (lp->mcr0 & MCR0_HASH_EN) {
  782. iowrite16(hash_table[0], ioaddr + MAR0);
  783. iowrite16(hash_table[1], ioaddr + MAR1);
  784. iowrite16(hash_table[2], ioaddr + MAR2);
  785. iowrite16(hash_table[3], ioaddr + MAR3);
  786. }
  787. spin_unlock_irqrestore(&lp->lock, flags);
  788. }
  789. static void netdev_get_drvinfo(struct net_device *dev,
  790. struct ethtool_drvinfo *info)
  791. {
  792. struct r6040_private *rp = netdev_priv(dev);
  793. strscpy(info->driver, DRV_NAME, sizeof(info->driver));
  794. strscpy(info->version, DRV_VERSION, sizeof(info->version));
  795. strscpy(info->bus_info, pci_name(rp->pdev), sizeof(info->bus_info));
  796. }
  797. static const struct ethtool_ops netdev_ethtool_ops = {
  798. .get_drvinfo = netdev_get_drvinfo,
  799. .get_link = ethtool_op_get_link,
  800. .get_ts_info = ethtool_op_get_ts_info,
  801. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  802. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  803. .nway_reset = phy_ethtool_nway_reset,
  804. };
  805. static const struct net_device_ops r6040_netdev_ops = {
  806. .ndo_open = r6040_open,
  807. .ndo_stop = r6040_close,
  808. .ndo_start_xmit = r6040_start_xmit,
  809. .ndo_get_stats = r6040_get_stats,
  810. .ndo_set_rx_mode = r6040_multicast_list,
  811. .ndo_validate_addr = eth_validate_addr,
  812. .ndo_set_mac_address = eth_mac_addr,
  813. .ndo_eth_ioctl = phy_do_ioctl,
  814. .ndo_tx_timeout = r6040_tx_timeout,
  815. #ifdef CONFIG_NET_POLL_CONTROLLER
  816. .ndo_poll_controller = r6040_poll_controller,
  817. #endif
  818. };
  819. static void r6040_adjust_link(struct net_device *dev)
  820. {
  821. struct r6040_private *lp = netdev_priv(dev);
  822. struct phy_device *phydev = dev->phydev;
  823. int status_changed = 0;
  824. void __iomem *ioaddr = lp->base;
  825. BUG_ON(!phydev);
  826. if (lp->old_link != phydev->link) {
  827. status_changed = 1;
  828. lp->old_link = phydev->link;
  829. }
  830. /* reflect duplex change */
  831. if (phydev->link && (lp->old_duplex != phydev->duplex)) {
  832. lp->mcr0 |= (phydev->duplex == DUPLEX_FULL ? MCR0_FD : 0);
  833. iowrite16(lp->mcr0, ioaddr);
  834. status_changed = 1;
  835. lp->old_duplex = phydev->duplex;
  836. }
  837. if (status_changed)
  838. phy_print_status(phydev);
  839. }
  840. static int r6040_mii_probe(struct net_device *dev)
  841. {
  842. struct r6040_private *lp = netdev_priv(dev);
  843. struct phy_device *phydev = NULL;
  844. phydev = phy_find_first(lp->mii_bus);
  845. if (!phydev) {
  846. dev_err(&lp->pdev->dev, "no PHY found\n");
  847. return -ENODEV;
  848. }
  849. phydev = phy_connect(dev, phydev_name(phydev), &r6040_adjust_link,
  850. PHY_INTERFACE_MODE_MII);
  851. if (IS_ERR(phydev)) {
  852. dev_err(&lp->pdev->dev, "could not attach to PHY\n");
  853. return PTR_ERR(phydev);
  854. }
  855. phy_set_max_speed(phydev, SPEED_100);
  856. lp->old_link = 0;
  857. lp->old_duplex = -1;
  858. phy_attached_info(phydev);
  859. return 0;
  860. }
  861. static int r6040_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  862. {
  863. struct net_device *dev;
  864. struct r6040_private *lp;
  865. void __iomem *ioaddr;
  866. int err, io_size = R6040_IO_SIZE;
  867. static int card_idx = -1;
  868. u16 addr[ETH_ALEN / 2];
  869. int bar = 0;
  870. pr_info("%s\n", version);
  871. err = pci_enable_device(pdev);
  872. if (err)
  873. goto err_out;
  874. /* this should always be supported */
  875. err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  876. if (err) {
  877. dev_err(&pdev->dev, "32-bit PCI DMA addresses not supported by the card\n");
  878. goto err_out_disable_dev;
  879. }
  880. err = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
  881. if (err) {
  882. dev_err(&pdev->dev, "32-bit PCI DMA addresses not supported by the card\n");
  883. goto err_out_disable_dev;
  884. }
  885. /* IO Size check */
  886. if (pci_resource_len(pdev, bar) < io_size) {
  887. dev_err(&pdev->dev, "Insufficient PCI resources, aborting\n");
  888. err = -EIO;
  889. goto err_out_disable_dev;
  890. }
  891. pci_set_master(pdev);
  892. dev = alloc_etherdev(sizeof(struct r6040_private));
  893. if (!dev) {
  894. err = -ENOMEM;
  895. goto err_out_disable_dev;
  896. }
  897. SET_NETDEV_DEV(dev, &pdev->dev);
  898. lp = netdev_priv(dev);
  899. err = pci_request_regions(pdev, DRV_NAME);
  900. if (err) {
  901. dev_err(&pdev->dev, "Failed to request PCI regions\n");
  902. goto err_out_free_dev;
  903. }
  904. ioaddr = pci_iomap(pdev, bar, io_size);
  905. if (!ioaddr) {
  906. dev_err(&pdev->dev, "ioremap failed for device\n");
  907. err = -EIO;
  908. goto err_out_free_res;
  909. }
  910. /* If PHY status change register is still set to zero it means the
  911. * bootloader didn't initialize it, so we set it to:
  912. * - enable phy status change
  913. * - enable all phy addresses
  914. * - set to lowest timer divider */
  915. if (ioread16(ioaddr + PHY_CC) == 0)
  916. iowrite16(SCEN | PHY_MAX_ADDR << PHYAD_SHIFT |
  917. 7 << TMRDIV_SHIFT, ioaddr + PHY_CC);
  918. /* Init system & device */
  919. lp->base = ioaddr;
  920. dev->irq = pdev->irq;
  921. spin_lock_init(&lp->lock);
  922. pci_set_drvdata(pdev, dev);
  923. /* Set MAC address */
  924. card_idx++;
  925. addr[0] = ioread16(ioaddr + MID_0L);
  926. addr[1] = ioread16(ioaddr + MID_0M);
  927. addr[2] = ioread16(ioaddr + MID_0H);
  928. eth_hw_addr_set(dev, (u8 *)addr);
  929. /* Some bootloader/BIOSes do not initialize
  930. * MAC address, warn about that */
  931. if (!(addr[0] || addr[1] || addr[2])) {
  932. netdev_warn(dev, "MAC address not initialized, "
  933. "generating random\n");
  934. eth_hw_addr_random(dev);
  935. }
  936. /* Link new device into r6040_root_dev */
  937. lp->pdev = pdev;
  938. lp->dev = dev;
  939. /* Init RDC private data */
  940. lp->mcr0 = MCR0_XMTEN | MCR0_RCVEN;
  941. /* The RDC-specific entries in the device structure. */
  942. dev->netdev_ops = &r6040_netdev_ops;
  943. dev->ethtool_ops = &netdev_ethtool_ops;
  944. dev->watchdog_timeo = TX_TIMEOUT;
  945. netif_napi_add(dev, &lp->napi, r6040_poll);
  946. lp->mii_bus = mdiobus_alloc();
  947. if (!lp->mii_bus) {
  948. dev_err(&pdev->dev, "mdiobus_alloc() failed\n");
  949. err = -ENOMEM;
  950. goto err_out_unmap;
  951. }
  952. lp->mii_bus->priv = dev;
  953. lp->mii_bus->read = r6040_mdiobus_read;
  954. lp->mii_bus->write = r6040_mdiobus_write;
  955. lp->mii_bus->name = "r6040_eth_mii";
  956. snprintf(lp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  957. dev_name(&pdev->dev), card_idx);
  958. err = mdiobus_register(lp->mii_bus);
  959. if (err) {
  960. dev_err(&pdev->dev, "failed to register MII bus\n");
  961. goto err_out_mdio;
  962. }
  963. err = r6040_mii_probe(dev);
  964. if (err) {
  965. dev_err(&pdev->dev, "failed to probe MII bus\n");
  966. goto err_out_mdio_unregister;
  967. }
  968. /* Register net device. After this dev->name assign */
  969. err = register_netdev(dev);
  970. if (err) {
  971. dev_err(&pdev->dev, "Failed to register net device\n");
  972. goto err_out_phy_disconnect;
  973. }
  974. return 0;
  975. err_out_phy_disconnect:
  976. phy_disconnect(dev->phydev);
  977. err_out_mdio_unregister:
  978. mdiobus_unregister(lp->mii_bus);
  979. err_out_mdio:
  980. mdiobus_free(lp->mii_bus);
  981. err_out_unmap:
  982. netif_napi_del(&lp->napi);
  983. pci_iounmap(pdev, ioaddr);
  984. err_out_free_res:
  985. pci_release_regions(pdev);
  986. err_out_free_dev:
  987. free_netdev(dev);
  988. err_out_disable_dev:
  989. pci_disable_device(pdev);
  990. err_out:
  991. return err;
  992. }
  993. static void r6040_remove_one(struct pci_dev *pdev)
  994. {
  995. struct net_device *dev = pci_get_drvdata(pdev);
  996. struct r6040_private *lp = netdev_priv(dev);
  997. unregister_netdev(dev);
  998. phy_disconnect(dev->phydev);
  999. mdiobus_unregister(lp->mii_bus);
  1000. mdiobus_free(lp->mii_bus);
  1001. netif_napi_del(&lp->napi);
  1002. pci_iounmap(pdev, lp->base);
  1003. pci_release_regions(pdev);
  1004. free_netdev(dev);
  1005. pci_disable_device(pdev);
  1006. }
  1007. static const struct pci_device_id r6040_pci_tbl[] = {
  1008. { PCI_DEVICE(PCI_VENDOR_ID_RDC, 0x6040) },
  1009. { 0 }
  1010. };
  1011. MODULE_DEVICE_TABLE(pci, r6040_pci_tbl);
  1012. static struct pci_driver r6040_driver = {
  1013. .name = DRV_NAME,
  1014. .id_table = r6040_pci_tbl,
  1015. .probe = r6040_init_one,
  1016. .remove = r6040_remove_one,
  1017. };
  1018. module_pci_driver(r6040_driver);