pasemi_mac.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2006-2007 PA Semi, Inc
  4. *
  5. * Driver for the PA Semi PWRficient onchip 1G/10G Ethernet MACs
  6. */
  7. #include <linux/module.h>
  8. #include <linux/pci.h>
  9. #include <linux/slab.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/dmaengine.h>
  12. #include <linux/delay.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/of_mdio.h>
  15. #include <linux/etherdevice.h>
  16. #include <asm/dma-mapping.h>
  17. #include <linux/in.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/ip.h>
  20. #include <net/checksum.h>
  21. #include <linux/prefetch.h>
  22. #include <asm/irq.h>
  23. #include <asm/firmware.h>
  24. #include <asm/pasemi_dma.h>
  25. #include "pasemi_mac.h"
  26. /* We have our own align, since ppc64 in general has it at 0 because
  27. * of design flaws in some of the server bridge chips. However, for
  28. * PWRficient doing the unaligned copies is more expensive than doing
  29. * unaligned DMA, so make sure the data is aligned instead.
  30. */
  31. #define LOCAL_SKB_ALIGN 2
  32. /* TODO list
  33. *
  34. * - Multicast support
  35. * - Large MTU support
  36. * - Multiqueue RX/TX
  37. */
  38. #define PE_MIN_MTU (ETH_ZLEN + ETH_HLEN)
  39. #define PE_MAX_MTU 9000
  40. #define PE_DEF_MTU ETH_DATA_LEN
  41. #define DEFAULT_MSG_ENABLE \
  42. (NETIF_MSG_DRV | \
  43. NETIF_MSG_PROBE | \
  44. NETIF_MSG_LINK | \
  45. NETIF_MSG_TIMER | \
  46. NETIF_MSG_IFDOWN | \
  47. NETIF_MSG_IFUP | \
  48. NETIF_MSG_RX_ERR | \
  49. NETIF_MSG_TX_ERR)
  50. MODULE_LICENSE("GPL");
  51. MODULE_AUTHOR ("Olof Johansson <[email protected]>");
  52. MODULE_DESCRIPTION("PA Semi PWRficient Ethernet driver");
  53. static int debug = -1; /* -1 == use DEFAULT_MSG_ENABLE as value */
  54. module_param(debug, int, 0);
  55. MODULE_PARM_DESC(debug, "PA Semi MAC bitmapped debugging message enable value");
  56. extern const struct ethtool_ops pasemi_mac_ethtool_ops;
  57. static int translation_enabled(void)
  58. {
  59. #if defined(CONFIG_PPC_PASEMI_IOMMU_DMA_FORCE)
  60. return 1;
  61. #else
  62. return firmware_has_feature(FW_FEATURE_LPAR);
  63. #endif
  64. }
  65. static void write_iob_reg(unsigned int reg, unsigned int val)
  66. {
  67. pasemi_write_iob_reg(reg, val);
  68. }
  69. static unsigned int read_mac_reg(const struct pasemi_mac *mac, unsigned int reg)
  70. {
  71. return pasemi_read_mac_reg(mac->dma_if, reg);
  72. }
  73. static void write_mac_reg(const struct pasemi_mac *mac, unsigned int reg,
  74. unsigned int val)
  75. {
  76. pasemi_write_mac_reg(mac->dma_if, reg, val);
  77. }
  78. static unsigned int read_dma_reg(unsigned int reg)
  79. {
  80. return pasemi_read_dma_reg(reg);
  81. }
  82. static void write_dma_reg(unsigned int reg, unsigned int val)
  83. {
  84. pasemi_write_dma_reg(reg, val);
  85. }
  86. static struct pasemi_mac_rxring *rx_ring(const struct pasemi_mac *mac)
  87. {
  88. return mac->rx;
  89. }
  90. static struct pasemi_mac_txring *tx_ring(const struct pasemi_mac *mac)
  91. {
  92. return mac->tx;
  93. }
  94. static inline void prefetch_skb(const struct sk_buff *skb)
  95. {
  96. const void *d = skb;
  97. prefetch(d);
  98. prefetch(d+64);
  99. prefetch(d+128);
  100. prefetch(d+192);
  101. }
  102. static int mac_to_intf(struct pasemi_mac *mac)
  103. {
  104. struct pci_dev *pdev = mac->pdev;
  105. u32 tmp;
  106. int nintf, off, i, j;
  107. int devfn = pdev->devfn;
  108. tmp = read_dma_reg(PAS_DMA_CAP_IFI);
  109. nintf = (tmp & PAS_DMA_CAP_IFI_NIN_M) >> PAS_DMA_CAP_IFI_NIN_S;
  110. off = (tmp & PAS_DMA_CAP_IFI_IOFF_M) >> PAS_DMA_CAP_IFI_IOFF_S;
  111. /* IOFF contains the offset to the registers containing the
  112. * DMA interface-to-MAC-pci-id mappings, and NIN contains number
  113. * of total interfaces. Each register contains 4 devfns.
  114. * Just do a linear search until we find the devfn of the MAC
  115. * we're trying to look up.
  116. */
  117. for (i = 0; i < (nintf+3)/4; i++) {
  118. tmp = read_dma_reg(off+4*i);
  119. for (j = 0; j < 4; j++) {
  120. if (((tmp >> (8*j)) & 0xff) == devfn)
  121. return i*4 + j;
  122. }
  123. }
  124. return -1;
  125. }
  126. static void pasemi_mac_intf_disable(struct pasemi_mac *mac)
  127. {
  128. unsigned int flags;
  129. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  130. flags &= ~PAS_MAC_CFG_PCFG_PE;
  131. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  132. }
  133. static void pasemi_mac_intf_enable(struct pasemi_mac *mac)
  134. {
  135. unsigned int flags;
  136. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  137. flags |= PAS_MAC_CFG_PCFG_PE;
  138. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  139. }
  140. static int pasemi_get_mac_addr(struct pasemi_mac *mac)
  141. {
  142. struct pci_dev *pdev = mac->pdev;
  143. struct device_node *dn = pci_device_to_OF_node(pdev);
  144. int len;
  145. const u8 *maddr;
  146. u8 addr[ETH_ALEN];
  147. if (!dn) {
  148. dev_dbg(&pdev->dev,
  149. "No device node for mac, not configuring\n");
  150. return -ENOENT;
  151. }
  152. maddr = of_get_property(dn, "local-mac-address", &len);
  153. if (maddr && len == ETH_ALEN) {
  154. memcpy(mac->mac_addr, maddr, ETH_ALEN);
  155. return 0;
  156. }
  157. /* Some old versions of firmware mistakenly uses mac-address
  158. * (and as a string) instead of a byte array in local-mac-address.
  159. */
  160. if (maddr == NULL)
  161. maddr = of_get_property(dn, "mac-address", NULL);
  162. if (maddr == NULL) {
  163. dev_warn(&pdev->dev,
  164. "no mac address in device tree, not configuring\n");
  165. return -ENOENT;
  166. }
  167. if (!mac_pton(maddr, addr)) {
  168. dev_warn(&pdev->dev,
  169. "can't parse mac address, not configuring\n");
  170. return -EINVAL;
  171. }
  172. memcpy(mac->mac_addr, addr, ETH_ALEN);
  173. return 0;
  174. }
  175. static int pasemi_mac_set_mac_addr(struct net_device *dev, void *p)
  176. {
  177. struct pasemi_mac *mac = netdev_priv(dev);
  178. struct sockaddr *addr = p;
  179. unsigned int adr0, adr1;
  180. if (!is_valid_ether_addr(addr->sa_data))
  181. return -EADDRNOTAVAIL;
  182. eth_hw_addr_set(dev, addr->sa_data);
  183. adr0 = dev->dev_addr[2] << 24 |
  184. dev->dev_addr[3] << 16 |
  185. dev->dev_addr[4] << 8 |
  186. dev->dev_addr[5];
  187. adr1 = read_mac_reg(mac, PAS_MAC_CFG_ADR1);
  188. adr1 &= ~0xffff;
  189. adr1 |= dev->dev_addr[0] << 8 | dev->dev_addr[1];
  190. pasemi_mac_intf_disable(mac);
  191. write_mac_reg(mac, PAS_MAC_CFG_ADR0, adr0);
  192. write_mac_reg(mac, PAS_MAC_CFG_ADR1, adr1);
  193. pasemi_mac_intf_enable(mac);
  194. return 0;
  195. }
  196. static int pasemi_mac_unmap_tx_skb(struct pasemi_mac *mac,
  197. const int nfrags,
  198. struct sk_buff *skb,
  199. const dma_addr_t *dmas)
  200. {
  201. int f;
  202. struct pci_dev *pdev = mac->dma_pdev;
  203. dma_unmap_single(&pdev->dev, dmas[0], skb_headlen(skb), DMA_TO_DEVICE);
  204. for (f = 0; f < nfrags; f++) {
  205. const skb_frag_t *frag = &skb_shinfo(skb)->frags[f];
  206. dma_unmap_page(&pdev->dev, dmas[f + 1], skb_frag_size(frag),
  207. DMA_TO_DEVICE);
  208. }
  209. dev_kfree_skb_irq(skb);
  210. /* Freed descriptor slot + main SKB ptr + nfrags additional ptrs,
  211. * aligned up to a power of 2
  212. */
  213. return (nfrags + 3) & ~1;
  214. }
  215. static struct pasemi_mac_csring *pasemi_mac_setup_csring(struct pasemi_mac *mac)
  216. {
  217. struct pasemi_mac_csring *ring;
  218. u32 val;
  219. unsigned int cfg;
  220. int chno;
  221. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_csring),
  222. offsetof(struct pasemi_mac_csring, chan));
  223. if (!ring) {
  224. dev_err(&mac->pdev->dev, "Can't allocate checksum channel\n");
  225. goto out_chan;
  226. }
  227. chno = ring->chan.chno;
  228. ring->size = CS_RING_SIZE;
  229. ring->next_to_fill = 0;
  230. /* Allocate descriptors */
  231. if (pasemi_dma_alloc_ring(&ring->chan, CS_RING_SIZE))
  232. goto out_ring_desc;
  233. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  234. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  235. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  236. val |= PAS_DMA_TXCHAN_BASEU_SIZ(CS_RING_SIZE >> 3);
  237. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  238. ring->events[0] = pasemi_dma_alloc_flag();
  239. ring->events[1] = pasemi_dma_alloc_flag();
  240. if (ring->events[0] < 0 || ring->events[1] < 0)
  241. goto out_flags;
  242. pasemi_dma_clear_flag(ring->events[0]);
  243. pasemi_dma_clear_flag(ring->events[1]);
  244. ring->fun = pasemi_dma_alloc_fun();
  245. if (ring->fun < 0)
  246. goto out_fun;
  247. cfg = PAS_DMA_TXCHAN_CFG_TY_FUNC | PAS_DMA_TXCHAN_CFG_UP |
  248. PAS_DMA_TXCHAN_CFG_TATTR(ring->fun) |
  249. PAS_DMA_TXCHAN_CFG_LPSQ | PAS_DMA_TXCHAN_CFG_LPDQ;
  250. if (translation_enabled())
  251. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  252. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  253. /* enable channel */
  254. pasemi_dma_start_chan(&ring->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  255. PAS_DMA_TXCHAN_TCMDSTA_DB |
  256. PAS_DMA_TXCHAN_TCMDSTA_DE |
  257. PAS_DMA_TXCHAN_TCMDSTA_DA);
  258. return ring;
  259. out_fun:
  260. out_flags:
  261. if (ring->events[0] >= 0)
  262. pasemi_dma_free_flag(ring->events[0]);
  263. if (ring->events[1] >= 0)
  264. pasemi_dma_free_flag(ring->events[1]);
  265. pasemi_dma_free_ring(&ring->chan);
  266. out_ring_desc:
  267. pasemi_dma_free_chan(&ring->chan);
  268. out_chan:
  269. return NULL;
  270. }
  271. static void pasemi_mac_setup_csrings(struct pasemi_mac *mac)
  272. {
  273. int i;
  274. mac->cs[0] = pasemi_mac_setup_csring(mac);
  275. if (mac->type == MAC_TYPE_XAUI)
  276. mac->cs[1] = pasemi_mac_setup_csring(mac);
  277. else
  278. mac->cs[1] = 0;
  279. for (i = 0; i < MAX_CS; i++)
  280. if (mac->cs[i])
  281. mac->num_cs++;
  282. }
  283. static void pasemi_mac_free_csring(struct pasemi_mac_csring *csring)
  284. {
  285. pasemi_dma_stop_chan(&csring->chan);
  286. pasemi_dma_free_flag(csring->events[0]);
  287. pasemi_dma_free_flag(csring->events[1]);
  288. pasemi_dma_free_ring(&csring->chan);
  289. pasemi_dma_free_chan(&csring->chan);
  290. pasemi_dma_free_fun(csring->fun);
  291. }
  292. static int pasemi_mac_setup_rx_resources(const struct net_device *dev)
  293. {
  294. struct pasemi_mac_rxring *ring;
  295. struct pasemi_mac *mac = netdev_priv(dev);
  296. int chno;
  297. unsigned int cfg;
  298. ring = pasemi_dma_alloc_chan(RXCHAN, sizeof(struct pasemi_mac_rxring),
  299. offsetof(struct pasemi_mac_rxring, chan));
  300. if (!ring) {
  301. dev_err(&mac->pdev->dev, "Can't allocate RX channel\n");
  302. goto out_chan;
  303. }
  304. chno = ring->chan.chno;
  305. spin_lock_init(&ring->lock);
  306. ring->size = RX_RING_SIZE;
  307. ring->ring_info = kcalloc(RX_RING_SIZE,
  308. sizeof(struct pasemi_mac_buffer),
  309. GFP_KERNEL);
  310. if (!ring->ring_info)
  311. goto out_ring_info;
  312. /* Allocate descriptors */
  313. if (pasemi_dma_alloc_ring(&ring->chan, RX_RING_SIZE))
  314. goto out_ring_desc;
  315. ring->buffers = dma_alloc_coherent(&mac->dma_pdev->dev,
  316. RX_RING_SIZE * sizeof(u64),
  317. &ring->buf_dma, GFP_KERNEL);
  318. if (!ring->buffers)
  319. goto out_ring_desc;
  320. write_dma_reg(PAS_DMA_RXCHAN_BASEL(chno),
  321. PAS_DMA_RXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  322. write_dma_reg(PAS_DMA_RXCHAN_BASEU(chno),
  323. PAS_DMA_RXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32) |
  324. PAS_DMA_RXCHAN_BASEU_SIZ(RX_RING_SIZE >> 3));
  325. cfg = PAS_DMA_RXCHAN_CFG_HBU(2);
  326. if (translation_enabled())
  327. cfg |= PAS_DMA_RXCHAN_CFG_CTR;
  328. write_dma_reg(PAS_DMA_RXCHAN_CFG(chno), cfg);
  329. write_dma_reg(PAS_DMA_RXINT_BASEL(mac->dma_if),
  330. PAS_DMA_RXINT_BASEL_BRBL(ring->buf_dma));
  331. write_dma_reg(PAS_DMA_RXINT_BASEU(mac->dma_if),
  332. PAS_DMA_RXINT_BASEU_BRBH(ring->buf_dma >> 32) |
  333. PAS_DMA_RXINT_BASEU_SIZ(RX_RING_SIZE >> 3));
  334. cfg = PAS_DMA_RXINT_CFG_DHL(2) | PAS_DMA_RXINT_CFG_L2 |
  335. PAS_DMA_RXINT_CFG_LW | PAS_DMA_RXINT_CFG_RBP |
  336. PAS_DMA_RXINT_CFG_HEN;
  337. if (translation_enabled())
  338. cfg |= PAS_DMA_RXINT_CFG_ITRR | PAS_DMA_RXINT_CFG_ITR;
  339. write_dma_reg(PAS_DMA_RXINT_CFG(mac->dma_if), cfg);
  340. ring->next_to_fill = 0;
  341. ring->next_to_clean = 0;
  342. ring->mac = mac;
  343. mac->rx = ring;
  344. return 0;
  345. out_ring_desc:
  346. kfree(ring->ring_info);
  347. out_ring_info:
  348. pasemi_dma_free_chan(&ring->chan);
  349. out_chan:
  350. return -ENOMEM;
  351. }
  352. static struct pasemi_mac_txring *
  353. pasemi_mac_setup_tx_resources(const struct net_device *dev)
  354. {
  355. struct pasemi_mac *mac = netdev_priv(dev);
  356. u32 val;
  357. struct pasemi_mac_txring *ring;
  358. unsigned int cfg;
  359. int chno;
  360. ring = pasemi_dma_alloc_chan(TXCHAN, sizeof(struct pasemi_mac_txring),
  361. offsetof(struct pasemi_mac_txring, chan));
  362. if (!ring) {
  363. dev_err(&mac->pdev->dev, "Can't allocate TX channel\n");
  364. goto out_chan;
  365. }
  366. chno = ring->chan.chno;
  367. spin_lock_init(&ring->lock);
  368. ring->size = TX_RING_SIZE;
  369. ring->ring_info = kcalloc(TX_RING_SIZE,
  370. sizeof(struct pasemi_mac_buffer),
  371. GFP_KERNEL);
  372. if (!ring->ring_info)
  373. goto out_ring_info;
  374. /* Allocate descriptors */
  375. if (pasemi_dma_alloc_ring(&ring->chan, TX_RING_SIZE))
  376. goto out_ring_desc;
  377. write_dma_reg(PAS_DMA_TXCHAN_BASEL(chno),
  378. PAS_DMA_TXCHAN_BASEL_BRBL(ring->chan.ring_dma));
  379. val = PAS_DMA_TXCHAN_BASEU_BRBH(ring->chan.ring_dma >> 32);
  380. val |= PAS_DMA_TXCHAN_BASEU_SIZ(TX_RING_SIZE >> 3);
  381. write_dma_reg(PAS_DMA_TXCHAN_BASEU(chno), val);
  382. cfg = PAS_DMA_TXCHAN_CFG_TY_IFACE |
  383. PAS_DMA_TXCHAN_CFG_TATTR(mac->dma_if) |
  384. PAS_DMA_TXCHAN_CFG_UP |
  385. PAS_DMA_TXCHAN_CFG_WT(4);
  386. if (translation_enabled())
  387. cfg |= PAS_DMA_TXCHAN_CFG_TRD | PAS_DMA_TXCHAN_CFG_TRR;
  388. write_dma_reg(PAS_DMA_TXCHAN_CFG(chno), cfg);
  389. ring->next_to_fill = 0;
  390. ring->next_to_clean = 0;
  391. ring->mac = mac;
  392. return ring;
  393. out_ring_desc:
  394. kfree(ring->ring_info);
  395. out_ring_info:
  396. pasemi_dma_free_chan(&ring->chan);
  397. out_chan:
  398. return NULL;
  399. }
  400. static void pasemi_mac_free_tx_resources(struct pasemi_mac *mac)
  401. {
  402. struct pasemi_mac_txring *txring = tx_ring(mac);
  403. unsigned int i, j;
  404. struct pasemi_mac_buffer *info;
  405. dma_addr_t dmas[MAX_SKB_FRAGS+1];
  406. int freed, nfrags;
  407. int start, limit;
  408. start = txring->next_to_clean;
  409. limit = txring->next_to_fill;
  410. /* Compensate for when fill has wrapped and clean has not */
  411. if (start > limit)
  412. limit += TX_RING_SIZE;
  413. for (i = start; i < limit; i += freed) {
  414. info = &txring->ring_info[(i+1) & (TX_RING_SIZE-1)];
  415. if (info->dma && info->skb) {
  416. nfrags = skb_shinfo(info->skb)->nr_frags;
  417. for (j = 0; j <= nfrags; j++)
  418. dmas[j] = txring->ring_info[(i+1+j) &
  419. (TX_RING_SIZE-1)].dma;
  420. freed = pasemi_mac_unmap_tx_skb(mac, nfrags,
  421. info->skb, dmas);
  422. } else {
  423. freed = 2;
  424. }
  425. }
  426. kfree(txring->ring_info);
  427. pasemi_dma_free_chan(&txring->chan);
  428. }
  429. static void pasemi_mac_free_rx_buffers(struct pasemi_mac *mac)
  430. {
  431. struct pasemi_mac_rxring *rx = rx_ring(mac);
  432. unsigned int i;
  433. struct pasemi_mac_buffer *info;
  434. for (i = 0; i < RX_RING_SIZE; i++) {
  435. info = &RX_DESC_INFO(rx, i);
  436. if (info->skb && info->dma) {
  437. dma_unmap_single(&mac->dma_pdev->dev, info->dma,
  438. info->skb->len, DMA_FROM_DEVICE);
  439. dev_kfree_skb_any(info->skb);
  440. }
  441. info->dma = 0;
  442. info->skb = NULL;
  443. }
  444. for (i = 0; i < RX_RING_SIZE; i++)
  445. RX_BUFF(rx, i) = 0;
  446. }
  447. static void pasemi_mac_free_rx_resources(struct pasemi_mac *mac)
  448. {
  449. pasemi_mac_free_rx_buffers(mac);
  450. dma_free_coherent(&mac->dma_pdev->dev, RX_RING_SIZE * sizeof(u64),
  451. rx_ring(mac)->buffers, rx_ring(mac)->buf_dma);
  452. kfree(rx_ring(mac)->ring_info);
  453. pasemi_dma_free_chan(&rx_ring(mac)->chan);
  454. mac->rx = NULL;
  455. }
  456. static void pasemi_mac_replenish_rx_ring(struct net_device *dev,
  457. const int limit)
  458. {
  459. const struct pasemi_mac *mac = netdev_priv(dev);
  460. struct pasemi_mac_rxring *rx = rx_ring(mac);
  461. int fill, count;
  462. if (limit <= 0)
  463. return;
  464. fill = rx_ring(mac)->next_to_fill;
  465. for (count = 0; count < limit; count++) {
  466. struct pasemi_mac_buffer *info = &RX_DESC_INFO(rx, fill);
  467. u64 *buff = &RX_BUFF(rx, fill);
  468. struct sk_buff *skb;
  469. dma_addr_t dma;
  470. /* Entry in use? */
  471. WARN_ON(*buff);
  472. skb = netdev_alloc_skb(dev, mac->bufsz);
  473. skb_reserve(skb, LOCAL_SKB_ALIGN);
  474. if (unlikely(!skb))
  475. break;
  476. dma = dma_map_single(&mac->dma_pdev->dev, skb->data,
  477. mac->bufsz - LOCAL_SKB_ALIGN,
  478. DMA_FROM_DEVICE);
  479. if (dma_mapping_error(&mac->dma_pdev->dev, dma)) {
  480. dev_kfree_skb_irq(info->skb);
  481. break;
  482. }
  483. info->skb = skb;
  484. info->dma = dma;
  485. *buff = XCT_RXB_LEN(mac->bufsz) | XCT_RXB_ADDR(dma);
  486. fill++;
  487. }
  488. wmb();
  489. write_dma_reg(PAS_DMA_RXINT_INCR(mac->dma_if), count);
  490. rx_ring(mac)->next_to_fill = (rx_ring(mac)->next_to_fill + count) &
  491. (RX_RING_SIZE - 1);
  492. }
  493. static void pasemi_mac_restart_rx_intr(const struct pasemi_mac *mac)
  494. {
  495. struct pasemi_mac_rxring *rx = rx_ring(mac);
  496. unsigned int reg, pcnt;
  497. /* Re-enable packet count interrupts: finally
  498. * ack the packet count interrupt we got in rx_intr.
  499. */
  500. pcnt = *rx->chan.status & PAS_STATUS_PCNT_M;
  501. reg = PAS_IOB_DMA_RXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_RXCH_RESET_PINTC;
  502. if (*rx->chan.status & PAS_STATUS_TIMER)
  503. reg |= PAS_IOB_DMA_RXCH_RESET_TINTC;
  504. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(mac->rx->chan.chno), reg);
  505. }
  506. static void pasemi_mac_restart_tx_intr(const struct pasemi_mac *mac)
  507. {
  508. unsigned int reg, pcnt;
  509. /* Re-enable packet count interrupts */
  510. pcnt = *tx_ring(mac)->chan.status & PAS_STATUS_PCNT_M;
  511. reg = PAS_IOB_DMA_TXCH_RESET_PCNT(pcnt) | PAS_IOB_DMA_TXCH_RESET_PINTC;
  512. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(tx_ring(mac)->chan.chno), reg);
  513. }
  514. static inline void pasemi_mac_rx_error(const struct pasemi_mac *mac,
  515. const u64 macrx)
  516. {
  517. unsigned int rcmdsta, ccmdsta;
  518. struct pasemi_dmachan *chan = &rx_ring(mac)->chan;
  519. if (!netif_msg_rx_err(mac))
  520. return;
  521. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  522. ccmdsta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(chan->chno));
  523. printk(KERN_ERR "pasemi_mac: rx error. macrx %016llx, rx status %llx\n",
  524. macrx, *chan->status);
  525. printk(KERN_ERR "pasemi_mac: rcmdsta %08x ccmdsta %08x\n",
  526. rcmdsta, ccmdsta);
  527. }
  528. static inline void pasemi_mac_tx_error(const struct pasemi_mac *mac,
  529. const u64 mactx)
  530. {
  531. unsigned int cmdsta;
  532. struct pasemi_dmachan *chan = &tx_ring(mac)->chan;
  533. if (!netif_msg_tx_err(mac))
  534. return;
  535. cmdsta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(chan->chno));
  536. printk(KERN_ERR "pasemi_mac: tx error. mactx 0x%016llx, "\
  537. "tx status 0x%016llx\n", mactx, *chan->status);
  538. printk(KERN_ERR "pasemi_mac: tcmdsta 0x%08x\n", cmdsta);
  539. }
  540. static int pasemi_mac_clean_rx(struct pasemi_mac_rxring *rx,
  541. const int limit)
  542. {
  543. const struct pasemi_dmachan *chan = &rx->chan;
  544. struct pasemi_mac *mac = rx->mac;
  545. struct pci_dev *pdev = mac->dma_pdev;
  546. unsigned int n;
  547. int count, buf_index, tot_bytes, packets;
  548. struct pasemi_mac_buffer *info;
  549. struct sk_buff *skb;
  550. unsigned int len;
  551. u64 macrx, eval;
  552. dma_addr_t dma;
  553. tot_bytes = 0;
  554. packets = 0;
  555. spin_lock(&rx->lock);
  556. n = rx->next_to_clean;
  557. prefetch(&RX_DESC(rx, n));
  558. for (count = 0; count < limit; count++) {
  559. macrx = RX_DESC(rx, n);
  560. prefetch(&RX_DESC(rx, n+4));
  561. if ((macrx & XCT_MACRX_E) ||
  562. (*chan->status & PAS_STATUS_ERROR))
  563. pasemi_mac_rx_error(mac, macrx);
  564. if (!(macrx & XCT_MACRX_O))
  565. break;
  566. info = NULL;
  567. BUG_ON(!(macrx & XCT_MACRX_RR_8BRES));
  568. eval = (RX_DESC(rx, n+1) & XCT_RXRES_8B_EVAL_M) >>
  569. XCT_RXRES_8B_EVAL_S;
  570. buf_index = eval-1;
  571. dma = (RX_DESC(rx, n+2) & XCT_PTR_ADDR_M);
  572. info = &RX_DESC_INFO(rx, buf_index);
  573. skb = info->skb;
  574. prefetch_skb(skb);
  575. len = (macrx & XCT_MACRX_LLEN_M) >> XCT_MACRX_LLEN_S;
  576. dma_unmap_single(&pdev->dev, dma,
  577. mac->bufsz - LOCAL_SKB_ALIGN,
  578. DMA_FROM_DEVICE);
  579. if (macrx & XCT_MACRX_CRC) {
  580. /* CRC error flagged */
  581. mac->netdev->stats.rx_errors++;
  582. mac->netdev->stats.rx_crc_errors++;
  583. /* No need to free skb, it'll be reused */
  584. goto next;
  585. }
  586. info->skb = NULL;
  587. info->dma = 0;
  588. if (likely((macrx & XCT_MACRX_HTY_M) == XCT_MACRX_HTY_IPV4_OK)) {
  589. skb->ip_summed = CHECKSUM_UNNECESSARY;
  590. skb->csum = (macrx & XCT_MACRX_CSUM_M) >>
  591. XCT_MACRX_CSUM_S;
  592. } else {
  593. skb_checksum_none_assert(skb);
  594. }
  595. packets++;
  596. tot_bytes += len;
  597. /* Don't include CRC */
  598. skb_put(skb, len-4);
  599. skb->protocol = eth_type_trans(skb, mac->netdev);
  600. napi_gro_receive(&mac->napi, skb);
  601. next:
  602. RX_DESC(rx, n) = 0;
  603. RX_DESC(rx, n+1) = 0;
  604. /* Need to zero it out since hardware doesn't, since the
  605. * replenish loop uses it to tell when it's done.
  606. */
  607. RX_BUFF(rx, buf_index) = 0;
  608. n += 4;
  609. }
  610. if (n > RX_RING_SIZE) {
  611. /* Errata 5971 workaround: L2 target of headers */
  612. write_iob_reg(PAS_IOB_COM_PKTHDRCNT, 0);
  613. n &= (RX_RING_SIZE-1);
  614. }
  615. rx_ring(mac)->next_to_clean = n;
  616. /* Increase is in number of 16-byte entries, and since each descriptor
  617. * with an 8BRES takes up 3x8 bytes (padded to 4x8), increase with
  618. * count*2.
  619. */
  620. write_dma_reg(PAS_DMA_RXCHAN_INCR(mac->rx->chan.chno), count << 1);
  621. pasemi_mac_replenish_rx_ring(mac->netdev, count);
  622. mac->netdev->stats.rx_bytes += tot_bytes;
  623. mac->netdev->stats.rx_packets += packets;
  624. spin_unlock(&rx_ring(mac)->lock);
  625. return count;
  626. }
  627. /* Can't make this too large or we blow the kernel stack limits */
  628. #define TX_CLEAN_BATCHSIZE (128/MAX_SKB_FRAGS)
  629. static int pasemi_mac_clean_tx(struct pasemi_mac_txring *txring)
  630. {
  631. struct pasemi_dmachan *chan = &txring->chan;
  632. struct pasemi_mac *mac = txring->mac;
  633. int i, j;
  634. unsigned int start, descr_count, buf_count, batch_limit;
  635. unsigned int ring_limit;
  636. unsigned int total_count;
  637. unsigned long flags;
  638. struct sk_buff *skbs[TX_CLEAN_BATCHSIZE];
  639. dma_addr_t dmas[TX_CLEAN_BATCHSIZE][MAX_SKB_FRAGS+1];
  640. int nf[TX_CLEAN_BATCHSIZE];
  641. int nr_frags;
  642. total_count = 0;
  643. batch_limit = TX_CLEAN_BATCHSIZE;
  644. restart:
  645. spin_lock_irqsave(&txring->lock, flags);
  646. start = txring->next_to_clean;
  647. ring_limit = txring->next_to_fill;
  648. prefetch(&TX_DESC_INFO(txring, start+1).skb);
  649. /* Compensate for when fill has wrapped but clean has not */
  650. if (start > ring_limit)
  651. ring_limit += TX_RING_SIZE;
  652. buf_count = 0;
  653. descr_count = 0;
  654. for (i = start;
  655. descr_count < batch_limit && i < ring_limit;
  656. i += buf_count) {
  657. u64 mactx = TX_DESC(txring, i);
  658. struct sk_buff *skb;
  659. if ((mactx & XCT_MACTX_E) ||
  660. (*chan->status & PAS_STATUS_ERROR))
  661. pasemi_mac_tx_error(mac, mactx);
  662. /* Skip over control descriptors */
  663. if (!(mactx & XCT_MACTX_LLEN_M)) {
  664. TX_DESC(txring, i) = 0;
  665. TX_DESC(txring, i+1) = 0;
  666. buf_count = 2;
  667. continue;
  668. }
  669. skb = TX_DESC_INFO(txring, i+1).skb;
  670. nr_frags = TX_DESC_INFO(txring, i).dma;
  671. if (unlikely(mactx & XCT_MACTX_O))
  672. /* Not yet transmitted */
  673. break;
  674. buf_count = 2 + nr_frags;
  675. /* Since we always fill with an even number of entries, make
  676. * sure we skip any unused one at the end as well.
  677. */
  678. if (buf_count & 1)
  679. buf_count++;
  680. for (j = 0; j <= nr_frags; j++)
  681. dmas[descr_count][j] = TX_DESC_INFO(txring, i+1+j).dma;
  682. skbs[descr_count] = skb;
  683. nf[descr_count] = nr_frags;
  684. TX_DESC(txring, i) = 0;
  685. TX_DESC(txring, i+1) = 0;
  686. descr_count++;
  687. }
  688. txring->next_to_clean = i & (TX_RING_SIZE-1);
  689. spin_unlock_irqrestore(&txring->lock, flags);
  690. netif_wake_queue(mac->netdev);
  691. for (i = 0; i < descr_count; i++)
  692. pasemi_mac_unmap_tx_skb(mac, nf[i], skbs[i], dmas[i]);
  693. total_count += descr_count;
  694. /* If the batch was full, try to clean more */
  695. if (descr_count == batch_limit)
  696. goto restart;
  697. return total_count;
  698. }
  699. static irqreturn_t pasemi_mac_rx_intr(int irq, void *data)
  700. {
  701. const struct pasemi_mac_rxring *rxring = data;
  702. struct pasemi_mac *mac = rxring->mac;
  703. const struct pasemi_dmachan *chan = &rxring->chan;
  704. unsigned int reg;
  705. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  706. return IRQ_NONE;
  707. /* Don't reset packet count so it won't fire again but clear
  708. * all others.
  709. */
  710. reg = 0;
  711. if (*chan->status & PAS_STATUS_SOFT)
  712. reg |= PAS_IOB_DMA_RXCH_RESET_SINTC;
  713. if (*chan->status & PAS_STATUS_ERROR)
  714. reg |= PAS_IOB_DMA_RXCH_RESET_DINTC;
  715. napi_schedule(&mac->napi);
  716. write_iob_reg(PAS_IOB_DMA_RXCH_RESET(chan->chno), reg);
  717. return IRQ_HANDLED;
  718. }
  719. #define TX_CLEAN_INTERVAL HZ
  720. static void pasemi_mac_tx_timer(struct timer_list *t)
  721. {
  722. struct pasemi_mac_txring *txring = from_timer(txring, t, clean_timer);
  723. struct pasemi_mac *mac = txring->mac;
  724. pasemi_mac_clean_tx(txring);
  725. mod_timer(&txring->clean_timer, jiffies + TX_CLEAN_INTERVAL);
  726. pasemi_mac_restart_tx_intr(mac);
  727. }
  728. static irqreturn_t pasemi_mac_tx_intr(int irq, void *data)
  729. {
  730. struct pasemi_mac_txring *txring = data;
  731. const struct pasemi_dmachan *chan = &txring->chan;
  732. struct pasemi_mac *mac = txring->mac;
  733. unsigned int reg;
  734. if (!(*chan->status & PAS_STATUS_CAUSE_M))
  735. return IRQ_NONE;
  736. reg = 0;
  737. if (*chan->status & PAS_STATUS_SOFT)
  738. reg |= PAS_IOB_DMA_TXCH_RESET_SINTC;
  739. if (*chan->status & PAS_STATUS_ERROR)
  740. reg |= PAS_IOB_DMA_TXCH_RESET_DINTC;
  741. mod_timer(&txring->clean_timer, jiffies + (TX_CLEAN_INTERVAL)*2);
  742. napi_schedule(&mac->napi);
  743. if (reg)
  744. write_iob_reg(PAS_IOB_DMA_TXCH_RESET(chan->chno), reg);
  745. return IRQ_HANDLED;
  746. }
  747. static void pasemi_adjust_link(struct net_device *dev)
  748. {
  749. struct pasemi_mac *mac = netdev_priv(dev);
  750. int msg;
  751. unsigned int flags;
  752. unsigned int new_flags;
  753. if (!dev->phydev->link) {
  754. /* If no link, MAC speed settings don't matter. Just report
  755. * link down and return.
  756. */
  757. if (mac->link && netif_msg_link(mac))
  758. printk(KERN_INFO "%s: Link is down.\n", dev->name);
  759. netif_carrier_off(dev);
  760. pasemi_mac_intf_disable(mac);
  761. mac->link = 0;
  762. return;
  763. } else {
  764. pasemi_mac_intf_enable(mac);
  765. netif_carrier_on(dev);
  766. }
  767. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  768. new_flags = flags & ~(PAS_MAC_CFG_PCFG_HD | PAS_MAC_CFG_PCFG_SPD_M |
  769. PAS_MAC_CFG_PCFG_TSR_M);
  770. if (!dev->phydev->duplex)
  771. new_flags |= PAS_MAC_CFG_PCFG_HD;
  772. switch (dev->phydev->speed) {
  773. case 1000:
  774. new_flags |= PAS_MAC_CFG_PCFG_SPD_1G |
  775. PAS_MAC_CFG_PCFG_TSR_1G;
  776. break;
  777. case 100:
  778. new_flags |= PAS_MAC_CFG_PCFG_SPD_100M |
  779. PAS_MAC_CFG_PCFG_TSR_100M;
  780. break;
  781. case 10:
  782. new_flags |= PAS_MAC_CFG_PCFG_SPD_10M |
  783. PAS_MAC_CFG_PCFG_TSR_10M;
  784. break;
  785. default:
  786. printk("Unsupported speed %d\n", dev->phydev->speed);
  787. }
  788. /* Print on link or speed/duplex change */
  789. msg = mac->link != dev->phydev->link || flags != new_flags;
  790. mac->duplex = dev->phydev->duplex;
  791. mac->speed = dev->phydev->speed;
  792. mac->link = dev->phydev->link;
  793. if (new_flags != flags)
  794. write_mac_reg(mac, PAS_MAC_CFG_PCFG, new_flags);
  795. if (msg && netif_msg_link(mac))
  796. printk(KERN_INFO "%s: Link is up at %d Mbps, %s duplex.\n",
  797. dev->name, mac->speed, mac->duplex ? "full" : "half");
  798. }
  799. static int pasemi_mac_phy_init(struct net_device *dev)
  800. {
  801. struct pasemi_mac *mac = netdev_priv(dev);
  802. struct device_node *dn, *phy_dn;
  803. struct phy_device *phydev;
  804. dn = pci_device_to_OF_node(mac->pdev);
  805. phy_dn = of_parse_phandle(dn, "phy-handle", 0);
  806. mac->link = 0;
  807. mac->speed = 0;
  808. mac->duplex = -1;
  809. phydev = of_phy_connect(dev, phy_dn, &pasemi_adjust_link, 0,
  810. PHY_INTERFACE_MODE_SGMII);
  811. of_node_put(phy_dn);
  812. if (!phydev) {
  813. printk(KERN_ERR "%s: Could not attach to phy\n", dev->name);
  814. return -ENODEV;
  815. }
  816. return 0;
  817. }
  818. static int pasemi_mac_open(struct net_device *dev)
  819. {
  820. struct pasemi_mac *mac = netdev_priv(dev);
  821. unsigned int flags;
  822. int i, ret;
  823. flags = PAS_MAC_CFG_TXP_FCE | PAS_MAC_CFG_TXP_FPC(3) |
  824. PAS_MAC_CFG_TXP_SL(3) | PAS_MAC_CFG_TXP_COB(0xf) |
  825. PAS_MAC_CFG_TXP_TIFT(8) | PAS_MAC_CFG_TXP_TIFG(12);
  826. write_mac_reg(mac, PAS_MAC_CFG_TXP, flags);
  827. ret = pasemi_mac_setup_rx_resources(dev);
  828. if (ret)
  829. goto out_rx_resources;
  830. mac->tx = pasemi_mac_setup_tx_resources(dev);
  831. if (!mac->tx) {
  832. ret = -ENOMEM;
  833. goto out_tx_ring;
  834. }
  835. /* We might already have allocated rings in case mtu was changed
  836. * before interface was brought up.
  837. */
  838. if (dev->mtu > 1500 && !mac->num_cs) {
  839. pasemi_mac_setup_csrings(mac);
  840. if (!mac->num_cs) {
  841. ret = -ENOMEM;
  842. goto out_tx_ring;
  843. }
  844. }
  845. /* Zero out rmon counters */
  846. for (i = 0; i < 32; i++)
  847. write_mac_reg(mac, PAS_MAC_RMON(i), 0);
  848. /* 0x3ff with 33MHz clock is about 31us */
  849. write_iob_reg(PAS_IOB_DMA_COM_TIMEOUTCFG,
  850. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(0x3ff));
  851. write_iob_reg(PAS_IOB_DMA_RXCH_CFG(mac->rx->chan.chno),
  852. PAS_IOB_DMA_RXCH_CFG_CNTTH(256));
  853. write_iob_reg(PAS_IOB_DMA_TXCH_CFG(mac->tx->chan.chno),
  854. PAS_IOB_DMA_TXCH_CFG_CNTTH(32));
  855. write_mac_reg(mac, PAS_MAC_IPC_CHNL,
  856. PAS_MAC_IPC_CHNL_DCHNO(mac->rx->chan.chno) |
  857. PAS_MAC_IPC_CHNL_BCH(mac->rx->chan.chno));
  858. /* enable rx if */
  859. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  860. PAS_DMA_RXINT_RCMDSTA_EN |
  861. PAS_DMA_RXINT_RCMDSTA_DROPS_M |
  862. PAS_DMA_RXINT_RCMDSTA_BP |
  863. PAS_DMA_RXINT_RCMDSTA_OO |
  864. PAS_DMA_RXINT_RCMDSTA_BT);
  865. /* enable rx channel */
  866. pasemi_dma_start_chan(&rx_ring(mac)->chan, PAS_DMA_RXCHAN_CCMDSTA_DU |
  867. PAS_DMA_RXCHAN_CCMDSTA_OD |
  868. PAS_DMA_RXCHAN_CCMDSTA_FD |
  869. PAS_DMA_RXCHAN_CCMDSTA_DT);
  870. /* enable tx channel */
  871. pasemi_dma_start_chan(&tx_ring(mac)->chan, PAS_DMA_TXCHAN_TCMDSTA_SZ |
  872. PAS_DMA_TXCHAN_TCMDSTA_DB |
  873. PAS_DMA_TXCHAN_TCMDSTA_DE |
  874. PAS_DMA_TXCHAN_TCMDSTA_DA);
  875. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE);
  876. write_dma_reg(PAS_DMA_RXCHAN_INCR(rx_ring(mac)->chan.chno),
  877. RX_RING_SIZE>>1);
  878. /* Clear out any residual packet count state from firmware */
  879. pasemi_mac_restart_rx_intr(mac);
  880. pasemi_mac_restart_tx_intr(mac);
  881. flags = PAS_MAC_CFG_PCFG_S1 | PAS_MAC_CFG_PCFG_PR | PAS_MAC_CFG_PCFG_CE;
  882. if (mac->type == MAC_TYPE_GMAC)
  883. flags |= PAS_MAC_CFG_PCFG_TSR_1G | PAS_MAC_CFG_PCFG_SPD_1G;
  884. else
  885. flags |= PAS_MAC_CFG_PCFG_TSR_10G | PAS_MAC_CFG_PCFG_SPD_10G;
  886. /* Enable interface in MAC */
  887. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  888. ret = pasemi_mac_phy_init(dev);
  889. if (ret) {
  890. /* Since we won't get link notification, just enable RX */
  891. pasemi_mac_intf_enable(mac);
  892. if (mac->type == MAC_TYPE_GMAC) {
  893. /* Warn for missing PHY on SGMII (1Gig) ports */
  894. dev_warn(&mac->pdev->dev,
  895. "PHY init failed: %d.\n", ret);
  896. dev_warn(&mac->pdev->dev,
  897. "Defaulting to 1Gbit full duplex\n");
  898. }
  899. }
  900. netif_start_queue(dev);
  901. napi_enable(&mac->napi);
  902. snprintf(mac->tx_irq_name, sizeof(mac->tx_irq_name), "%s tx",
  903. dev->name);
  904. ret = request_irq(mac->tx->chan.irq, pasemi_mac_tx_intr, 0,
  905. mac->tx_irq_name, mac->tx);
  906. if (ret) {
  907. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  908. mac->tx->chan.irq, ret);
  909. goto out_tx_int;
  910. }
  911. snprintf(mac->rx_irq_name, sizeof(mac->rx_irq_name), "%s rx",
  912. dev->name);
  913. ret = request_irq(mac->rx->chan.irq, pasemi_mac_rx_intr, 0,
  914. mac->rx_irq_name, mac->rx);
  915. if (ret) {
  916. dev_err(&mac->pdev->dev, "request_irq of irq %d failed: %d\n",
  917. mac->rx->chan.irq, ret);
  918. goto out_rx_int;
  919. }
  920. if (dev->phydev)
  921. phy_start(dev->phydev);
  922. timer_setup(&mac->tx->clean_timer, pasemi_mac_tx_timer, 0);
  923. mod_timer(&mac->tx->clean_timer, jiffies + HZ);
  924. return 0;
  925. out_rx_int:
  926. free_irq(mac->tx->chan.irq, mac->tx);
  927. out_tx_int:
  928. napi_disable(&mac->napi);
  929. netif_stop_queue(dev);
  930. out_tx_ring:
  931. if (mac->tx)
  932. pasemi_mac_free_tx_resources(mac);
  933. pasemi_mac_free_rx_resources(mac);
  934. out_rx_resources:
  935. return ret;
  936. }
  937. #define MAX_RETRIES 5000
  938. static void pasemi_mac_pause_txchan(struct pasemi_mac *mac)
  939. {
  940. unsigned int sta, retries;
  941. int txch = tx_ring(mac)->chan.chno;
  942. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch),
  943. PAS_DMA_TXCHAN_TCMDSTA_ST);
  944. for (retries = 0; retries < MAX_RETRIES; retries++) {
  945. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  946. if (!(sta & PAS_DMA_TXCHAN_TCMDSTA_ACT))
  947. break;
  948. cond_resched();
  949. }
  950. if (sta & PAS_DMA_TXCHAN_TCMDSTA_ACT)
  951. dev_err(&mac->dma_pdev->dev,
  952. "Failed to stop tx channel, tcmdsta %08x\n", sta);
  953. write_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch), 0);
  954. }
  955. static void pasemi_mac_pause_rxchan(struct pasemi_mac *mac)
  956. {
  957. unsigned int sta, retries;
  958. int rxch = rx_ring(mac)->chan.chno;
  959. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch),
  960. PAS_DMA_RXCHAN_CCMDSTA_ST);
  961. for (retries = 0; retries < MAX_RETRIES; retries++) {
  962. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  963. if (!(sta & PAS_DMA_RXCHAN_CCMDSTA_ACT))
  964. break;
  965. cond_resched();
  966. }
  967. if (sta & PAS_DMA_RXCHAN_CCMDSTA_ACT)
  968. dev_err(&mac->dma_pdev->dev,
  969. "Failed to stop rx channel, ccmdsta 08%x\n", sta);
  970. write_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch), 0);
  971. }
  972. static void pasemi_mac_pause_rxint(struct pasemi_mac *mac)
  973. {
  974. unsigned int sta, retries;
  975. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  976. PAS_DMA_RXINT_RCMDSTA_ST);
  977. for (retries = 0; retries < MAX_RETRIES; retries++) {
  978. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  979. if (!(sta & PAS_DMA_RXINT_RCMDSTA_ACT))
  980. break;
  981. cond_resched();
  982. }
  983. if (sta & PAS_DMA_RXINT_RCMDSTA_ACT)
  984. dev_err(&mac->dma_pdev->dev,
  985. "Failed to stop rx interface, rcmdsta %08x\n", sta);
  986. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if), 0);
  987. }
  988. static int pasemi_mac_close(struct net_device *dev)
  989. {
  990. struct pasemi_mac *mac = netdev_priv(dev);
  991. unsigned int sta;
  992. int rxch, txch, i;
  993. rxch = rx_ring(mac)->chan.chno;
  994. txch = tx_ring(mac)->chan.chno;
  995. if (dev->phydev) {
  996. phy_stop(dev->phydev);
  997. phy_disconnect(dev->phydev);
  998. }
  999. del_timer_sync(&mac->tx->clean_timer);
  1000. netif_stop_queue(dev);
  1001. napi_disable(&mac->napi);
  1002. sta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1003. if (sta & (PAS_DMA_RXINT_RCMDSTA_BP |
  1004. PAS_DMA_RXINT_RCMDSTA_OO |
  1005. PAS_DMA_RXINT_RCMDSTA_BT))
  1006. printk(KERN_DEBUG "pasemi_mac: rcmdsta error: 0x%08x\n", sta);
  1007. sta = read_dma_reg(PAS_DMA_RXCHAN_CCMDSTA(rxch));
  1008. if (sta & (PAS_DMA_RXCHAN_CCMDSTA_DU |
  1009. PAS_DMA_RXCHAN_CCMDSTA_OD |
  1010. PAS_DMA_RXCHAN_CCMDSTA_FD |
  1011. PAS_DMA_RXCHAN_CCMDSTA_DT))
  1012. printk(KERN_DEBUG "pasemi_mac: ccmdsta error: 0x%08x\n", sta);
  1013. sta = read_dma_reg(PAS_DMA_TXCHAN_TCMDSTA(txch));
  1014. if (sta & (PAS_DMA_TXCHAN_TCMDSTA_SZ | PAS_DMA_TXCHAN_TCMDSTA_DB |
  1015. PAS_DMA_TXCHAN_TCMDSTA_DE | PAS_DMA_TXCHAN_TCMDSTA_DA))
  1016. printk(KERN_DEBUG "pasemi_mac: tcmdsta error: 0x%08x\n", sta);
  1017. /* Clean out any pending buffers */
  1018. pasemi_mac_clean_tx(tx_ring(mac));
  1019. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1020. pasemi_mac_pause_txchan(mac);
  1021. pasemi_mac_pause_rxint(mac);
  1022. pasemi_mac_pause_rxchan(mac);
  1023. pasemi_mac_intf_disable(mac);
  1024. free_irq(mac->tx->chan.irq, mac->tx);
  1025. free_irq(mac->rx->chan.irq, mac->rx);
  1026. for (i = 0; i < mac->num_cs; i++) {
  1027. pasemi_mac_free_csring(mac->cs[i]);
  1028. mac->cs[i] = NULL;
  1029. }
  1030. mac->num_cs = 0;
  1031. /* Free resources */
  1032. pasemi_mac_free_rx_resources(mac);
  1033. pasemi_mac_free_tx_resources(mac);
  1034. return 0;
  1035. }
  1036. static void pasemi_mac_queue_csdesc(const struct sk_buff *skb,
  1037. const dma_addr_t *map,
  1038. const unsigned int *map_size,
  1039. struct pasemi_mac_txring *txring,
  1040. struct pasemi_mac_csring *csring)
  1041. {
  1042. u64 fund;
  1043. dma_addr_t cs_dest;
  1044. const int nh_off = skb_network_offset(skb);
  1045. const int nh_len = skb_network_header_len(skb);
  1046. const int nfrags = skb_shinfo(skb)->nr_frags;
  1047. int cs_size, i, fill, hdr, evt;
  1048. dma_addr_t csdma;
  1049. fund = XCT_FUN_ST | XCT_FUN_RR_8BRES |
  1050. XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1051. XCT_FUN_CRM_SIG | XCT_FUN_LLEN(skb->len - nh_off) |
  1052. XCT_FUN_SHL(nh_len >> 2) | XCT_FUN_SE;
  1053. switch (ip_hdr(skb)->protocol) {
  1054. case IPPROTO_TCP:
  1055. fund |= XCT_FUN_SIG_TCP4;
  1056. /* TCP checksum is 16 bytes into the header */
  1057. cs_dest = map[0] + skb_transport_offset(skb) + 16;
  1058. break;
  1059. case IPPROTO_UDP:
  1060. fund |= XCT_FUN_SIG_UDP4;
  1061. /* UDP checksum is 6 bytes into the header */
  1062. cs_dest = map[0] + skb_transport_offset(skb) + 6;
  1063. break;
  1064. default:
  1065. BUG();
  1066. }
  1067. /* Do the checksum offloaded */
  1068. fill = csring->next_to_fill;
  1069. hdr = fill;
  1070. CS_DESC(csring, fill++) = fund;
  1071. /* Room for 8BRES. Checksum result is really 2 bytes into it */
  1072. csdma = csring->chan.ring_dma + (fill & (CS_RING_SIZE-1)) * 8 + 2;
  1073. CS_DESC(csring, fill++) = 0;
  1074. CS_DESC(csring, fill) = XCT_PTR_LEN(map_size[0]-nh_off) | XCT_PTR_ADDR(map[0]+nh_off);
  1075. for (i = 1; i <= nfrags; i++)
  1076. CS_DESC(csring, fill+i) = XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1077. fill += i;
  1078. if (fill & 1)
  1079. fill++;
  1080. /* Copy the result into the TCP packet */
  1081. CS_DESC(csring, fill++) = XCT_FUN_O | XCT_FUN_FUN(csring->fun) |
  1082. XCT_FUN_LLEN(2) | XCT_FUN_SE;
  1083. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(cs_dest) | XCT_PTR_T;
  1084. CS_DESC(csring, fill++) = XCT_PTR_LEN(2) | XCT_PTR_ADDR(csdma);
  1085. fill++;
  1086. evt = !csring->last_event;
  1087. csring->last_event = evt;
  1088. /* Event handshaking with MAC TX */
  1089. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1090. CTRL_CMD_ETYPE_SET | CTRL_CMD_REG(csring->events[evt]);
  1091. CS_DESC(csring, fill++) = 0;
  1092. CS_DESC(csring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1093. CTRL_CMD_ETYPE_WCLR | CTRL_CMD_REG(csring->events[!evt]);
  1094. CS_DESC(csring, fill++) = 0;
  1095. csring->next_to_fill = fill & (CS_RING_SIZE-1);
  1096. cs_size = fill - hdr;
  1097. write_dma_reg(PAS_DMA_TXCHAN_INCR(csring->chan.chno), (cs_size) >> 1);
  1098. /* TX-side event handshaking */
  1099. fill = txring->next_to_fill;
  1100. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1101. CTRL_CMD_ETYPE_WSET | CTRL_CMD_REG(csring->events[evt]);
  1102. TX_DESC(txring, fill++) = 0;
  1103. TX_DESC(txring, fill++) = CTRL_CMD_T | CTRL_CMD_META_EVT | CTRL_CMD_O |
  1104. CTRL_CMD_ETYPE_CLR | CTRL_CMD_REG(csring->events[!evt]);
  1105. TX_DESC(txring, fill++) = 0;
  1106. txring->next_to_fill = fill;
  1107. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), 2);
  1108. }
  1109. static netdev_tx_t pasemi_mac_start_tx(struct sk_buff *skb, struct net_device *dev)
  1110. {
  1111. struct pasemi_mac * const mac = netdev_priv(dev);
  1112. struct pasemi_mac_txring * const txring = tx_ring(mac);
  1113. struct pasemi_mac_csring *csring;
  1114. u64 dflags = 0;
  1115. u64 mactx;
  1116. dma_addr_t map[MAX_SKB_FRAGS+1];
  1117. unsigned int map_size[MAX_SKB_FRAGS+1];
  1118. unsigned long flags;
  1119. int i, nfrags;
  1120. int fill;
  1121. const int nh_off = skb_network_offset(skb);
  1122. const int nh_len = skb_network_header_len(skb);
  1123. prefetch(&txring->ring_info);
  1124. dflags = XCT_MACTX_O | XCT_MACTX_ST | XCT_MACTX_CRC_PAD;
  1125. nfrags = skb_shinfo(skb)->nr_frags;
  1126. map[0] = dma_map_single(&mac->dma_pdev->dev, skb->data,
  1127. skb_headlen(skb), DMA_TO_DEVICE);
  1128. map_size[0] = skb_headlen(skb);
  1129. if (dma_mapping_error(&mac->dma_pdev->dev, map[0]))
  1130. goto out_err_nolock;
  1131. for (i = 0; i < nfrags; i++) {
  1132. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1133. map[i + 1] = skb_frag_dma_map(&mac->dma_pdev->dev, frag, 0,
  1134. skb_frag_size(frag), DMA_TO_DEVICE);
  1135. map_size[i+1] = skb_frag_size(frag);
  1136. if (dma_mapping_error(&mac->dma_pdev->dev, map[i + 1])) {
  1137. nfrags = i;
  1138. goto out_err_nolock;
  1139. }
  1140. }
  1141. if (skb->ip_summed == CHECKSUM_PARTIAL && skb->len <= 1540) {
  1142. switch (ip_hdr(skb)->protocol) {
  1143. case IPPROTO_TCP:
  1144. dflags |= XCT_MACTX_CSUM_TCP;
  1145. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1146. dflags |= XCT_MACTX_IPO(nh_off);
  1147. break;
  1148. case IPPROTO_UDP:
  1149. dflags |= XCT_MACTX_CSUM_UDP;
  1150. dflags |= XCT_MACTX_IPH(nh_len >> 2);
  1151. dflags |= XCT_MACTX_IPO(nh_off);
  1152. break;
  1153. default:
  1154. WARN_ON(1);
  1155. }
  1156. }
  1157. mactx = dflags | XCT_MACTX_LLEN(skb->len);
  1158. spin_lock_irqsave(&txring->lock, flags);
  1159. /* Avoid stepping on the same cache line that the DMA controller
  1160. * is currently about to send, so leave at least 8 words available.
  1161. * Total free space needed is mactx + fragments + 8
  1162. */
  1163. if (RING_AVAIL(txring) < nfrags + 14) {
  1164. /* no room -- stop the queue and wait for tx intr */
  1165. netif_stop_queue(dev);
  1166. goto out_err;
  1167. }
  1168. /* Queue up checksum + event descriptors, if needed */
  1169. if (mac->num_cs && skb->ip_summed == CHECKSUM_PARTIAL && skb->len > 1540) {
  1170. csring = mac->cs[mac->last_cs];
  1171. mac->last_cs = (mac->last_cs + 1) % mac->num_cs;
  1172. pasemi_mac_queue_csdesc(skb, map, map_size, txring, csring);
  1173. }
  1174. fill = txring->next_to_fill;
  1175. TX_DESC(txring, fill) = mactx;
  1176. TX_DESC_INFO(txring, fill).dma = nfrags;
  1177. fill++;
  1178. TX_DESC_INFO(txring, fill).skb = skb;
  1179. for (i = 0; i <= nfrags; i++) {
  1180. TX_DESC(txring, fill+i) =
  1181. XCT_PTR_LEN(map_size[i]) | XCT_PTR_ADDR(map[i]);
  1182. TX_DESC_INFO(txring, fill+i).dma = map[i];
  1183. }
  1184. /* We have to add an even number of 8-byte entries to the ring
  1185. * even if the last one is unused. That means always an odd number
  1186. * of pointers + one mactx descriptor.
  1187. */
  1188. if (nfrags & 1)
  1189. nfrags++;
  1190. txring->next_to_fill = (fill + nfrags + 1) & (TX_RING_SIZE-1);
  1191. dev->stats.tx_packets++;
  1192. dev->stats.tx_bytes += skb->len;
  1193. spin_unlock_irqrestore(&txring->lock, flags);
  1194. write_dma_reg(PAS_DMA_TXCHAN_INCR(txring->chan.chno), (nfrags+2) >> 1);
  1195. return NETDEV_TX_OK;
  1196. out_err:
  1197. spin_unlock_irqrestore(&txring->lock, flags);
  1198. out_err_nolock:
  1199. while (nfrags--)
  1200. dma_unmap_single(&mac->dma_pdev->dev, map[nfrags],
  1201. map_size[nfrags], DMA_TO_DEVICE);
  1202. return NETDEV_TX_BUSY;
  1203. }
  1204. static void pasemi_mac_set_rx_mode(struct net_device *dev)
  1205. {
  1206. const struct pasemi_mac *mac = netdev_priv(dev);
  1207. unsigned int flags;
  1208. flags = read_mac_reg(mac, PAS_MAC_CFG_PCFG);
  1209. /* Set promiscuous */
  1210. if (dev->flags & IFF_PROMISC)
  1211. flags |= PAS_MAC_CFG_PCFG_PR;
  1212. else
  1213. flags &= ~PAS_MAC_CFG_PCFG_PR;
  1214. write_mac_reg(mac, PAS_MAC_CFG_PCFG, flags);
  1215. }
  1216. static int pasemi_mac_poll(struct napi_struct *napi, int budget)
  1217. {
  1218. struct pasemi_mac *mac = container_of(napi, struct pasemi_mac, napi);
  1219. int pkts;
  1220. pasemi_mac_clean_tx(tx_ring(mac));
  1221. pkts = pasemi_mac_clean_rx(rx_ring(mac), budget);
  1222. if (pkts < budget) {
  1223. /* all done, no more packets present */
  1224. napi_complete_done(napi, pkts);
  1225. pasemi_mac_restart_rx_intr(mac);
  1226. pasemi_mac_restart_tx_intr(mac);
  1227. }
  1228. return pkts;
  1229. }
  1230. #ifdef CONFIG_NET_POLL_CONTROLLER
  1231. /*
  1232. * Polling 'interrupt' - used by things like netconsole to send skbs
  1233. * without having to re-enable interrupts. It's not called while
  1234. * the interrupt routine is executing.
  1235. */
  1236. static void pasemi_mac_netpoll(struct net_device *dev)
  1237. {
  1238. const struct pasemi_mac *mac = netdev_priv(dev);
  1239. disable_irq(mac->tx->chan.irq);
  1240. pasemi_mac_tx_intr(mac->tx->chan.irq, mac->tx);
  1241. enable_irq(mac->tx->chan.irq);
  1242. disable_irq(mac->rx->chan.irq);
  1243. pasemi_mac_rx_intr(mac->rx->chan.irq, mac->rx);
  1244. enable_irq(mac->rx->chan.irq);
  1245. }
  1246. #endif
  1247. static int pasemi_mac_change_mtu(struct net_device *dev, int new_mtu)
  1248. {
  1249. struct pasemi_mac *mac = netdev_priv(dev);
  1250. unsigned int reg;
  1251. unsigned int rcmdsta = 0;
  1252. int running;
  1253. int ret = 0;
  1254. running = netif_running(dev);
  1255. if (running) {
  1256. /* Need to stop the interface, clean out all already
  1257. * received buffers, free all unused buffers on the RX
  1258. * interface ring, then finally re-fill the rx ring with
  1259. * the new-size buffers and restart.
  1260. */
  1261. napi_disable(&mac->napi);
  1262. netif_tx_disable(dev);
  1263. pasemi_mac_intf_disable(mac);
  1264. rcmdsta = read_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if));
  1265. pasemi_mac_pause_rxint(mac);
  1266. pasemi_mac_clean_rx(rx_ring(mac), RX_RING_SIZE);
  1267. pasemi_mac_free_rx_buffers(mac);
  1268. }
  1269. /* Setup checksum channels if large MTU and none already allocated */
  1270. if (new_mtu > PE_DEF_MTU && !mac->num_cs) {
  1271. pasemi_mac_setup_csrings(mac);
  1272. if (!mac->num_cs) {
  1273. ret = -ENOMEM;
  1274. goto out;
  1275. }
  1276. }
  1277. /* Change maxf, i.e. what size frames are accepted.
  1278. * Need room for ethernet header and CRC word
  1279. */
  1280. reg = read_mac_reg(mac, PAS_MAC_CFG_MACCFG);
  1281. reg &= ~PAS_MAC_CFG_MACCFG_MAXF_M;
  1282. reg |= PAS_MAC_CFG_MACCFG_MAXF(new_mtu + ETH_HLEN + 4);
  1283. write_mac_reg(mac, PAS_MAC_CFG_MACCFG, reg);
  1284. dev->mtu = new_mtu;
  1285. /* MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1286. mac->bufsz = new_mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1287. out:
  1288. if (running) {
  1289. write_dma_reg(PAS_DMA_RXINT_RCMDSTA(mac->dma_if),
  1290. rcmdsta | PAS_DMA_RXINT_RCMDSTA_EN);
  1291. rx_ring(mac)->next_to_fill = 0;
  1292. pasemi_mac_replenish_rx_ring(dev, RX_RING_SIZE-1);
  1293. napi_enable(&mac->napi);
  1294. netif_start_queue(dev);
  1295. pasemi_mac_intf_enable(mac);
  1296. }
  1297. return ret;
  1298. }
  1299. static const struct net_device_ops pasemi_netdev_ops = {
  1300. .ndo_open = pasemi_mac_open,
  1301. .ndo_stop = pasemi_mac_close,
  1302. .ndo_start_xmit = pasemi_mac_start_tx,
  1303. .ndo_set_rx_mode = pasemi_mac_set_rx_mode,
  1304. .ndo_set_mac_address = pasemi_mac_set_mac_addr,
  1305. .ndo_change_mtu = pasemi_mac_change_mtu,
  1306. .ndo_validate_addr = eth_validate_addr,
  1307. #ifdef CONFIG_NET_POLL_CONTROLLER
  1308. .ndo_poll_controller = pasemi_mac_netpoll,
  1309. #endif
  1310. };
  1311. static int
  1312. pasemi_mac_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1313. {
  1314. struct net_device *dev;
  1315. struct pasemi_mac *mac;
  1316. int err, ret;
  1317. err = pci_enable_device(pdev);
  1318. if (err)
  1319. return err;
  1320. dev = alloc_etherdev(sizeof(struct pasemi_mac));
  1321. if (dev == NULL) {
  1322. err = -ENOMEM;
  1323. goto out_disable_device;
  1324. }
  1325. pci_set_drvdata(pdev, dev);
  1326. SET_NETDEV_DEV(dev, &pdev->dev);
  1327. mac = netdev_priv(dev);
  1328. mac->pdev = pdev;
  1329. mac->netdev = dev;
  1330. netif_napi_add(dev, &mac->napi, pasemi_mac_poll);
  1331. dev->features = NETIF_F_IP_CSUM | NETIF_F_LLTX | NETIF_F_SG |
  1332. NETIF_F_HIGHDMA | NETIF_F_GSO;
  1333. mac->dma_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa007, NULL);
  1334. if (!mac->dma_pdev) {
  1335. dev_err(&mac->pdev->dev, "Can't find DMA Controller\n");
  1336. err = -ENODEV;
  1337. goto out;
  1338. }
  1339. dma_set_mask(&mac->dma_pdev->dev, DMA_BIT_MASK(64));
  1340. mac->iob_pdev = pci_get_device(PCI_VENDOR_ID_PASEMI, 0xa001, NULL);
  1341. if (!mac->iob_pdev) {
  1342. dev_err(&mac->pdev->dev, "Can't find I/O Bridge\n");
  1343. err = -ENODEV;
  1344. goto out;
  1345. }
  1346. /* get mac addr from device tree */
  1347. if (pasemi_get_mac_addr(mac) || !is_valid_ether_addr(mac->mac_addr)) {
  1348. err = -ENODEV;
  1349. goto out;
  1350. }
  1351. eth_hw_addr_set(dev, mac->mac_addr);
  1352. ret = mac_to_intf(mac);
  1353. if (ret < 0) {
  1354. dev_err(&mac->pdev->dev, "Can't map DMA interface\n");
  1355. err = -ENODEV;
  1356. goto out;
  1357. }
  1358. mac->dma_if = ret;
  1359. switch (pdev->device) {
  1360. case 0xa005:
  1361. mac->type = MAC_TYPE_GMAC;
  1362. break;
  1363. case 0xa006:
  1364. mac->type = MAC_TYPE_XAUI;
  1365. break;
  1366. default:
  1367. err = -ENODEV;
  1368. goto out;
  1369. }
  1370. dev->netdev_ops = &pasemi_netdev_ops;
  1371. dev->mtu = PE_DEF_MTU;
  1372. /* MTU range: 64 - 9000 */
  1373. dev->min_mtu = PE_MIN_MTU;
  1374. dev->max_mtu = PE_MAX_MTU;
  1375. /* 1500 MTU + ETH_HLEN + VLAN_HLEN + 2 64B cachelines */
  1376. mac->bufsz = dev->mtu + ETH_HLEN + ETH_FCS_LEN + LOCAL_SKB_ALIGN + 128;
  1377. dev->ethtool_ops = &pasemi_mac_ethtool_ops;
  1378. if (err)
  1379. goto out;
  1380. mac->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
  1381. /* Enable most messages by default */
  1382. mac->msg_enable = (NETIF_MSG_IFUP << 1 ) - 1;
  1383. err = register_netdev(dev);
  1384. if (err) {
  1385. dev_err(&mac->pdev->dev, "register_netdev failed with error %d\n",
  1386. err);
  1387. goto out;
  1388. } else if (netif_msg_probe(mac)) {
  1389. printk(KERN_INFO "%s: PA Semi %s: intf %d, hw addr %pM\n",
  1390. dev->name, mac->type == MAC_TYPE_GMAC ? "GMAC" : "XAUI",
  1391. mac->dma_if, dev->dev_addr);
  1392. }
  1393. return err;
  1394. out:
  1395. pci_dev_put(mac->iob_pdev);
  1396. pci_dev_put(mac->dma_pdev);
  1397. free_netdev(dev);
  1398. out_disable_device:
  1399. pci_disable_device(pdev);
  1400. return err;
  1401. }
  1402. static void pasemi_mac_remove(struct pci_dev *pdev)
  1403. {
  1404. struct net_device *netdev = pci_get_drvdata(pdev);
  1405. struct pasemi_mac *mac;
  1406. if (!netdev)
  1407. return;
  1408. mac = netdev_priv(netdev);
  1409. unregister_netdev(netdev);
  1410. pci_disable_device(pdev);
  1411. pci_dev_put(mac->dma_pdev);
  1412. pci_dev_put(mac->iob_pdev);
  1413. pasemi_dma_free_chan(&mac->tx->chan);
  1414. pasemi_dma_free_chan(&mac->rx->chan);
  1415. free_netdev(netdev);
  1416. }
  1417. static const struct pci_device_id pasemi_mac_pci_tbl[] = {
  1418. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa005) },
  1419. { PCI_DEVICE(PCI_VENDOR_ID_PASEMI, 0xa006) },
  1420. { },
  1421. };
  1422. MODULE_DEVICE_TABLE(pci, pasemi_mac_pci_tbl);
  1423. static struct pci_driver pasemi_mac_driver = {
  1424. .name = "pasemi_mac",
  1425. .id_table = pasemi_mac_pci_tbl,
  1426. .probe = pasemi_mac_probe,
  1427. .remove = pasemi_mac_remove,
  1428. };
  1429. static void __exit pasemi_mac_cleanup_module(void)
  1430. {
  1431. pci_unregister_driver(&pasemi_mac_driver);
  1432. }
  1433. static int pasemi_mac_init_module(void)
  1434. {
  1435. int err;
  1436. err = pasemi_dma_init();
  1437. if (err)
  1438. return err;
  1439. return pci_register_driver(&pasemi_mac_driver);
  1440. }
  1441. module_init(pasemi_mac_init_module);
  1442. module_exit(pasemi_mac_cleanup_module);