nixge.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Copyright (c) 2016-2017, National Instruments Corp.
  3. *
  4. * Author: Moritz Fischer <[email protected]>
  5. */
  6. #include <linux/etherdevice.h>
  7. #include <linux/module.h>
  8. #include <linux/netdevice.h>
  9. #include <linux/of_address.h>
  10. #include <linux/of_mdio.h>
  11. #include <linux/of_net.h>
  12. #include <linux/of_platform.h>
  13. #include <linux/of_irq.h>
  14. #include <linux/skbuff.h>
  15. #include <linux/phy.h>
  16. #include <linux/mii.h>
  17. #include <linux/nvmem-consumer.h>
  18. #include <linux/ethtool.h>
  19. #include <linux/iopoll.h>
  20. #define TX_BD_NUM 64
  21. #define RX_BD_NUM 128
  22. /* Axi DMA Register definitions */
  23. #define XAXIDMA_TX_CR_OFFSET 0x00 /* Channel control */
  24. #define XAXIDMA_TX_SR_OFFSET 0x04 /* Status */
  25. #define XAXIDMA_TX_CDESC_OFFSET 0x08 /* Current descriptor pointer */
  26. #define XAXIDMA_TX_TDESC_OFFSET 0x10 /* Tail descriptor pointer */
  27. #define XAXIDMA_RX_CR_OFFSET 0x30 /* Channel control */
  28. #define XAXIDMA_RX_SR_OFFSET 0x34 /* Status */
  29. #define XAXIDMA_RX_CDESC_OFFSET 0x38 /* Current descriptor pointer */
  30. #define XAXIDMA_RX_TDESC_OFFSET 0x40 /* Tail descriptor pointer */
  31. #define XAXIDMA_CR_RUNSTOP_MASK 0x1 /* Start/stop DMA channel */
  32. #define XAXIDMA_CR_RESET_MASK 0x4 /* Reset DMA engine */
  33. #define XAXIDMA_BD_CTRL_LENGTH_MASK 0x007FFFFF /* Requested len */
  34. #define XAXIDMA_BD_CTRL_TXSOF_MASK 0x08000000 /* First tx packet */
  35. #define XAXIDMA_BD_CTRL_TXEOF_MASK 0x04000000 /* Last tx packet */
  36. #define XAXIDMA_BD_CTRL_ALL_MASK 0x0C000000 /* All control bits */
  37. #define XAXIDMA_DELAY_MASK 0xFF000000 /* Delay timeout counter */
  38. #define XAXIDMA_COALESCE_MASK 0x00FF0000 /* Coalesce counter */
  39. #define XAXIDMA_DELAY_SHIFT 24
  40. #define XAXIDMA_COALESCE_SHIFT 16
  41. #define XAXIDMA_IRQ_IOC_MASK 0x00001000 /* Completion intr */
  42. #define XAXIDMA_IRQ_DELAY_MASK 0x00002000 /* Delay interrupt */
  43. #define XAXIDMA_IRQ_ERROR_MASK 0x00004000 /* Error interrupt */
  44. #define XAXIDMA_IRQ_ALL_MASK 0x00007000 /* All interrupts */
  45. /* Default TX/RX Threshold and waitbound values for SGDMA mode */
  46. #define XAXIDMA_DFT_TX_THRESHOLD 24
  47. #define XAXIDMA_DFT_TX_WAITBOUND 254
  48. #define XAXIDMA_DFT_RX_THRESHOLD 24
  49. #define XAXIDMA_DFT_RX_WAITBOUND 254
  50. #define XAXIDMA_BD_STS_ACTUAL_LEN_MASK 0x007FFFFF /* Actual len */
  51. #define XAXIDMA_BD_STS_COMPLETE_MASK 0x80000000 /* Completed */
  52. #define XAXIDMA_BD_STS_DEC_ERR_MASK 0x40000000 /* Decode error */
  53. #define XAXIDMA_BD_STS_SLV_ERR_MASK 0x20000000 /* Slave error */
  54. #define XAXIDMA_BD_STS_INT_ERR_MASK 0x10000000 /* Internal err */
  55. #define XAXIDMA_BD_STS_ALL_ERR_MASK 0x70000000 /* All errors */
  56. #define XAXIDMA_BD_STS_RXSOF_MASK 0x08000000 /* First rx pkt */
  57. #define XAXIDMA_BD_STS_RXEOF_MASK 0x04000000 /* Last rx pkt */
  58. #define XAXIDMA_BD_STS_ALL_MASK 0xFC000000 /* All status bits */
  59. #define NIXGE_REG_CTRL_OFFSET 0x4000
  60. #define NIXGE_REG_INFO 0x00
  61. #define NIXGE_REG_MAC_CTL 0x04
  62. #define NIXGE_REG_PHY_CTL 0x08
  63. #define NIXGE_REG_LED_CTL 0x0c
  64. #define NIXGE_REG_MDIO_DATA 0x10
  65. #define NIXGE_REG_MDIO_ADDR 0x14
  66. #define NIXGE_REG_MDIO_OP 0x18
  67. #define NIXGE_REG_MDIO_CTRL 0x1c
  68. #define NIXGE_ID_LED_CTL_EN BIT(0)
  69. #define NIXGE_ID_LED_CTL_VAL BIT(1)
  70. #define NIXGE_MDIO_CLAUSE45 BIT(12)
  71. #define NIXGE_MDIO_CLAUSE22 0
  72. #define NIXGE_MDIO_OP(n) (((n) & 0x3) << 10)
  73. #define NIXGE_MDIO_OP_ADDRESS 0
  74. #define NIXGE_MDIO_C45_WRITE BIT(0)
  75. #define NIXGE_MDIO_C45_READ (BIT(1) | BIT(0))
  76. #define NIXGE_MDIO_C22_WRITE BIT(0)
  77. #define NIXGE_MDIO_C22_READ BIT(1)
  78. #define NIXGE_MDIO_ADDR(n) (((n) & 0x1f) << 5)
  79. #define NIXGE_MDIO_MMD(n) (((n) & 0x1f) << 0)
  80. #define NIXGE_REG_MAC_LSB 0x1000
  81. #define NIXGE_REG_MAC_MSB 0x1004
  82. /* Packet size info */
  83. #define NIXGE_HDR_SIZE 14 /* Size of Ethernet header */
  84. #define NIXGE_TRL_SIZE 4 /* Size of Ethernet trailer (FCS) */
  85. #define NIXGE_MTU 1500 /* Max MTU of an Ethernet frame */
  86. #define NIXGE_JUMBO_MTU 9000 /* Max MTU of a jumbo Eth. frame */
  87. #define NIXGE_MAX_FRAME_SIZE (NIXGE_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE)
  88. #define NIXGE_MAX_JUMBO_FRAME_SIZE \
  89. (NIXGE_JUMBO_MTU + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE)
  90. enum nixge_version {
  91. NIXGE_V2,
  92. NIXGE_V3,
  93. NIXGE_VERSION_COUNT
  94. };
  95. struct nixge_hw_dma_bd {
  96. u32 next_lo;
  97. u32 next_hi;
  98. u32 phys_lo;
  99. u32 phys_hi;
  100. u32 reserved3;
  101. u32 reserved4;
  102. u32 cntrl;
  103. u32 status;
  104. u32 app0;
  105. u32 app1;
  106. u32 app2;
  107. u32 app3;
  108. u32 app4;
  109. u32 sw_id_offset_lo;
  110. u32 sw_id_offset_hi;
  111. u32 reserved6;
  112. };
  113. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  114. #define nixge_hw_dma_bd_set_addr(bd, field, addr) \
  115. do { \
  116. (bd)->field##_lo = lower_32_bits((addr)); \
  117. (bd)->field##_hi = upper_32_bits((addr)); \
  118. } while (0)
  119. #else
  120. #define nixge_hw_dma_bd_set_addr(bd, field, addr) \
  121. ((bd)->field##_lo = lower_32_bits((addr)))
  122. #endif
  123. #define nixge_hw_dma_bd_set_phys(bd, addr) \
  124. nixge_hw_dma_bd_set_addr((bd), phys, (addr))
  125. #define nixge_hw_dma_bd_set_next(bd, addr) \
  126. nixge_hw_dma_bd_set_addr((bd), next, (addr))
  127. #define nixge_hw_dma_bd_set_offset(bd, addr) \
  128. nixge_hw_dma_bd_set_addr((bd), sw_id_offset, (addr))
  129. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  130. #define nixge_hw_dma_bd_get_addr(bd, field) \
  131. (dma_addr_t)((((u64)(bd)->field##_hi) << 32) | ((bd)->field##_lo))
  132. #else
  133. #define nixge_hw_dma_bd_get_addr(bd, field) \
  134. (dma_addr_t)((bd)->field##_lo)
  135. #endif
  136. struct nixge_tx_skb {
  137. struct sk_buff *skb;
  138. dma_addr_t mapping;
  139. size_t size;
  140. bool mapped_as_page;
  141. };
  142. struct nixge_priv {
  143. struct net_device *ndev;
  144. struct napi_struct napi;
  145. struct device *dev;
  146. /* Connection to PHY device */
  147. struct device_node *phy_node;
  148. phy_interface_t phy_mode;
  149. int link;
  150. unsigned int speed;
  151. unsigned int duplex;
  152. /* MDIO bus data */
  153. struct mii_bus *mii_bus; /* MII bus reference */
  154. /* IO registers, dma functions and IRQs */
  155. void __iomem *ctrl_regs;
  156. void __iomem *dma_regs;
  157. struct tasklet_struct dma_err_tasklet;
  158. int tx_irq;
  159. int rx_irq;
  160. /* Buffer descriptors */
  161. struct nixge_hw_dma_bd *tx_bd_v;
  162. struct nixge_tx_skb *tx_skb;
  163. dma_addr_t tx_bd_p;
  164. struct nixge_hw_dma_bd *rx_bd_v;
  165. dma_addr_t rx_bd_p;
  166. u32 tx_bd_ci;
  167. u32 tx_bd_tail;
  168. u32 rx_bd_ci;
  169. u32 coalesce_count_rx;
  170. u32 coalesce_count_tx;
  171. };
  172. static void nixge_dma_write_reg(struct nixge_priv *priv, off_t offset, u32 val)
  173. {
  174. writel(val, priv->dma_regs + offset);
  175. }
  176. static void nixge_dma_write_desc_reg(struct nixge_priv *priv, off_t offset,
  177. dma_addr_t addr)
  178. {
  179. writel(lower_32_bits(addr), priv->dma_regs + offset);
  180. #ifdef CONFIG_PHYS_ADDR_T_64BIT
  181. writel(upper_32_bits(addr), priv->dma_regs + offset + 4);
  182. #endif
  183. }
  184. static u32 nixge_dma_read_reg(const struct nixge_priv *priv, off_t offset)
  185. {
  186. return readl(priv->dma_regs + offset);
  187. }
  188. static void nixge_ctrl_write_reg(struct nixge_priv *priv, off_t offset, u32 val)
  189. {
  190. writel(val, priv->ctrl_regs + offset);
  191. }
  192. static u32 nixge_ctrl_read_reg(struct nixge_priv *priv, off_t offset)
  193. {
  194. return readl(priv->ctrl_regs + offset);
  195. }
  196. #define nixge_ctrl_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \
  197. readl_poll_timeout((priv)->ctrl_regs + (addr), (val), (cond), \
  198. (sleep_us), (timeout_us))
  199. #define nixge_dma_poll_timeout(priv, addr, val, cond, sleep_us, timeout_us) \
  200. readl_poll_timeout((priv)->dma_regs + (addr), (val), (cond), \
  201. (sleep_us), (timeout_us))
  202. static void nixge_hw_dma_bd_release(struct net_device *ndev)
  203. {
  204. struct nixge_priv *priv = netdev_priv(ndev);
  205. dma_addr_t phys_addr;
  206. struct sk_buff *skb;
  207. int i;
  208. if (priv->rx_bd_v) {
  209. for (i = 0; i < RX_BD_NUM; i++) {
  210. phys_addr = nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[i],
  211. phys);
  212. dma_unmap_single(ndev->dev.parent, phys_addr,
  213. NIXGE_MAX_JUMBO_FRAME_SIZE,
  214. DMA_FROM_DEVICE);
  215. skb = (struct sk_buff *)(uintptr_t)
  216. nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[i],
  217. sw_id_offset);
  218. dev_kfree_skb(skb);
  219. }
  220. dma_free_coherent(ndev->dev.parent,
  221. sizeof(*priv->rx_bd_v) * RX_BD_NUM,
  222. priv->rx_bd_v,
  223. priv->rx_bd_p);
  224. }
  225. if (priv->tx_skb)
  226. devm_kfree(ndev->dev.parent, priv->tx_skb);
  227. if (priv->tx_bd_v)
  228. dma_free_coherent(ndev->dev.parent,
  229. sizeof(*priv->tx_bd_v) * TX_BD_NUM,
  230. priv->tx_bd_v,
  231. priv->tx_bd_p);
  232. }
  233. static int nixge_hw_dma_bd_init(struct net_device *ndev)
  234. {
  235. struct nixge_priv *priv = netdev_priv(ndev);
  236. struct sk_buff *skb;
  237. dma_addr_t phys;
  238. u32 cr;
  239. int i;
  240. /* Reset the indexes which are used for accessing the BDs */
  241. priv->tx_bd_ci = 0;
  242. priv->tx_bd_tail = 0;
  243. priv->rx_bd_ci = 0;
  244. /* Allocate the Tx and Rx buffer descriptors. */
  245. priv->tx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  246. sizeof(*priv->tx_bd_v) * TX_BD_NUM,
  247. &priv->tx_bd_p, GFP_KERNEL);
  248. if (!priv->tx_bd_v)
  249. goto out;
  250. priv->tx_skb = devm_kcalloc(ndev->dev.parent,
  251. TX_BD_NUM, sizeof(*priv->tx_skb),
  252. GFP_KERNEL);
  253. if (!priv->tx_skb)
  254. goto out;
  255. priv->rx_bd_v = dma_alloc_coherent(ndev->dev.parent,
  256. sizeof(*priv->rx_bd_v) * RX_BD_NUM,
  257. &priv->rx_bd_p, GFP_KERNEL);
  258. if (!priv->rx_bd_v)
  259. goto out;
  260. for (i = 0; i < TX_BD_NUM; i++) {
  261. nixge_hw_dma_bd_set_next(&priv->tx_bd_v[i],
  262. priv->tx_bd_p +
  263. sizeof(*priv->tx_bd_v) *
  264. ((i + 1) % TX_BD_NUM));
  265. }
  266. for (i = 0; i < RX_BD_NUM; i++) {
  267. nixge_hw_dma_bd_set_next(&priv->rx_bd_v[i],
  268. priv->rx_bd_p
  269. + sizeof(*priv->rx_bd_v) *
  270. ((i + 1) % RX_BD_NUM));
  271. skb = __netdev_alloc_skb_ip_align(ndev,
  272. NIXGE_MAX_JUMBO_FRAME_SIZE,
  273. GFP_KERNEL);
  274. if (!skb)
  275. goto out;
  276. nixge_hw_dma_bd_set_offset(&priv->rx_bd_v[i], (uintptr_t)skb);
  277. phys = dma_map_single(ndev->dev.parent, skb->data,
  278. NIXGE_MAX_JUMBO_FRAME_SIZE,
  279. DMA_FROM_DEVICE);
  280. nixge_hw_dma_bd_set_phys(&priv->rx_bd_v[i], phys);
  281. priv->rx_bd_v[i].cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE;
  282. }
  283. /* Start updating the Rx channel control register */
  284. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  285. /* Update the interrupt coalesce count */
  286. cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
  287. ((priv->coalesce_count_rx) << XAXIDMA_COALESCE_SHIFT));
  288. /* Update the delay timer count */
  289. cr = ((cr & ~XAXIDMA_DELAY_MASK) |
  290. (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  291. /* Enable coalesce, delay timer and error interrupts */
  292. cr |= XAXIDMA_IRQ_ALL_MASK;
  293. /* Write to the Rx channel control register */
  294. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  295. /* Start updating the Tx channel control register */
  296. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  297. /* Update the interrupt coalesce count */
  298. cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
  299. ((priv->coalesce_count_tx) << XAXIDMA_COALESCE_SHIFT));
  300. /* Update the delay timer count */
  301. cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
  302. (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  303. /* Enable coalesce, delay timer and error interrupts */
  304. cr |= XAXIDMA_IRQ_ALL_MASK;
  305. /* Write to the Tx channel control register */
  306. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
  307. /* Populate the tail pointer and bring the Rx Axi DMA engine out of
  308. * halted state. This will make the Rx side ready for reception.
  309. */
  310. nixge_dma_write_desc_reg(priv, XAXIDMA_RX_CDESC_OFFSET, priv->rx_bd_p);
  311. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  312. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET,
  313. cr | XAXIDMA_CR_RUNSTOP_MASK);
  314. nixge_dma_write_desc_reg(priv, XAXIDMA_RX_TDESC_OFFSET, priv->rx_bd_p +
  315. (sizeof(*priv->rx_bd_v) * (RX_BD_NUM - 1)));
  316. /* Write to the RS (Run-stop) bit in the Tx channel control register.
  317. * Tx channel is now ready to run. But only after we write to the
  318. * tail pointer register that the Tx channel will start transmitting.
  319. */
  320. nixge_dma_write_desc_reg(priv, XAXIDMA_TX_CDESC_OFFSET, priv->tx_bd_p);
  321. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  322. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET,
  323. cr | XAXIDMA_CR_RUNSTOP_MASK);
  324. return 0;
  325. out:
  326. nixge_hw_dma_bd_release(ndev);
  327. return -ENOMEM;
  328. }
  329. static void __nixge_device_reset(struct nixge_priv *priv, off_t offset)
  330. {
  331. u32 status;
  332. int err;
  333. /* Reset Axi DMA. This would reset NIXGE Ethernet core as well.
  334. * The reset process of Axi DMA takes a while to complete as all
  335. * pending commands/transfers will be flushed or completed during
  336. * this reset process.
  337. */
  338. nixge_dma_write_reg(priv, offset, XAXIDMA_CR_RESET_MASK);
  339. err = nixge_dma_poll_timeout(priv, offset, status,
  340. !(status & XAXIDMA_CR_RESET_MASK), 10,
  341. 1000);
  342. if (err)
  343. netdev_err(priv->ndev, "%s: DMA reset timeout!\n", __func__);
  344. }
  345. static void nixge_device_reset(struct net_device *ndev)
  346. {
  347. struct nixge_priv *priv = netdev_priv(ndev);
  348. __nixge_device_reset(priv, XAXIDMA_TX_CR_OFFSET);
  349. __nixge_device_reset(priv, XAXIDMA_RX_CR_OFFSET);
  350. if (nixge_hw_dma_bd_init(ndev))
  351. netdev_err(ndev, "%s: descriptor allocation failed\n",
  352. __func__);
  353. netif_trans_update(ndev);
  354. }
  355. static void nixge_handle_link_change(struct net_device *ndev)
  356. {
  357. struct nixge_priv *priv = netdev_priv(ndev);
  358. struct phy_device *phydev = ndev->phydev;
  359. if (phydev->link != priv->link || phydev->speed != priv->speed ||
  360. phydev->duplex != priv->duplex) {
  361. priv->link = phydev->link;
  362. priv->speed = phydev->speed;
  363. priv->duplex = phydev->duplex;
  364. phy_print_status(phydev);
  365. }
  366. }
  367. static void nixge_tx_skb_unmap(struct nixge_priv *priv,
  368. struct nixge_tx_skb *tx_skb)
  369. {
  370. if (tx_skb->mapping) {
  371. if (tx_skb->mapped_as_page)
  372. dma_unmap_page(priv->ndev->dev.parent, tx_skb->mapping,
  373. tx_skb->size, DMA_TO_DEVICE);
  374. else
  375. dma_unmap_single(priv->ndev->dev.parent,
  376. tx_skb->mapping,
  377. tx_skb->size, DMA_TO_DEVICE);
  378. tx_skb->mapping = 0;
  379. }
  380. if (tx_skb->skb) {
  381. dev_kfree_skb_any(tx_skb->skb);
  382. tx_skb->skb = NULL;
  383. }
  384. }
  385. static void nixge_start_xmit_done(struct net_device *ndev)
  386. {
  387. struct nixge_priv *priv = netdev_priv(ndev);
  388. struct nixge_hw_dma_bd *cur_p;
  389. struct nixge_tx_skb *tx_skb;
  390. unsigned int status = 0;
  391. u32 packets = 0;
  392. u32 size = 0;
  393. cur_p = &priv->tx_bd_v[priv->tx_bd_ci];
  394. tx_skb = &priv->tx_skb[priv->tx_bd_ci];
  395. status = cur_p->status;
  396. while (status & XAXIDMA_BD_STS_COMPLETE_MASK) {
  397. nixge_tx_skb_unmap(priv, tx_skb);
  398. cur_p->status = 0;
  399. size += status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK;
  400. packets++;
  401. ++priv->tx_bd_ci;
  402. priv->tx_bd_ci %= TX_BD_NUM;
  403. cur_p = &priv->tx_bd_v[priv->tx_bd_ci];
  404. tx_skb = &priv->tx_skb[priv->tx_bd_ci];
  405. status = cur_p->status;
  406. }
  407. ndev->stats.tx_packets += packets;
  408. ndev->stats.tx_bytes += size;
  409. if (packets)
  410. netif_wake_queue(ndev);
  411. }
  412. static int nixge_check_tx_bd_space(struct nixge_priv *priv,
  413. int num_frag)
  414. {
  415. struct nixge_hw_dma_bd *cur_p;
  416. cur_p = &priv->tx_bd_v[(priv->tx_bd_tail + num_frag) % TX_BD_NUM];
  417. if (cur_p->status & XAXIDMA_BD_STS_ALL_MASK)
  418. return NETDEV_TX_BUSY;
  419. return 0;
  420. }
  421. static netdev_tx_t nixge_start_xmit(struct sk_buff *skb,
  422. struct net_device *ndev)
  423. {
  424. struct nixge_priv *priv = netdev_priv(ndev);
  425. struct nixge_hw_dma_bd *cur_p;
  426. struct nixge_tx_skb *tx_skb;
  427. dma_addr_t tail_p, cur_phys;
  428. skb_frag_t *frag;
  429. u32 num_frag;
  430. u32 ii;
  431. num_frag = skb_shinfo(skb)->nr_frags;
  432. cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
  433. tx_skb = &priv->tx_skb[priv->tx_bd_tail];
  434. if (nixge_check_tx_bd_space(priv, num_frag)) {
  435. if (!netif_queue_stopped(ndev))
  436. netif_stop_queue(ndev);
  437. return NETDEV_TX_OK;
  438. }
  439. cur_phys = dma_map_single(ndev->dev.parent, skb->data,
  440. skb_headlen(skb), DMA_TO_DEVICE);
  441. if (dma_mapping_error(ndev->dev.parent, cur_phys))
  442. goto drop;
  443. nixge_hw_dma_bd_set_phys(cur_p, cur_phys);
  444. cur_p->cntrl = skb_headlen(skb) | XAXIDMA_BD_CTRL_TXSOF_MASK;
  445. tx_skb->skb = NULL;
  446. tx_skb->mapping = cur_phys;
  447. tx_skb->size = skb_headlen(skb);
  448. tx_skb->mapped_as_page = false;
  449. for (ii = 0; ii < num_frag; ii++) {
  450. ++priv->tx_bd_tail;
  451. priv->tx_bd_tail %= TX_BD_NUM;
  452. cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
  453. tx_skb = &priv->tx_skb[priv->tx_bd_tail];
  454. frag = &skb_shinfo(skb)->frags[ii];
  455. cur_phys = skb_frag_dma_map(ndev->dev.parent, frag, 0,
  456. skb_frag_size(frag),
  457. DMA_TO_DEVICE);
  458. if (dma_mapping_error(ndev->dev.parent, cur_phys))
  459. goto frag_err;
  460. nixge_hw_dma_bd_set_phys(cur_p, cur_phys);
  461. cur_p->cntrl = skb_frag_size(frag);
  462. tx_skb->skb = NULL;
  463. tx_skb->mapping = cur_phys;
  464. tx_skb->size = skb_frag_size(frag);
  465. tx_skb->mapped_as_page = true;
  466. }
  467. /* last buffer of the frame */
  468. tx_skb->skb = skb;
  469. cur_p->cntrl |= XAXIDMA_BD_CTRL_TXEOF_MASK;
  470. tail_p = priv->tx_bd_p + sizeof(*priv->tx_bd_v) * priv->tx_bd_tail;
  471. /* Start the transfer */
  472. nixge_dma_write_desc_reg(priv, XAXIDMA_TX_TDESC_OFFSET, tail_p);
  473. ++priv->tx_bd_tail;
  474. priv->tx_bd_tail %= TX_BD_NUM;
  475. return NETDEV_TX_OK;
  476. frag_err:
  477. for (; ii > 0; ii--) {
  478. if (priv->tx_bd_tail)
  479. priv->tx_bd_tail--;
  480. else
  481. priv->tx_bd_tail = TX_BD_NUM - 1;
  482. tx_skb = &priv->tx_skb[priv->tx_bd_tail];
  483. nixge_tx_skb_unmap(priv, tx_skb);
  484. cur_p = &priv->tx_bd_v[priv->tx_bd_tail];
  485. cur_p->status = 0;
  486. }
  487. dma_unmap_single(priv->ndev->dev.parent,
  488. tx_skb->mapping,
  489. tx_skb->size, DMA_TO_DEVICE);
  490. drop:
  491. ndev->stats.tx_dropped++;
  492. return NETDEV_TX_OK;
  493. }
  494. static int nixge_recv(struct net_device *ndev, int budget)
  495. {
  496. struct nixge_priv *priv = netdev_priv(ndev);
  497. struct sk_buff *skb, *new_skb;
  498. struct nixge_hw_dma_bd *cur_p;
  499. dma_addr_t tail_p = 0, cur_phys = 0;
  500. u32 packets = 0;
  501. u32 length = 0;
  502. u32 size = 0;
  503. cur_p = &priv->rx_bd_v[priv->rx_bd_ci];
  504. while ((cur_p->status & XAXIDMA_BD_STS_COMPLETE_MASK &&
  505. budget > packets)) {
  506. tail_p = priv->rx_bd_p + sizeof(*priv->rx_bd_v) *
  507. priv->rx_bd_ci;
  508. skb = (struct sk_buff *)(uintptr_t)
  509. nixge_hw_dma_bd_get_addr(cur_p, sw_id_offset);
  510. length = cur_p->status & XAXIDMA_BD_STS_ACTUAL_LEN_MASK;
  511. if (length > NIXGE_MAX_JUMBO_FRAME_SIZE)
  512. length = NIXGE_MAX_JUMBO_FRAME_SIZE;
  513. dma_unmap_single(ndev->dev.parent,
  514. nixge_hw_dma_bd_get_addr(cur_p, phys),
  515. NIXGE_MAX_JUMBO_FRAME_SIZE,
  516. DMA_FROM_DEVICE);
  517. skb_put(skb, length);
  518. skb->protocol = eth_type_trans(skb, ndev);
  519. skb_checksum_none_assert(skb);
  520. /* For now mark them as CHECKSUM_NONE since
  521. * we don't have offload capabilities
  522. */
  523. skb->ip_summed = CHECKSUM_NONE;
  524. napi_gro_receive(&priv->napi, skb);
  525. size += length;
  526. packets++;
  527. new_skb = netdev_alloc_skb_ip_align(ndev,
  528. NIXGE_MAX_JUMBO_FRAME_SIZE);
  529. if (!new_skb)
  530. return packets;
  531. cur_phys = dma_map_single(ndev->dev.parent, new_skb->data,
  532. NIXGE_MAX_JUMBO_FRAME_SIZE,
  533. DMA_FROM_DEVICE);
  534. if (dma_mapping_error(ndev->dev.parent, cur_phys)) {
  535. /* FIXME: bail out and clean up */
  536. netdev_err(ndev, "Failed to map ...\n");
  537. }
  538. nixge_hw_dma_bd_set_phys(cur_p, cur_phys);
  539. cur_p->cntrl = NIXGE_MAX_JUMBO_FRAME_SIZE;
  540. cur_p->status = 0;
  541. nixge_hw_dma_bd_set_offset(cur_p, (uintptr_t)new_skb);
  542. ++priv->rx_bd_ci;
  543. priv->rx_bd_ci %= RX_BD_NUM;
  544. cur_p = &priv->rx_bd_v[priv->rx_bd_ci];
  545. }
  546. ndev->stats.rx_packets += packets;
  547. ndev->stats.rx_bytes += size;
  548. if (tail_p)
  549. nixge_dma_write_desc_reg(priv, XAXIDMA_RX_TDESC_OFFSET, tail_p);
  550. return packets;
  551. }
  552. static int nixge_poll(struct napi_struct *napi, int budget)
  553. {
  554. struct nixge_priv *priv = container_of(napi, struct nixge_priv, napi);
  555. int work_done;
  556. u32 status, cr;
  557. work_done = 0;
  558. work_done = nixge_recv(priv->ndev, budget);
  559. if (work_done < budget) {
  560. napi_complete_done(napi, work_done);
  561. status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET);
  562. if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
  563. /* If there's more, reschedule, but clear */
  564. nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
  565. napi_reschedule(napi);
  566. } else {
  567. /* if not, turn on RX IRQs again ... */
  568. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  569. cr |= (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK);
  570. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  571. }
  572. }
  573. return work_done;
  574. }
  575. static irqreturn_t nixge_tx_irq(int irq, void *_ndev)
  576. {
  577. struct nixge_priv *priv = netdev_priv(_ndev);
  578. struct net_device *ndev = _ndev;
  579. unsigned int status;
  580. dma_addr_t phys;
  581. u32 cr;
  582. status = nixge_dma_read_reg(priv, XAXIDMA_TX_SR_OFFSET);
  583. if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
  584. nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status);
  585. nixge_start_xmit_done(priv->ndev);
  586. goto out;
  587. }
  588. if (!(status & XAXIDMA_IRQ_ALL_MASK)) {
  589. netdev_err(ndev, "No interrupts asserted in Tx path\n");
  590. return IRQ_NONE;
  591. }
  592. if (status & XAXIDMA_IRQ_ERROR_MASK) {
  593. phys = nixge_hw_dma_bd_get_addr(&priv->tx_bd_v[priv->tx_bd_ci],
  594. phys);
  595. netdev_err(ndev, "DMA Tx error 0x%x\n", status);
  596. netdev_err(ndev, "Current BD is at: 0x%llx\n", (u64)phys);
  597. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  598. /* Disable coalesce, delay timer and error interrupts */
  599. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  600. /* Write to the Tx channel control register */
  601. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
  602. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  603. /* Disable coalesce, delay timer and error interrupts */
  604. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  605. /* Write to the Rx channel control register */
  606. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  607. tasklet_schedule(&priv->dma_err_tasklet);
  608. nixge_dma_write_reg(priv, XAXIDMA_TX_SR_OFFSET, status);
  609. }
  610. out:
  611. return IRQ_HANDLED;
  612. }
  613. static irqreturn_t nixge_rx_irq(int irq, void *_ndev)
  614. {
  615. struct nixge_priv *priv = netdev_priv(_ndev);
  616. struct net_device *ndev = _ndev;
  617. unsigned int status;
  618. dma_addr_t phys;
  619. u32 cr;
  620. status = nixge_dma_read_reg(priv, XAXIDMA_RX_SR_OFFSET);
  621. if (status & (XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK)) {
  622. /* Turn of IRQs because NAPI */
  623. nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
  624. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  625. cr &= ~(XAXIDMA_IRQ_IOC_MASK | XAXIDMA_IRQ_DELAY_MASK);
  626. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  627. if (napi_schedule_prep(&priv->napi))
  628. __napi_schedule(&priv->napi);
  629. goto out;
  630. }
  631. if (!(status & XAXIDMA_IRQ_ALL_MASK)) {
  632. netdev_err(ndev, "No interrupts asserted in Rx path\n");
  633. return IRQ_NONE;
  634. }
  635. if (status & XAXIDMA_IRQ_ERROR_MASK) {
  636. phys = nixge_hw_dma_bd_get_addr(&priv->rx_bd_v[priv->rx_bd_ci],
  637. phys);
  638. netdev_err(ndev, "DMA Rx error 0x%x\n", status);
  639. netdev_err(ndev, "Current BD is at: 0x%llx\n", (u64)phys);
  640. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  641. /* Disable coalesce, delay timer and error interrupts */
  642. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  643. /* Finally write to the Tx channel control register */
  644. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET, cr);
  645. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  646. /* Disable coalesce, delay timer and error interrupts */
  647. cr &= (~XAXIDMA_IRQ_ALL_MASK);
  648. /* write to the Rx channel control register */
  649. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET, cr);
  650. tasklet_schedule(&priv->dma_err_tasklet);
  651. nixge_dma_write_reg(priv, XAXIDMA_RX_SR_OFFSET, status);
  652. }
  653. out:
  654. return IRQ_HANDLED;
  655. }
  656. static void nixge_dma_err_handler(struct tasklet_struct *t)
  657. {
  658. struct nixge_priv *lp = from_tasklet(lp, t, dma_err_tasklet);
  659. struct nixge_hw_dma_bd *cur_p;
  660. struct nixge_tx_skb *tx_skb;
  661. u32 cr, i;
  662. __nixge_device_reset(lp, XAXIDMA_TX_CR_OFFSET);
  663. __nixge_device_reset(lp, XAXIDMA_RX_CR_OFFSET);
  664. for (i = 0; i < TX_BD_NUM; i++) {
  665. cur_p = &lp->tx_bd_v[i];
  666. tx_skb = &lp->tx_skb[i];
  667. nixge_tx_skb_unmap(lp, tx_skb);
  668. nixge_hw_dma_bd_set_phys(cur_p, 0);
  669. cur_p->cntrl = 0;
  670. cur_p->status = 0;
  671. nixge_hw_dma_bd_set_offset(cur_p, 0);
  672. }
  673. for (i = 0; i < RX_BD_NUM; i++) {
  674. cur_p = &lp->rx_bd_v[i];
  675. cur_p->status = 0;
  676. }
  677. lp->tx_bd_ci = 0;
  678. lp->tx_bd_tail = 0;
  679. lp->rx_bd_ci = 0;
  680. /* Start updating the Rx channel control register */
  681. cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET);
  682. /* Update the interrupt coalesce count */
  683. cr = ((cr & ~XAXIDMA_COALESCE_MASK) |
  684. (XAXIDMA_DFT_RX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
  685. /* Update the delay timer count */
  686. cr = ((cr & ~XAXIDMA_DELAY_MASK) |
  687. (XAXIDMA_DFT_RX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  688. /* Enable coalesce, delay timer and error interrupts */
  689. cr |= XAXIDMA_IRQ_ALL_MASK;
  690. /* Finally write to the Rx channel control register */
  691. nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET, cr);
  692. /* Start updating the Tx channel control register */
  693. cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET);
  694. /* Update the interrupt coalesce count */
  695. cr = (((cr & ~XAXIDMA_COALESCE_MASK)) |
  696. (XAXIDMA_DFT_TX_THRESHOLD << XAXIDMA_COALESCE_SHIFT));
  697. /* Update the delay timer count */
  698. cr = (((cr & ~XAXIDMA_DELAY_MASK)) |
  699. (XAXIDMA_DFT_TX_WAITBOUND << XAXIDMA_DELAY_SHIFT));
  700. /* Enable coalesce, delay timer and error interrupts */
  701. cr |= XAXIDMA_IRQ_ALL_MASK;
  702. /* Finally write to the Tx channel control register */
  703. nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET, cr);
  704. /* Populate the tail pointer and bring the Rx Axi DMA engine out of
  705. * halted state. This will make the Rx side ready for reception.
  706. */
  707. nixge_dma_write_desc_reg(lp, XAXIDMA_RX_CDESC_OFFSET, lp->rx_bd_p);
  708. cr = nixge_dma_read_reg(lp, XAXIDMA_RX_CR_OFFSET);
  709. nixge_dma_write_reg(lp, XAXIDMA_RX_CR_OFFSET,
  710. cr | XAXIDMA_CR_RUNSTOP_MASK);
  711. nixge_dma_write_desc_reg(lp, XAXIDMA_RX_TDESC_OFFSET, lp->rx_bd_p +
  712. (sizeof(*lp->rx_bd_v) * (RX_BD_NUM - 1)));
  713. /* Write to the RS (Run-stop) bit in the Tx channel control register.
  714. * Tx channel is now ready to run. But only after we write to the
  715. * tail pointer register that the Tx channel will start transmitting
  716. */
  717. nixge_dma_write_desc_reg(lp, XAXIDMA_TX_CDESC_OFFSET, lp->tx_bd_p);
  718. cr = nixge_dma_read_reg(lp, XAXIDMA_TX_CR_OFFSET);
  719. nixge_dma_write_reg(lp, XAXIDMA_TX_CR_OFFSET,
  720. cr | XAXIDMA_CR_RUNSTOP_MASK);
  721. }
  722. static int nixge_open(struct net_device *ndev)
  723. {
  724. struct nixge_priv *priv = netdev_priv(ndev);
  725. struct phy_device *phy;
  726. int ret;
  727. nixge_device_reset(ndev);
  728. phy = of_phy_connect(ndev, priv->phy_node,
  729. &nixge_handle_link_change, 0, priv->phy_mode);
  730. if (!phy)
  731. return -ENODEV;
  732. phy_start(phy);
  733. /* Enable tasklets for Axi DMA error handling */
  734. tasklet_setup(&priv->dma_err_tasklet, nixge_dma_err_handler);
  735. napi_enable(&priv->napi);
  736. /* Enable interrupts for Axi DMA Tx */
  737. ret = request_irq(priv->tx_irq, nixge_tx_irq, 0, ndev->name, ndev);
  738. if (ret)
  739. goto err_tx_irq;
  740. /* Enable interrupts for Axi DMA Rx */
  741. ret = request_irq(priv->rx_irq, nixge_rx_irq, 0, ndev->name, ndev);
  742. if (ret)
  743. goto err_rx_irq;
  744. netif_start_queue(ndev);
  745. return 0;
  746. err_rx_irq:
  747. free_irq(priv->tx_irq, ndev);
  748. err_tx_irq:
  749. napi_disable(&priv->napi);
  750. phy_stop(phy);
  751. phy_disconnect(phy);
  752. tasklet_kill(&priv->dma_err_tasklet);
  753. netdev_err(ndev, "request_irq() failed\n");
  754. return ret;
  755. }
  756. static int nixge_stop(struct net_device *ndev)
  757. {
  758. struct nixge_priv *priv = netdev_priv(ndev);
  759. u32 cr;
  760. netif_stop_queue(ndev);
  761. napi_disable(&priv->napi);
  762. if (ndev->phydev) {
  763. phy_stop(ndev->phydev);
  764. phy_disconnect(ndev->phydev);
  765. }
  766. cr = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  767. nixge_dma_write_reg(priv, XAXIDMA_RX_CR_OFFSET,
  768. cr & (~XAXIDMA_CR_RUNSTOP_MASK));
  769. cr = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  770. nixge_dma_write_reg(priv, XAXIDMA_TX_CR_OFFSET,
  771. cr & (~XAXIDMA_CR_RUNSTOP_MASK));
  772. tasklet_kill(&priv->dma_err_tasklet);
  773. free_irq(priv->tx_irq, ndev);
  774. free_irq(priv->rx_irq, ndev);
  775. nixge_hw_dma_bd_release(ndev);
  776. return 0;
  777. }
  778. static int nixge_change_mtu(struct net_device *ndev, int new_mtu)
  779. {
  780. if (netif_running(ndev))
  781. return -EBUSY;
  782. if ((new_mtu + NIXGE_HDR_SIZE + NIXGE_TRL_SIZE) >
  783. NIXGE_MAX_JUMBO_FRAME_SIZE)
  784. return -EINVAL;
  785. ndev->mtu = new_mtu;
  786. return 0;
  787. }
  788. static s32 __nixge_hw_set_mac_address(struct net_device *ndev)
  789. {
  790. struct nixge_priv *priv = netdev_priv(ndev);
  791. nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_LSB,
  792. (ndev->dev_addr[2]) << 24 |
  793. (ndev->dev_addr[3] << 16) |
  794. (ndev->dev_addr[4] << 8) |
  795. (ndev->dev_addr[5] << 0));
  796. nixge_ctrl_write_reg(priv, NIXGE_REG_MAC_MSB,
  797. (ndev->dev_addr[1] | (ndev->dev_addr[0] << 8)));
  798. return 0;
  799. }
  800. static int nixge_net_set_mac_address(struct net_device *ndev, void *p)
  801. {
  802. int err;
  803. err = eth_mac_addr(ndev, p);
  804. if (!err)
  805. __nixge_hw_set_mac_address(ndev);
  806. return err;
  807. }
  808. static const struct net_device_ops nixge_netdev_ops = {
  809. .ndo_open = nixge_open,
  810. .ndo_stop = nixge_stop,
  811. .ndo_start_xmit = nixge_start_xmit,
  812. .ndo_change_mtu = nixge_change_mtu,
  813. .ndo_set_mac_address = nixge_net_set_mac_address,
  814. .ndo_validate_addr = eth_validate_addr,
  815. };
  816. static void nixge_ethtools_get_drvinfo(struct net_device *ndev,
  817. struct ethtool_drvinfo *ed)
  818. {
  819. strscpy(ed->driver, "nixge", sizeof(ed->driver));
  820. strscpy(ed->bus_info, "platform", sizeof(ed->bus_info));
  821. }
  822. static int
  823. nixge_ethtools_get_coalesce(struct net_device *ndev,
  824. struct ethtool_coalesce *ecoalesce,
  825. struct kernel_ethtool_coalesce *kernel_coal,
  826. struct netlink_ext_ack *extack)
  827. {
  828. struct nixge_priv *priv = netdev_priv(ndev);
  829. u32 regval = 0;
  830. regval = nixge_dma_read_reg(priv, XAXIDMA_RX_CR_OFFSET);
  831. ecoalesce->rx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
  832. >> XAXIDMA_COALESCE_SHIFT;
  833. regval = nixge_dma_read_reg(priv, XAXIDMA_TX_CR_OFFSET);
  834. ecoalesce->tx_max_coalesced_frames = (regval & XAXIDMA_COALESCE_MASK)
  835. >> XAXIDMA_COALESCE_SHIFT;
  836. return 0;
  837. }
  838. static int
  839. nixge_ethtools_set_coalesce(struct net_device *ndev,
  840. struct ethtool_coalesce *ecoalesce,
  841. struct kernel_ethtool_coalesce *kernel_coal,
  842. struct netlink_ext_ack *extack)
  843. {
  844. struct nixge_priv *priv = netdev_priv(ndev);
  845. if (netif_running(ndev)) {
  846. netdev_err(ndev,
  847. "Please stop netif before applying configuration\n");
  848. return -EBUSY;
  849. }
  850. if (ecoalesce->rx_max_coalesced_frames)
  851. priv->coalesce_count_rx = ecoalesce->rx_max_coalesced_frames;
  852. if (ecoalesce->tx_max_coalesced_frames)
  853. priv->coalesce_count_tx = ecoalesce->tx_max_coalesced_frames;
  854. return 0;
  855. }
  856. static int nixge_ethtools_set_phys_id(struct net_device *ndev,
  857. enum ethtool_phys_id_state state)
  858. {
  859. struct nixge_priv *priv = netdev_priv(ndev);
  860. u32 ctrl;
  861. ctrl = nixge_ctrl_read_reg(priv, NIXGE_REG_LED_CTL);
  862. switch (state) {
  863. case ETHTOOL_ID_ACTIVE:
  864. ctrl |= NIXGE_ID_LED_CTL_EN;
  865. /* Enable identification LED override*/
  866. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  867. return 2;
  868. case ETHTOOL_ID_ON:
  869. ctrl |= NIXGE_ID_LED_CTL_VAL;
  870. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  871. break;
  872. case ETHTOOL_ID_OFF:
  873. ctrl &= ~NIXGE_ID_LED_CTL_VAL;
  874. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  875. break;
  876. case ETHTOOL_ID_INACTIVE:
  877. /* Restore LED settings */
  878. ctrl &= ~NIXGE_ID_LED_CTL_EN;
  879. nixge_ctrl_write_reg(priv, NIXGE_REG_LED_CTL, ctrl);
  880. break;
  881. }
  882. return 0;
  883. }
  884. static const struct ethtool_ops nixge_ethtool_ops = {
  885. .supported_coalesce_params = ETHTOOL_COALESCE_MAX_FRAMES,
  886. .get_drvinfo = nixge_ethtools_get_drvinfo,
  887. .get_coalesce = nixge_ethtools_get_coalesce,
  888. .set_coalesce = nixge_ethtools_set_coalesce,
  889. .set_phys_id = nixge_ethtools_set_phys_id,
  890. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  891. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  892. .get_link = ethtool_op_get_link,
  893. };
  894. static int nixge_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  895. {
  896. struct nixge_priv *priv = bus->priv;
  897. u32 status, tmp;
  898. int err;
  899. u16 device;
  900. if (reg & MII_ADDR_C45) {
  901. device = (reg >> 16) & 0x1f;
  902. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff);
  903. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS)
  904. | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  905. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  906. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  907. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  908. !status, 10, 1000);
  909. if (err) {
  910. dev_err(priv->dev, "timeout setting address");
  911. return err;
  912. }
  913. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_READ) |
  914. NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  915. } else {
  916. device = reg & 0x1f;
  917. tmp = NIXGE_MDIO_CLAUSE22 | NIXGE_MDIO_OP(NIXGE_MDIO_C22_READ) |
  918. NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  919. }
  920. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  921. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  922. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  923. !status, 10, 1000);
  924. if (err) {
  925. dev_err(priv->dev, "timeout setting read command");
  926. return err;
  927. }
  928. status = nixge_ctrl_read_reg(priv, NIXGE_REG_MDIO_DATA);
  929. return status;
  930. }
  931. static int nixge_mdio_write(struct mii_bus *bus, int phy_id, int reg, u16 val)
  932. {
  933. struct nixge_priv *priv = bus->priv;
  934. u32 status, tmp;
  935. u16 device;
  936. int err;
  937. if (reg & MII_ADDR_C45) {
  938. device = (reg >> 16) & 0x1f;
  939. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_ADDR, reg & 0xffff);
  940. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_OP_ADDRESS)
  941. | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  942. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  943. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  944. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  945. !status, 10, 1000);
  946. if (err) {
  947. dev_err(priv->dev, "timeout setting address");
  948. return err;
  949. }
  950. tmp = NIXGE_MDIO_CLAUSE45 | NIXGE_MDIO_OP(NIXGE_MDIO_C45_WRITE)
  951. | NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  952. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val);
  953. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  954. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  955. !status, 10, 1000);
  956. if (err)
  957. dev_err(priv->dev, "timeout setting write command");
  958. } else {
  959. device = reg & 0x1f;
  960. tmp = NIXGE_MDIO_CLAUSE22 |
  961. NIXGE_MDIO_OP(NIXGE_MDIO_C22_WRITE) |
  962. NIXGE_MDIO_ADDR(phy_id) | NIXGE_MDIO_MMD(device);
  963. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_DATA, val);
  964. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_OP, tmp);
  965. nixge_ctrl_write_reg(priv, NIXGE_REG_MDIO_CTRL, 1);
  966. err = nixge_ctrl_poll_timeout(priv, NIXGE_REG_MDIO_CTRL, status,
  967. !status, 10, 1000);
  968. if (err)
  969. dev_err(priv->dev, "timeout setting write command");
  970. }
  971. return err;
  972. }
  973. static int nixge_mdio_setup(struct nixge_priv *priv, struct device_node *np)
  974. {
  975. struct mii_bus *bus;
  976. bus = devm_mdiobus_alloc(priv->dev);
  977. if (!bus)
  978. return -ENOMEM;
  979. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(priv->dev));
  980. bus->priv = priv;
  981. bus->name = "nixge_mii_bus";
  982. bus->read = nixge_mdio_read;
  983. bus->write = nixge_mdio_write;
  984. bus->parent = priv->dev;
  985. priv->mii_bus = bus;
  986. return of_mdiobus_register(bus, np);
  987. }
  988. static void *nixge_get_nvmem_address(struct device *dev)
  989. {
  990. struct nvmem_cell *cell;
  991. size_t cell_size;
  992. char *mac;
  993. cell = nvmem_cell_get(dev, "address");
  994. if (IS_ERR(cell))
  995. return cell;
  996. mac = nvmem_cell_read(cell, &cell_size);
  997. nvmem_cell_put(cell);
  998. return mac;
  999. }
  1000. /* Match table for of_platform binding */
  1001. static const struct of_device_id nixge_dt_ids[] = {
  1002. { .compatible = "ni,xge-enet-2.00", .data = (void *)NIXGE_V2 },
  1003. { .compatible = "ni,xge-enet-3.00", .data = (void *)NIXGE_V3 },
  1004. {},
  1005. };
  1006. MODULE_DEVICE_TABLE(of, nixge_dt_ids);
  1007. static int nixge_of_get_resources(struct platform_device *pdev)
  1008. {
  1009. const struct of_device_id *of_id;
  1010. enum nixge_version version;
  1011. struct net_device *ndev;
  1012. struct nixge_priv *priv;
  1013. ndev = platform_get_drvdata(pdev);
  1014. priv = netdev_priv(ndev);
  1015. of_id = of_match_node(nixge_dt_ids, pdev->dev.of_node);
  1016. if (!of_id)
  1017. return -ENODEV;
  1018. version = (enum nixge_version)of_id->data;
  1019. if (version <= NIXGE_V2)
  1020. priv->dma_regs = devm_platform_get_and_ioremap_resource(pdev, 0, NULL);
  1021. else
  1022. priv->dma_regs = devm_platform_ioremap_resource_byname(pdev, "dma");
  1023. if (IS_ERR(priv->dma_regs)) {
  1024. netdev_err(ndev, "failed to map dma regs\n");
  1025. return PTR_ERR(priv->dma_regs);
  1026. }
  1027. if (version <= NIXGE_V2)
  1028. priv->ctrl_regs = priv->dma_regs + NIXGE_REG_CTRL_OFFSET;
  1029. else
  1030. priv->ctrl_regs = devm_platform_ioremap_resource_byname(pdev, "ctrl");
  1031. if (IS_ERR(priv->ctrl_regs)) {
  1032. netdev_err(ndev, "failed to map ctrl regs\n");
  1033. return PTR_ERR(priv->ctrl_regs);
  1034. }
  1035. return 0;
  1036. }
  1037. static int nixge_probe(struct platform_device *pdev)
  1038. {
  1039. struct device_node *mn, *phy_node;
  1040. struct nixge_priv *priv;
  1041. struct net_device *ndev;
  1042. const u8 *mac_addr;
  1043. int err;
  1044. ndev = alloc_etherdev(sizeof(*priv));
  1045. if (!ndev)
  1046. return -ENOMEM;
  1047. platform_set_drvdata(pdev, ndev);
  1048. SET_NETDEV_DEV(ndev, &pdev->dev);
  1049. ndev->features = NETIF_F_SG;
  1050. ndev->netdev_ops = &nixge_netdev_ops;
  1051. ndev->ethtool_ops = &nixge_ethtool_ops;
  1052. /* MTU range: 64 - 9000 */
  1053. ndev->min_mtu = 64;
  1054. ndev->max_mtu = NIXGE_JUMBO_MTU;
  1055. mac_addr = nixge_get_nvmem_address(&pdev->dev);
  1056. if (!IS_ERR(mac_addr) && is_valid_ether_addr(mac_addr)) {
  1057. eth_hw_addr_set(ndev, mac_addr);
  1058. kfree(mac_addr);
  1059. } else {
  1060. eth_hw_addr_random(ndev);
  1061. }
  1062. priv = netdev_priv(ndev);
  1063. priv->ndev = ndev;
  1064. priv->dev = &pdev->dev;
  1065. netif_napi_add(ndev, &priv->napi, nixge_poll);
  1066. err = nixge_of_get_resources(pdev);
  1067. if (err)
  1068. goto free_netdev;
  1069. __nixge_hw_set_mac_address(ndev);
  1070. priv->tx_irq = platform_get_irq_byname(pdev, "tx");
  1071. if (priv->tx_irq < 0) {
  1072. netdev_err(ndev, "could not find 'tx' irq");
  1073. err = priv->tx_irq;
  1074. goto free_netdev;
  1075. }
  1076. priv->rx_irq = platform_get_irq_byname(pdev, "rx");
  1077. if (priv->rx_irq < 0) {
  1078. netdev_err(ndev, "could not find 'rx' irq");
  1079. err = priv->rx_irq;
  1080. goto free_netdev;
  1081. }
  1082. priv->coalesce_count_rx = XAXIDMA_DFT_RX_THRESHOLD;
  1083. priv->coalesce_count_tx = XAXIDMA_DFT_TX_THRESHOLD;
  1084. mn = of_get_child_by_name(pdev->dev.of_node, "mdio");
  1085. if (mn) {
  1086. err = nixge_mdio_setup(priv, mn);
  1087. of_node_put(mn);
  1088. if (err) {
  1089. netdev_err(ndev, "error registering mdio bus");
  1090. goto free_netdev;
  1091. }
  1092. }
  1093. err = of_get_phy_mode(pdev->dev.of_node, &priv->phy_mode);
  1094. if (err) {
  1095. netdev_err(ndev, "not find \"phy-mode\" property\n");
  1096. goto unregister_mdio;
  1097. }
  1098. phy_node = of_parse_phandle(pdev->dev.of_node, "phy-handle", 0);
  1099. if (!phy_node && of_phy_is_fixed_link(pdev->dev.of_node)) {
  1100. err = of_phy_register_fixed_link(pdev->dev.of_node);
  1101. if (err < 0) {
  1102. netdev_err(ndev, "broken fixed-link specification\n");
  1103. goto unregister_mdio;
  1104. }
  1105. phy_node = of_node_get(pdev->dev.of_node);
  1106. }
  1107. priv->phy_node = phy_node;
  1108. err = register_netdev(priv->ndev);
  1109. if (err) {
  1110. netdev_err(ndev, "register_netdev() error (%i)\n", err);
  1111. goto free_phy;
  1112. }
  1113. return 0;
  1114. free_phy:
  1115. if (of_phy_is_fixed_link(pdev->dev.of_node))
  1116. of_phy_deregister_fixed_link(pdev->dev.of_node);
  1117. of_node_put(phy_node);
  1118. unregister_mdio:
  1119. if (priv->mii_bus)
  1120. mdiobus_unregister(priv->mii_bus);
  1121. free_netdev:
  1122. free_netdev(ndev);
  1123. return err;
  1124. }
  1125. static int nixge_remove(struct platform_device *pdev)
  1126. {
  1127. struct net_device *ndev = platform_get_drvdata(pdev);
  1128. struct nixge_priv *priv = netdev_priv(ndev);
  1129. unregister_netdev(ndev);
  1130. if (of_phy_is_fixed_link(pdev->dev.of_node))
  1131. of_phy_deregister_fixed_link(pdev->dev.of_node);
  1132. of_node_put(priv->phy_node);
  1133. if (priv->mii_bus)
  1134. mdiobus_unregister(priv->mii_bus);
  1135. free_netdev(ndev);
  1136. return 0;
  1137. }
  1138. static struct platform_driver nixge_driver = {
  1139. .probe = nixge_probe,
  1140. .remove = nixge_remove,
  1141. .driver = {
  1142. .name = "nixge",
  1143. .of_match_table = of_match_ptr(nixge_dt_ids),
  1144. },
  1145. };
  1146. module_platform_driver(nixge_driver);
  1147. MODULE_LICENSE("GPL v2");
  1148. MODULE_DESCRIPTION("National Instruments XGE Management MAC");
  1149. MODULE_AUTHOR("Moritz Fischer <[email protected]>");